2 * Copyright (C) 2007-2013 Michal Simek <monstr@monstr.eu>
3 * Copyright (C) 2012-2013 Xilinx, Inc.
4 * Copyright (C) 2007-2009 PetaLogix
5 * Copyright (C) 2006 Atmark Techno, Inc.
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
12 #include <linux/irqdomain.h>
13 #include <linux/irq.h>
14 #include <linux/irqchip.h>
15 #include <linux/irqchip/chained_irq.h>
16 #include <linux/of_address.h>
18 #include <linux/jump_label.h>
19 #include <linux/bug.h>
20 #include <linux/of_irq.h>
22 /* No one else should require these constants, so define them locally here. */
23 #define ISR 0x00 /* Interrupt Status Register */
24 #define IPR 0x04 /* Interrupt Pending Register */
25 #define IER 0x08 /* Interrupt Enable Register */
26 #define IAR 0x0c /* Interrupt Acknowledge Register */
27 #define SIE 0x10 /* Set Interrupt Enable bits */
28 #define CIE 0x14 /* Clear Interrupt Enable bits */
29 #define IVR 0x18 /* Interrupt Vector Register */
30 #define MER 0x1c /* Master Enable Register */
33 #define MER_HIE (1<<1)
35 static DEFINE_STATIC_KEY_FALSE(xintc_is_be);
37 struct xintc_irq_chip {
39 struct irq_domain *root_domain;
44 static struct xintc_irq_chip *primary_intc;
46 static void xintc_write(struct xintc_irq_chip *irqc, int reg, u32 data)
48 if (static_branch_unlikely(&xintc_is_be))
49 iowrite32be(data, irqc->base + reg);
51 iowrite32(data, irqc->base + reg);
54 static u32 xintc_read(struct xintc_irq_chip *irqc, int reg)
56 if (static_branch_unlikely(&xintc_is_be))
57 return ioread32be(irqc->base + reg);
59 return ioread32(irqc->base + reg);
62 static void intc_enable_or_unmask(struct irq_data *d)
64 struct xintc_irq_chip *irqc = irq_data_get_irq_chip_data(d);
65 unsigned long mask = BIT(d->hwirq);
67 pr_debug("irq-xilinx: enable_or_unmask: %ld\n", d->hwirq);
69 /* ack level irqs because they can't be acked during
70 * ack function since the handle_level_irq function
71 * acks the irq before calling the interrupt handler
73 if (irqd_is_level_type(d))
74 xintc_write(irqc, IAR, mask);
76 xintc_write(irqc, SIE, mask);
79 static void intc_disable_or_mask(struct irq_data *d)
81 struct xintc_irq_chip *irqc = irq_data_get_irq_chip_data(d);
83 pr_debug("irq-xilinx: disable: %ld\n", d->hwirq);
84 xintc_write(irqc, CIE, BIT(d->hwirq));
87 static void intc_ack(struct irq_data *d)
89 struct xintc_irq_chip *irqc = irq_data_get_irq_chip_data(d);
91 pr_debug("irq-xilinx: ack: %ld\n", d->hwirq);
92 xintc_write(irqc, IAR, BIT(d->hwirq));
95 static void intc_mask_ack(struct irq_data *d)
97 struct xintc_irq_chip *irqc = irq_data_get_irq_chip_data(d);
98 unsigned long mask = BIT(d->hwirq);
100 pr_debug("irq-xilinx: disable_and_ack: %ld\n", d->hwirq);
101 xintc_write(irqc, CIE, mask);
102 xintc_write(irqc, IAR, mask);
105 static struct irq_chip intc_dev = {
106 .name = "Xilinx INTC",
107 .irq_unmask = intc_enable_or_unmask,
108 .irq_mask = intc_disable_or_mask,
110 .irq_mask_ack = intc_mask_ack,
113 unsigned int xintc_get_irq(void)
115 unsigned int irq = -1;
118 hwirq = xintc_read(primary_intc, IVR);
120 irq = irq_find_mapping(primary_intc->root_domain, hwirq);
122 pr_debug("irq-xilinx: hwirq=%d, irq=%d\n", hwirq, irq);
127 static int xintc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
129 struct xintc_irq_chip *irqc = d->host_data;
131 if (irqc->intr_mask & BIT(hw)) {
132 irq_set_chip_and_handler_name(irq, &intc_dev,
133 handle_edge_irq, "edge");
134 irq_clear_status_flags(irq, IRQ_LEVEL);
136 irq_set_chip_and_handler_name(irq, &intc_dev,
137 handle_level_irq, "level");
138 irq_set_status_flags(irq, IRQ_LEVEL);
140 irq_set_chip_data(irq, irqc);
144 static const struct irq_domain_ops xintc_irq_domain_ops = {
145 .xlate = irq_domain_xlate_onetwocell,
149 static void xil_intc_irq_handler(struct irq_desc *desc)
151 struct irq_chip *chip = irq_desc_get_chip(desc);
152 struct xintc_irq_chip *irqc;
154 irqc = irq_data_get_irq_handler_data(&desc->irq_data);
155 chained_irq_enter(chip, desc);
157 u32 hwirq = xintc_read(irqc, IVR);
162 generic_handle_domain_irq(irqc->root_domain, hwirq);
164 chained_irq_exit(chip, desc);
167 static int __init xilinx_intc_of_init(struct device_node *intc,
168 struct device_node *parent)
170 struct xintc_irq_chip *irqc;
173 irqc = kzalloc(sizeof(*irqc), GFP_KERNEL);
176 irqc->base = of_iomap(intc, 0);
179 ret = of_property_read_u32(intc, "xlnx,num-intr-inputs", &irqc->nr_irq);
181 pr_err("irq-xilinx: unable to read xlnx,num-intr-inputs\n");
185 ret = of_property_read_u32(intc, "xlnx,kind-of-intr", &irqc->intr_mask);
187 pr_warn("irq-xilinx: unable to read xlnx,kind-of-intr\n");
191 if (irqc->intr_mask >> irqc->nr_irq)
192 pr_warn("irq-xilinx: mismatch in kind-of-intr param\n");
194 pr_info("irq-xilinx: %pOF: num_irq=%d, edge=0x%x\n",
195 intc, irqc->nr_irq, irqc->intr_mask);
199 * Disable all external interrupts until they are
200 * explicitly requested.
202 xintc_write(irqc, IER, 0);
204 /* Acknowledge any pending interrupts just in case. */
205 xintc_write(irqc, IAR, 0xffffffff);
207 /* Turn on the Master Enable. */
208 xintc_write(irqc, MER, MER_HIE | MER_ME);
209 if (xintc_read(irqc, MER) != (MER_HIE | MER_ME)) {
210 static_branch_enable(&xintc_is_be);
211 xintc_write(irqc, MER, MER_HIE | MER_ME);
214 irqc->root_domain = irq_domain_add_linear(intc, irqc->nr_irq,
215 &xintc_irq_domain_ops, irqc);
216 if (!irqc->root_domain) {
217 pr_err("irq-xilinx: Unable to create IRQ domain\n");
223 irq = irq_of_parse_and_map(intc, 0);
225 irq_set_chained_handler_and_data(irq,
226 xil_intc_irq_handler,
229 pr_err("irq-xilinx: interrupts property not in DT\n");
235 irq_set_default_host(primary_intc->root_domain);
247 IRQCHIP_DECLARE(xilinx_intc_xps, "xlnx,xps-intc-1.00.a", xilinx_intc_of_init);
248 IRQCHIP_DECLARE(xilinx_intc_opb, "xlnx,opb-intc-1.00.c", xilinx_intc_of_init);