1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Cristian Birsan <cristian.birsan@microchip.com>
4 * Joshua Henderson <joshua.henderson@microchip.com>
5 * Copyright (C) 2016 Microchip Technology Inc. All rights reserved.
7 #include <linux/kernel.h>
8 #include <linux/module.h>
9 #include <linux/interrupt.h>
10 #include <linux/irqdomain.h>
11 #include <linux/of_address.h>
12 #include <linux/slab.h>
14 #include <linux/irqchip.h>
15 #include <linux/irq.h>
18 #include <asm/traps.h>
19 #include <asm/mach-pic32/pic32.h>
21 #define REG_INTCON 0x0000
22 #define REG_INTSTAT 0x0020
23 #define REG_IFS_OFFSET 0x0040
24 #define REG_IEC_OFFSET 0x00C0
25 #define REG_IPC_OFFSET 0x0140
26 #define REG_OFF_OFFSET 0x0540
28 #define MAJPRI_MASK 0x07
29 #define SUBPRI_MASK 0x03
30 #define PRIORITY_MASK 0x1F
32 #define PIC32_INT_PRI(pri, subpri) \
33 ((((pri) & MAJPRI_MASK) << 2) | ((subpri) & SUBPRI_MASK))
35 struct evic_chip_data {
36 u32 irq_types[NR_IRQS];
40 static struct irq_domain *evic_irq_domain;
41 static void __iomem *evic_base;
43 asmlinkage void __weak plat_irq_dispatch(void)
47 hwirq = readl(evic_base + REG_INTSTAT) & 0xFF;
48 do_domain_IRQ(evic_irq_domain, hwirq);
51 static struct evic_chip_data *irqd_to_priv(struct irq_data *data)
53 return (struct evic_chip_data *)data->domain->host_data;
56 static int pic32_set_ext_polarity(int bit, u32 type)
59 * External interrupts can be either edge rising or edge falling,
63 case IRQ_TYPE_EDGE_RISING:
64 writel(BIT(bit), evic_base + PIC32_SET(REG_INTCON));
66 case IRQ_TYPE_EDGE_FALLING:
67 writel(BIT(bit), evic_base + PIC32_CLR(REG_INTCON));
76 static int pic32_set_type_edge(struct irq_data *data,
77 unsigned int flow_type)
79 struct evic_chip_data *priv = irqd_to_priv(data);
83 if (!(flow_type & IRQ_TYPE_EDGE_BOTH))
86 /* set polarity for external interrupts only */
87 for (i = 0; i < ARRAY_SIZE(priv->ext_irqs); i++) {
88 if (priv->ext_irqs[i] == data->hwirq) {
89 ret = pic32_set_ext_polarity(i, flow_type);
95 irqd_set_trigger_type(data, flow_type);
97 return IRQ_SET_MASK_OK;
100 static void pic32_bind_evic_interrupt(int irq, int set)
102 writel(set, evic_base + REG_OFF_OFFSET + irq * 4);
105 static void pic32_set_irq_priority(int irq, int priority)
110 shift = (irq % 4) * 8;
112 writel(PRIORITY_MASK << shift,
113 evic_base + PIC32_CLR(REG_IPC_OFFSET + reg * 0x10));
114 writel(priority << shift,
115 evic_base + PIC32_SET(REG_IPC_OFFSET + reg * 0x10));
118 #define IRQ_REG_MASK(_hwirq, _reg, _mask) \
120 _reg = _hwirq / 32; \
121 _mask = 1 << (_hwirq % 32); \
124 static int pic32_irq_domain_map(struct irq_domain *d, unsigned int virq,
127 struct evic_chip_data *priv = d->host_data;
128 struct irq_data *data;
133 ret = irq_map_generic_chip(d, virq, hw);
138 * Piggyback on xlate function to move to an alternate chip as necessary
139 * at time of mapping instead of allowing the flow handler/chip to be
140 * changed later. This requires all interrupts to be configured through
143 if (priv->irq_types[hw] & IRQ_TYPE_SENSE_MASK) {
144 data = irq_domain_get_irq_data(d, virq);
145 irqd_set_trigger_type(data, priv->irq_types[hw]);
146 irq_setup_alt_chip(data, priv->irq_types[hw]);
149 IRQ_REG_MASK(hw, reg, mask);
151 iecclr = PIC32_CLR(REG_IEC_OFFSET + reg * 0x10);
152 ifsclr = PIC32_CLR(REG_IFS_OFFSET + reg * 0x10);
154 /* mask and clear flag */
155 writel(mask, evic_base + iecclr);
156 writel(mask, evic_base + ifsclr);
158 /* default priority is required */
159 pic32_set_irq_priority(hw, PIC32_INT_PRI(2, 0));
164 int pic32_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
165 const u32 *intspec, unsigned int intsize,
166 irq_hw_number_t *out_hwirq, unsigned int *out_type)
168 struct evic_chip_data *priv = d->host_data;
170 if (WARN_ON(intsize < 2))
173 if (WARN_ON(intspec[0] >= NR_IRQS))
176 *out_hwirq = intspec[0];
177 *out_type = intspec[1] & IRQ_TYPE_SENSE_MASK;
179 priv->irq_types[intspec[0]] = intspec[1] & IRQ_TYPE_SENSE_MASK;
184 static const struct irq_domain_ops pic32_irq_domain_ops = {
185 .map = pic32_irq_domain_map,
186 .xlate = pic32_irq_domain_xlate,
189 static void __init pic32_ext_irq_of_init(struct irq_domain *domain)
191 struct device_node *node = irq_domain_get_of_node(domain);
192 struct evic_chip_data *priv = domain->host_data;
193 struct property *prop;
197 const char *pname = "microchip,external-irqs";
199 of_property_for_each_u32(node, pname, prop, p, hwirq) {
200 if (i >= ARRAY_SIZE(priv->ext_irqs)) {
201 pr_warn("More than %d external irq, skip rest\n",
202 ARRAY_SIZE(priv->ext_irqs));
206 priv->ext_irqs[i] = hwirq;
211 static int __init pic32_of_init(struct device_node *node,
212 struct device_node *parent)
214 struct irq_chip_generic *gc;
215 struct evic_chip_data *priv;
216 unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
220 nchips = DIV_ROUND_UP(NR_IRQS, 32);
222 evic_base = of_iomap(node, 0);
226 priv = kcalloc(nchips, sizeof(*priv), GFP_KERNEL);
232 evic_irq_domain = irq_domain_add_linear(node, nchips * 32,
233 &pic32_irq_domain_ops,
235 if (!evic_irq_domain) {
241 * The PIC32 EVIC has a linear list of irqs and the type of each
242 * irq is determined by the hardware peripheral the EVIC is arbitrating.
243 * These irq types are defined in the datasheet as "persistent" and
244 * "non-persistent" which are mapped here to level and edge
245 * respectively. To manage the different flow handler requirements of
246 * each irq type, different chip_types are used.
248 ret = irq_alloc_domain_generic_chips(evic_irq_domain, 32, 2,
249 "evic-level", handle_level_irq,
252 goto err_domain_remove;
254 board_bind_eic_interrupt = &pic32_bind_evic_interrupt;
256 for (i = 0; i < nchips; i++) {
257 u32 ifsclr = PIC32_CLR(REG_IFS_OFFSET + (i * 0x10));
258 u32 iec = REG_IEC_OFFSET + (i * 0x10);
260 gc = irq_get_domain_generic_chip(evic_irq_domain, i * 32);
262 gc->reg_base = evic_base;
266 * Level/persistent interrupts have a special requirement that
267 * the condition generating the interrupt be cleared before the
268 * interrupt flag (ifs) can be cleared. chip.irq_eoi is used to
269 * complete the interrupt with an ack.
271 gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
272 gc->chip_types[0].handler = handle_fasteoi_irq;
273 gc->chip_types[0].regs.ack = ifsclr;
274 gc->chip_types[0].regs.mask = iec;
275 gc->chip_types[0].chip.name = "evic-level";
276 gc->chip_types[0].chip.irq_eoi = irq_gc_ack_set_bit;
277 gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
278 gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
279 gc->chip_types[0].chip.flags = IRQCHIP_SKIP_SET_WAKE;
281 /* Edge interrupts */
282 gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
283 gc->chip_types[1].handler = handle_edge_irq;
284 gc->chip_types[1].regs.ack = ifsclr;
285 gc->chip_types[1].regs.mask = iec;
286 gc->chip_types[1].chip.name = "evic-edge";
287 gc->chip_types[1].chip.irq_ack = irq_gc_ack_set_bit;
288 gc->chip_types[1].chip.irq_mask = irq_gc_mask_clr_bit;
289 gc->chip_types[1].chip.irq_unmask = irq_gc_mask_set_bit;
290 gc->chip_types[1].chip.irq_set_type = pic32_set_type_edge;
291 gc->chip_types[1].chip.flags = IRQCHIP_SKIP_SET_WAKE;
293 gc->private = &priv[i];
296 irq_set_default_host(evic_irq_domain);
299 * External interrupts have software configurable edge polarity. These
300 * interrupts are defined in DT allowing polarity to be configured only
301 * for these interrupts when requested.
303 pic32_ext_irq_of_init(evic_irq_domain);
308 irq_domain_remove(evic_irq_domain);
319 IRQCHIP_DECLARE(pic32_evic, "microchip,pic32mzda-evic", pic32_of_init);