1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
6 #include <linux/init.h>
7 #include <linux/kernel.h>
8 #include <linux/interrupt.h>
10 #include <linux/irqchip.h>
11 #include <linux/irqdomain.h>
13 #include <asm/loongarch.h>
14 #include <asm/setup.h>
16 static struct irq_domain *irq_domain;
17 struct fwnode_handle *cpuintc_handle;
19 static u32 lpic_gsi_to_irq(u32 gsi)
21 /* Only pch irqdomain transferring is required for LoongArch. */
22 if (gsi >= GSI_MIN_PCH_IRQ && gsi <= GSI_MAX_PCH_IRQ)
23 return acpi_register_gsi(NULL, gsi, ACPI_LEVEL_SENSITIVE, ACPI_ACTIVE_HIGH);
28 static struct fwnode_handle *lpic_get_gsi_domain_id(u32 gsi)
31 struct fwnode_handle *domain_handle = NULL;
34 case GSI_MIN_CPU_IRQ ... GSI_MAX_CPU_IRQ:
36 domain_handle = liointc_handle;
39 case GSI_MIN_LPC_IRQ ... GSI_MAX_LPC_IRQ:
41 domain_handle = pch_lpc_handle;
44 case GSI_MIN_PCH_IRQ ... GSI_MAX_PCH_IRQ:
45 id = find_pch_pic(gsi);
46 if (id >= 0 && pch_pic_handle[id])
47 domain_handle = pch_pic_handle[id];
54 static void mask_loongarch_irq(struct irq_data *d)
56 clear_csr_ecfg(ECFGF(d->hwirq));
59 static void unmask_loongarch_irq(struct irq_data *d)
61 set_csr_ecfg(ECFGF(d->hwirq));
64 static struct irq_chip cpu_irq_controller = {
66 .irq_mask = mask_loongarch_irq,
67 .irq_unmask = unmask_loongarch_irq,
70 static void handle_cpu_irq(struct pt_regs *regs)
73 unsigned int estat = read_csr_estat() & CSR_ESTAT_IS;
75 while ((hwirq = ffs(estat))) {
76 estat &= ~BIT(hwirq - 1);
77 generic_handle_domain_irq(irq_domain, hwirq - 1);
81 static int loongarch_cpu_intc_map(struct irq_domain *d, unsigned int irq,
82 irq_hw_number_t hwirq)
85 irq_set_chip_and_handler(irq, &cpu_irq_controller, handle_percpu_irq);
90 static const struct irq_domain_ops loongarch_cpu_intc_irq_domain_ops = {
91 .map = loongarch_cpu_intc_map,
92 .xlate = irq_domain_xlate_onecell,
96 liointc_parse_madt(union acpi_subtable_headers *header,
97 const unsigned long end)
99 struct acpi_madt_lio_pic *liointc_entry = (struct acpi_madt_lio_pic *)header;
101 return liointc_acpi_init(irq_domain, liointc_entry);
105 eiointc_parse_madt(union acpi_subtable_headers *header,
106 const unsigned long end)
108 struct acpi_madt_eio_pic *eiointc_entry = (struct acpi_madt_eio_pic *)header;
110 return eiointc_acpi_init(irq_domain, eiointc_entry);
113 static int __init acpi_cascade_irqdomain_init(void)
115 acpi_table_parse_madt(ACPI_MADT_TYPE_LIO_PIC,
116 liointc_parse_madt, 0);
117 acpi_table_parse_madt(ACPI_MADT_TYPE_EIO_PIC,
118 eiointc_parse_madt, 0);
122 static int __init cpuintc_acpi_init(union acpi_subtable_headers *header,
123 const unsigned long end)
128 /* Mask interrupts. */
129 clear_csr_ecfg(ECFG0_IM);
130 clear_csr_estat(ESTATF_IP);
132 cpuintc_handle = irq_domain_alloc_named_fwnode("CPUINTC");
133 irq_domain = irq_domain_create_linear(cpuintc_handle, EXCCODE_INT_NUM,
134 &loongarch_cpu_intc_irq_domain_ops, NULL);
137 panic("Failed to add irqdomain for LoongArch CPU");
139 set_handle_irq(&handle_cpu_irq);
140 acpi_set_irq_model(ACPI_IRQ_MODEL_LPIC, lpic_get_gsi_domain_id);
141 acpi_set_gsi_to_irq_fallback(lpic_gsi_to_irq);
142 acpi_cascade_irqdomain_init();
147 IRQCHIP_ACPI_DECLARE(cpuintc_v1, ACPI_MADT_TYPE_CORE_PIC,
148 NULL, ACPI_MADT_CORE_PIC_VERSION_V1, cpuintc_acpi_init);