1 // SPDX-License-Identifier: GPL-2.0+
4 * Copyright (C) 2018 Pengutronix, Lucas Stach <kernel@pengutronix.de>
8 #include <linux/interrupt.h>
10 #include <linux/irqchip/chained_irq.h>
11 #include <linux/irqdomain.h>
12 #include <linux/kernel.h>
13 #include <linux/of_irq.h>
14 #include <linux/of_platform.h>
15 #include <linux/pm_runtime.h>
16 #include <linux/spinlock.h>
18 #define CTRL_STRIDE_OFF(_t, _r) (_t * 4 * _r)
20 #define CHANMASK(n, t) (CTRL_STRIDE_OFF(t, 0) + 0x4 * (n) + 0x4)
21 #define CHANSET(n, t) (CTRL_STRIDE_OFF(t, 1) + 0x4 * (n) + 0x4)
22 #define CHANSTATUS(n, t) (CTRL_STRIDE_OFF(t, 2) + 0x4 * (n) + 0x4)
23 #define CHAN_MINTDIS(t) (CTRL_STRIDE_OFF(t, 3) + 0x4)
24 #define CHAN_MASTRSTAT(t) (CTRL_STRIDE_OFF(t, 3) + 0x8)
26 #define CHAN_MAX_OUTPUT_INT 0x8
28 struct irqsteer_data {
31 int irq[CHAN_MAX_OUTPUT_INT];
36 struct irq_domain *domain;
40 static int imx_irqsteer_get_reg_index(struct irqsteer_data *data,
43 return (data->reg_num - irqnum / 32 - 1);
46 static void imx_irqsteer_irq_unmask(struct irq_data *d)
48 struct irqsteer_data *data = d->chip_data;
49 int idx = imx_irqsteer_get_reg_index(data, d->hwirq);
53 raw_spin_lock_irqsave(&data->lock, flags);
54 val = readl_relaxed(data->regs + CHANMASK(idx, data->reg_num));
55 val |= BIT(d->hwirq % 32);
56 writel_relaxed(val, data->regs + CHANMASK(idx, data->reg_num));
57 raw_spin_unlock_irqrestore(&data->lock, flags);
60 static void imx_irqsteer_irq_mask(struct irq_data *d)
62 struct irqsteer_data *data = d->chip_data;
63 int idx = imx_irqsteer_get_reg_index(data, d->hwirq);
67 raw_spin_lock_irqsave(&data->lock, flags);
68 val = readl_relaxed(data->regs + CHANMASK(idx, data->reg_num));
69 val &= ~BIT(d->hwirq % 32);
70 writel_relaxed(val, data->regs + CHANMASK(idx, data->reg_num));
71 raw_spin_unlock_irqrestore(&data->lock, flags);
74 static const struct irq_chip imx_irqsteer_irq_chip = {
76 .irq_mask = imx_irqsteer_irq_mask,
77 .irq_unmask = imx_irqsteer_irq_unmask,
80 static int imx_irqsteer_irq_map(struct irq_domain *h, unsigned int irq,
81 irq_hw_number_t hwirq)
83 irq_set_status_flags(irq, IRQ_LEVEL);
84 irq_set_chip_data(irq, h->host_data);
85 irq_set_chip_and_handler(irq, &imx_irqsteer_irq_chip, handle_level_irq);
90 static const struct irq_domain_ops imx_irqsteer_domain_ops = {
91 .map = imx_irqsteer_irq_map,
92 .xlate = irq_domain_xlate_onecell,
95 static int imx_irqsteer_get_hwirq_base(struct irqsteer_data *data, u32 irq)
99 for (i = 0; i < data->irq_count; i++) {
100 if (data->irq[i] == irq)
107 static void imx_irqsteer_irq_handler(struct irq_desc *desc)
109 struct irqsteer_data *data = irq_desc_get_handler_data(desc);
113 chained_irq_enter(irq_desc_get_chip(desc), desc);
115 irq = irq_desc_get_irq(desc);
116 hwirq = imx_irqsteer_get_hwirq_base(data, irq);
118 pr_warn("%s: unable to get hwirq base for irq %d\n",
123 for (i = 0; i < 2; i++, hwirq += 32) {
124 int idx = imx_irqsteer_get_reg_index(data, hwirq);
125 unsigned long irqmap;
128 if (hwirq >= data->reg_num * 32)
131 irqmap = readl_relaxed(data->regs +
132 CHANSTATUS(idx, data->reg_num));
134 for_each_set_bit(pos, &irqmap, 32)
135 generic_handle_domain_irq(data->domain, pos + hwirq);
138 chained_irq_exit(irq_desc_get_chip(desc), desc);
141 static int imx_irqsteer_probe(struct platform_device *pdev)
143 struct device_node *np = pdev->dev.of_node;
144 struct irqsteer_data *data;
148 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
152 data->regs = devm_platform_ioremap_resource(pdev, 0);
153 if (IS_ERR(data->regs)) {
154 dev_err(&pdev->dev, "failed to initialize reg\n");
155 return PTR_ERR(data->regs);
158 data->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
159 if (IS_ERR(data->ipg_clk))
160 return dev_err_probe(&pdev->dev, PTR_ERR(data->ipg_clk),
161 "failed to get ipg clk\n");
163 raw_spin_lock_init(&data->lock);
165 ret = of_property_read_u32(np, "fsl,num-irqs", &irqs_num);
168 ret = of_property_read_u32(np, "fsl,channel", &data->channel);
173 * There is one output irq for each group of 64 inputs.
174 * One register bit map can represent 32 input interrupts.
176 data->irq_count = DIV_ROUND_UP(irqs_num, 64);
177 data->reg_num = irqs_num / 32;
179 if (IS_ENABLED(CONFIG_PM)) {
180 data->saved_reg = devm_kzalloc(&pdev->dev,
181 sizeof(u32) * data->reg_num,
183 if (!data->saved_reg)
187 ret = clk_prepare_enable(data->ipg_clk);
189 dev_err(&pdev->dev, "failed to enable ipg clk: %d\n", ret);
193 /* steer all IRQs into configured channel */
194 writel_relaxed(BIT(data->channel), data->regs + CHANCTRL);
196 data->domain = irq_domain_add_linear(np, data->reg_num * 32,
197 &imx_irqsteer_domain_ops, data);
199 dev_err(&pdev->dev, "failed to create IRQ domain\n");
203 irq_domain_set_pm_device(data->domain, &pdev->dev);
205 if (!data->irq_count || data->irq_count > CHAN_MAX_OUTPUT_INT) {
210 for (i = 0; i < data->irq_count; i++) {
211 data->irq[i] = irq_of_parse_and_map(np, i);
217 irq_set_chained_handler_and_data(data->irq[i],
218 imx_irqsteer_irq_handler,
222 platform_set_drvdata(pdev, data);
224 pm_runtime_set_active(&pdev->dev);
225 pm_runtime_enable(&pdev->dev);
229 clk_disable_unprepare(data->ipg_clk);
233 static int imx_irqsteer_remove(struct platform_device *pdev)
235 struct irqsteer_data *irqsteer_data = platform_get_drvdata(pdev);
238 for (i = 0; i < irqsteer_data->irq_count; i++)
239 irq_set_chained_handler_and_data(irqsteer_data->irq[i],
242 irq_domain_remove(irqsteer_data->domain);
244 clk_disable_unprepare(irqsteer_data->ipg_clk);
250 static void imx_irqsteer_save_regs(struct irqsteer_data *data)
254 for (i = 0; i < data->reg_num; i++)
255 data->saved_reg[i] = readl_relaxed(data->regs +
256 CHANMASK(i, data->reg_num));
259 static void imx_irqsteer_restore_regs(struct irqsteer_data *data)
263 writel_relaxed(BIT(data->channel), data->regs + CHANCTRL);
264 for (i = 0; i < data->reg_num; i++)
265 writel_relaxed(data->saved_reg[i],
266 data->regs + CHANMASK(i, data->reg_num));
269 static int imx_irqsteer_suspend(struct device *dev)
271 struct irqsteer_data *irqsteer_data = dev_get_drvdata(dev);
273 imx_irqsteer_save_regs(irqsteer_data);
274 clk_disable_unprepare(irqsteer_data->ipg_clk);
279 static int imx_irqsteer_resume(struct device *dev)
281 struct irqsteer_data *irqsteer_data = dev_get_drvdata(dev);
284 ret = clk_prepare_enable(irqsteer_data->ipg_clk);
286 dev_err(dev, "failed to enable ipg clk: %d\n", ret);
289 imx_irqsteer_restore_regs(irqsteer_data);
295 static const struct dev_pm_ops imx_irqsteer_pm_ops = {
296 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
297 pm_runtime_force_resume)
298 SET_RUNTIME_PM_OPS(imx_irqsteer_suspend,
299 imx_irqsteer_resume, NULL)
302 static const struct of_device_id imx_irqsteer_dt_ids[] = {
303 { .compatible = "fsl,imx-irqsteer", },
307 static struct platform_driver imx_irqsteer_driver = {
309 .name = "imx-irqsteer",
310 .of_match_table = imx_irqsteer_dt_ids,
311 .pm = &imx_irqsteer_pm_ops,
313 .probe = imx_irqsteer_probe,
314 .remove = imx_irqsteer_remove,
316 builtin_platform_driver(imx_irqsteer_driver);