1 // SPDX-License-Identifier: GPL-2.0-only
3 * Generic Broadcom Set Top Box Level 2 Interrupt controller driver
5 * Copyright (C) 2014-2017 Broadcom
8 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10 #include <linux/init.h>
11 #include <linux/slab.h>
12 #include <linux/module.h>
13 #include <linux/platform_device.h>
14 #include <linux/spinlock.h>
16 #include <linux/of_irq.h>
17 #include <linux/of_address.h>
18 #include <linux/of_platform.h>
19 #include <linux/interrupt.h>
20 #include <linux/irq.h>
22 #include <linux/irqdomain.h>
23 #include <linux/irqchip.h>
24 #include <linux/irqchip/chained_irq.h>
26 struct brcmstb_intc_init_params {
27 irq_flow_handler_t handler;
35 /* Register offsets in the L2 latched interrupt controller */
36 static const struct brcmstb_intc_init_params l2_edge_intc_init = {
37 .handler = handle_edge_irq,
40 .cpu_mask_status = 0x0c,
42 .cpu_mask_clear = 0x14
45 /* Register offsets in the L2 level interrupt controller */
46 static const struct brcmstb_intc_init_params l2_lvl_intc_init = {
47 .handler = handle_level_irq,
49 .cpu_clear = -1, /* Register not present */
50 .cpu_mask_status = 0x04,
52 .cpu_mask_clear = 0x0C
55 /* L2 intc private data structure */
56 struct brcmstb_l2_intc_data {
57 struct irq_domain *domain;
58 struct irq_chip_generic *gc;
62 u32 saved_mask; /* for suspend/resume */
66 * brcmstb_l2_mask_and_ack - Mask and ack pending interrupt
69 * Chip has separate enable/disable registers instead of a single mask
70 * register and pending interrupt is acknowledged by setting a bit.
72 * Note: This function is generic and could easily be added to the
73 * generic irqchip implementation if there ever becomes a will to do so.
74 * Perhaps with a name like irq_gc_mask_disable_and_ack_set().
76 * e.g.: https://patchwork.kernel.org/patch/9831047/
78 static void brcmstb_l2_mask_and_ack(struct irq_data *d)
80 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
81 struct irq_chip_type *ct = irq_data_get_chip_type(d);
85 irq_reg_writel(gc, mask, ct->regs.disable);
86 *ct->mask_cache &= ~mask;
87 irq_reg_writel(gc, mask, ct->regs.ack);
91 static void brcmstb_l2_intc_irq_handle(struct irq_desc *desc)
93 struct brcmstb_l2_intc_data *b = irq_desc_get_handler_data(desc);
94 struct irq_chip *chip = irq_desc_get_chip(desc);
98 chained_irq_enter(chip, desc);
100 status = irq_reg_readl(b->gc, b->status_offset) &
101 ~(irq_reg_readl(b->gc, b->mask_offset));
104 raw_spin_lock(&desc->lock);
105 handle_bad_irq(desc);
106 raw_spin_unlock(&desc->lock);
111 irq = ffs(status) - 1;
112 status &= ~(1 << irq);
113 generic_handle_domain_irq(b->domain, irq);
116 chained_irq_exit(chip, desc);
119 static void brcmstb_l2_intc_suspend(struct irq_data *d)
121 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
122 struct irq_chip_type *ct = irq_data_get_chip_type(d);
123 struct brcmstb_l2_intc_data *b = gc->private;
126 irq_gc_lock_irqsave(gc, flags);
127 /* Save the current mask */
128 b->saved_mask = irq_reg_readl(gc, ct->regs.mask);
131 /* Program the wakeup mask */
132 irq_reg_writel(gc, ~gc->wake_active, ct->regs.disable);
133 irq_reg_writel(gc, gc->wake_active, ct->regs.enable);
135 irq_gc_unlock_irqrestore(gc, flags);
138 static void brcmstb_l2_intc_resume(struct irq_data *d)
140 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
141 struct irq_chip_type *ct = irq_data_get_chip_type(d);
142 struct brcmstb_l2_intc_data *b = gc->private;
145 irq_gc_lock_irqsave(gc, flags);
146 if (ct->chip.irq_ack) {
147 /* Clear unmasked non-wakeup interrupts */
148 irq_reg_writel(gc, ~b->saved_mask & ~gc->wake_active,
152 /* Restore the saved mask */
153 irq_reg_writel(gc, b->saved_mask, ct->regs.disable);
154 irq_reg_writel(gc, ~b->saved_mask, ct->regs.enable);
155 irq_gc_unlock_irqrestore(gc, flags);
158 static int __init brcmstb_l2_intc_of_init(struct device_node *np,
159 struct device_node *parent,
160 const struct brcmstb_intc_init_params
163 unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
164 unsigned int set = 0;
165 struct brcmstb_l2_intc_data *data;
166 struct irq_chip_type *ct;
172 data = kzalloc(sizeof(*data), GFP_KERNEL);
176 base = of_iomap(np, 0);
178 pr_err("failed to remap intc L2 registers\n");
183 /* Disable all interrupts by default */
184 writel(0xffffffff, base + init_params->cpu_mask_set);
186 /* Wakeup interrupts may be retained from S5 (cold boot) */
187 data->can_wake = of_property_read_bool(np, "brcm,irq-can-wake");
188 if (!data->can_wake && (init_params->cpu_clear >= 0))
189 writel(0xffffffff, base + init_params->cpu_clear);
191 parent_irq = irq_of_parse_and_map(np, 0);
193 pr_err("failed to find parent interrupt\n");
198 data->domain = irq_domain_add_linear(np, 32,
199 &irq_generic_chip_ops, NULL);
205 /* MIPS chips strapped for BE will automagically configure the
206 * peripheral registers for CPU-native byte order.
209 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
210 flags |= IRQ_GC_BE_IO;
212 if (init_params->handler == handle_level_irq)
215 /* Allocate a single Generic IRQ chip for this node */
216 ret = irq_alloc_domain_generic_chips(data->domain, 32, 1,
217 np->full_name, init_params->handler, clr, set, flags);
219 pr_err("failed to allocate generic irq chip\n");
220 goto out_free_domain;
223 /* Set the IRQ chaining logic */
224 irq_set_chained_handler_and_data(parent_irq,
225 brcmstb_l2_intc_irq_handle, data);
227 data->gc = irq_get_domain_generic_chip(data->domain, 0);
228 data->gc->reg_base = base;
229 data->gc->private = data;
230 data->status_offset = init_params->cpu_status;
231 data->mask_offset = init_params->cpu_mask_status;
233 ct = data->gc->chip_types;
235 if (init_params->cpu_clear >= 0) {
236 ct->regs.ack = init_params->cpu_clear;
237 ct->chip.irq_ack = irq_gc_ack_set_bit;
238 ct->chip.irq_mask_ack = brcmstb_l2_mask_and_ack;
240 /* No Ack - but still slightly more efficient to define this */
241 ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
244 ct->chip.irq_mask = irq_gc_mask_disable_reg;
245 ct->regs.disable = init_params->cpu_mask_set;
246 ct->regs.mask = init_params->cpu_mask_status;
248 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
249 ct->regs.enable = init_params->cpu_mask_clear;
251 ct->chip.irq_suspend = brcmstb_l2_intc_suspend;
252 ct->chip.irq_resume = brcmstb_l2_intc_resume;
253 ct->chip.irq_pm_shutdown = brcmstb_l2_intc_suspend;
255 if (data->can_wake) {
256 /* This IRQ chip can wake the system, set all child interrupts
257 * in wake_enabled mask
259 data->gc->wake_enabled = 0xffffffff;
260 ct->chip.irq_set_wake = irq_gc_set_wake;
261 enable_irq_wake(parent_irq);
264 pr_info("registered L2 intc (%pOF, parent irq: %d)\n", np, parent_irq);
269 irq_domain_remove(data->domain);
277 static int __init brcmstb_l2_edge_intc_of_init(struct device_node *np,
278 struct device_node *parent)
280 return brcmstb_l2_intc_of_init(np, parent, &l2_edge_intc_init);
283 static int __init brcmstb_l2_lvl_intc_of_init(struct device_node *np,
284 struct device_node *parent)
286 return brcmstb_l2_intc_of_init(np, parent, &l2_lvl_intc_init);
289 IRQCHIP_PLATFORM_DRIVER_BEGIN(brcmstb_l2)
290 IRQCHIP_MATCH("brcm,l2-intc", brcmstb_l2_edge_intc_of_init)
291 IRQCHIP_MATCH("brcm,hif-spi-l2-intc", brcmstb_l2_edge_intc_of_init)
292 IRQCHIP_MATCH("brcm,upg-aux-aon-l2-intc", brcmstb_l2_edge_intc_of_init)
293 IRQCHIP_MATCH("brcm,bcm7271-l2-intc", brcmstb_l2_lvl_intc_of_init)
294 IRQCHIP_PLATFORM_DRIVER_END(brcmstb_l2)
295 MODULE_DESCRIPTION("Broadcom STB generic L2 interrupt controller");
296 MODULE_LICENSE("GPL v2");