1 // SPDX-License-Identifier: GPL-2.0-only
3 * Broadcom BCM7120 style Level 2 interrupt controller driver
5 * Copyright (C) 2014 Broadcom Corporation
8 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10 #include <linux/init.h>
11 #include <linux/slab.h>
12 #include <linux/module.h>
13 #include <linux/kernel.h>
14 #include <linux/platform_device.h>
16 #include <linux/of_irq.h>
17 #include <linux/of_address.h>
18 #include <linux/of_platform.h>
19 #include <linux/interrupt.h>
20 #include <linux/irq.h>
22 #include <linux/irqdomain.h>
23 #include <linux/reboot.h>
24 #include <linux/bitops.h>
25 #include <linux/irqchip.h>
26 #include <linux/irqchip/chained_irq.h>
28 /* Register offset in the L2 interrupt controller */
33 #define MAX_MAPPINGS (MAX_WORDS * 2)
34 #define IRQS_PER_WORD 32
36 struct bcm7120_l1_intc_data {
37 struct bcm7120_l2_intc_data *b;
38 u32 irq_map_mask[MAX_WORDS];
41 struct bcm7120_l2_intc_data {
43 void __iomem *map_base[MAX_MAPPINGS];
44 void __iomem *pair_base[MAX_WORDS];
45 int en_offset[MAX_WORDS];
46 int stat_offset[MAX_WORDS];
47 struct irq_domain *domain;
49 u32 irq_fwd_mask[MAX_WORDS];
50 struct bcm7120_l1_intc_data *l1_data;
52 const __be32 *map_mask_prop;
55 static void bcm7120_l2_intc_irq_handle(struct irq_desc *desc)
57 struct bcm7120_l1_intc_data *data = irq_desc_get_handler_data(desc);
58 struct bcm7120_l2_intc_data *b = data->b;
59 struct irq_chip *chip = irq_desc_get_chip(desc);
62 chained_irq_enter(chip, desc);
64 for (idx = 0; idx < b->n_words; idx++) {
65 int base = idx * IRQS_PER_WORD;
66 struct irq_chip_generic *gc =
67 irq_get_domain_generic_chip(b->domain, base);
68 unsigned long pending;
72 pending = irq_reg_readl(gc, b->stat_offset[idx]) &
74 data->irq_map_mask[idx];
77 for_each_set_bit(hwirq, &pending, IRQS_PER_WORD)
78 generic_handle_domain_irq(b->domain, base + hwirq);
81 chained_irq_exit(chip, desc);
84 static void bcm7120_l2_intc_suspend(struct irq_chip_generic *gc)
86 struct bcm7120_l2_intc_data *b = gc->private;
87 struct irq_chip_type *ct = gc->chip_types;
91 irq_reg_writel(gc, gc->mask_cache | gc->wake_active,
96 static void bcm7120_l2_intc_resume(struct irq_chip_generic *gc)
98 struct irq_chip_type *ct = gc->chip_types;
100 /* Restore the saved mask */
102 irq_reg_writel(gc, gc->mask_cache, ct->regs.mask);
106 static int bcm7120_l2_intc_init_one(struct device_node *dn,
107 struct bcm7120_l2_intc_data *data,
108 int irq, u32 *valid_mask)
110 struct bcm7120_l1_intc_data *l1_data = &data->l1_data[irq];
114 parent_irq = irq_of_parse_and_map(dn, irq);
116 pr_err("failed to map interrupt %d\n", irq);
120 /* For multiple parent IRQs with multiple words, this looks like:
121 * <irq0_w0 irq0_w1 irq1_w0 irq1_w1 ...>
123 * We need to associate a given parent interrupt with its corresponding
124 * map_mask in order to mask the status register with it because we
125 * have the same handler being called for multiple parent interrupts.
127 * This is typically something needed on BCM7xxx (STB chips).
129 for (idx = 0; idx < data->n_words; idx++) {
130 if (data->map_mask_prop) {
131 l1_data->irq_map_mask[idx] |=
132 be32_to_cpup(data->map_mask_prop +
133 irq * data->n_words + idx);
135 l1_data->irq_map_mask[idx] = 0xffffffff;
137 valid_mask[idx] |= l1_data->irq_map_mask[idx];
142 irq_set_chained_handler_and_data(parent_irq,
143 bcm7120_l2_intc_irq_handle, l1_data);
145 enable_irq_wake(parent_irq);
150 static int __init bcm7120_l2_intc_iomap_7120(struct device_node *dn,
151 struct bcm7120_l2_intc_data *data)
155 data->map_base[0] = of_iomap(dn, 0);
156 if (!data->map_base[0]) {
157 pr_err("unable to map registers\n");
161 data->pair_base[0] = data->map_base[0];
162 data->en_offset[0] = IRQEN;
163 data->stat_offset[0] = IRQSTAT;
166 ret = of_property_read_u32_array(dn, "brcm,int-fwd-mask",
167 data->irq_fwd_mask, data->n_words);
168 if (ret != 0 && ret != -EINVAL) {
169 /* property exists but has the wrong number of words */
170 pr_err("invalid brcm,int-fwd-mask property\n");
174 data->map_mask_prop = of_get_property(dn, "brcm,int-map-mask", &ret);
175 if (!data->map_mask_prop ||
176 (ret != (sizeof(__be32) * data->num_parent_irqs * data->n_words))) {
177 pr_err("invalid brcm,int-map-mask property\n");
184 static int __init bcm7120_l2_intc_iomap_3380(struct device_node *dn,
185 struct bcm7120_l2_intc_data *data)
189 for (gc_idx = 0; gc_idx < MAX_WORDS; gc_idx++) {
190 unsigned int map_idx = gc_idx * 2;
191 void __iomem *en = of_iomap(dn, map_idx + 0);
192 void __iomem *stat = of_iomap(dn, map_idx + 1);
193 void __iomem *base = min(en, stat);
195 data->map_base[map_idx + 0] = en;
196 data->map_base[map_idx + 1] = stat;
201 data->pair_base[gc_idx] = base;
202 data->en_offset[gc_idx] = en - base;
203 data->stat_offset[gc_idx] = stat - base;
207 pr_err("unable to map registers\n");
211 data->n_words = gc_idx;
215 static int __init bcm7120_l2_intc_probe(struct device_node *dn,
216 struct device_node *parent,
217 int (*iomap_regs_fn)(struct device_node *,
218 struct bcm7120_l2_intc_data *),
219 const char *intc_name)
221 unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
222 struct bcm7120_l2_intc_data *data;
223 struct irq_chip_generic *gc;
224 struct irq_chip_type *ct;
226 unsigned int idx, irq, flags;
227 u32 valid_mask[MAX_WORDS] = { };
229 data = kzalloc(sizeof(*data), GFP_KERNEL);
233 data->num_parent_irqs = of_irq_count(dn);
234 if (data->num_parent_irqs <= 0) {
235 pr_err("invalid number of parent interrupts\n");
240 data->l1_data = kcalloc(data->num_parent_irqs, sizeof(*data->l1_data),
242 if (!data->l1_data) {
244 goto out_free_l1_data;
247 ret = iomap_regs_fn(dn, data);
249 goto out_free_l1_data;
251 data->can_wake = of_property_read_bool(dn, "brcm,irq-can-wake");
253 for (irq = 0; irq < data->num_parent_irqs; irq++) {
254 ret = bcm7120_l2_intc_init_one(dn, data, irq, valid_mask);
256 goto out_free_l1_data;
259 data->domain = irq_domain_add_linear(dn, IRQS_PER_WORD * data->n_words,
260 &irq_generic_chip_ops, NULL);
263 goto out_free_l1_data;
266 /* MIPS chips strapped for BE will automagically configure the
267 * peripheral registers for CPU-native byte order.
269 flags = IRQ_GC_INIT_MASK_CACHE;
270 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
271 flags |= IRQ_GC_BE_IO;
273 ret = irq_alloc_domain_generic_chips(data->domain, IRQS_PER_WORD, 1,
274 dn->full_name, handle_level_irq, clr, 0, flags);
276 pr_err("failed to allocate generic irq chip\n");
277 goto out_free_domain;
280 for (idx = 0; idx < data->n_words; idx++) {
281 irq = idx * IRQS_PER_WORD;
282 gc = irq_get_domain_generic_chip(data->domain, irq);
284 gc->unused = 0xffffffff & ~valid_mask[idx];
288 gc->reg_base = data->pair_base[idx];
289 ct->regs.mask = data->en_offset[idx];
291 /* gc->reg_base is defined and so is gc->writel */
292 irq_reg_writel(gc, data->irq_fwd_mask[idx],
293 data->en_offset[idx]);
295 ct->chip.irq_mask = irq_gc_mask_clr_bit;
296 ct->chip.irq_unmask = irq_gc_mask_set_bit;
297 ct->chip.irq_ack = irq_gc_noop;
298 gc->suspend = bcm7120_l2_intc_suspend;
299 gc->resume = bcm7120_l2_intc_resume;
302 * Initialize mask-cache, in case we need it for
303 * saving/restoring fwd mask even w/o any child interrupts
306 gc->mask_cache = irq_reg_readl(gc, ct->regs.mask);
308 if (data->can_wake) {
309 /* This IRQ chip can wake the system, set all
310 * relevant child interrupts in wake_enabled mask
312 gc->wake_enabled = 0xffffffff;
313 gc->wake_enabled &= ~gc->unused;
314 ct->chip.irq_set_wake = irq_gc_set_wake;
318 pr_info("registered %s intc (%pOF, parent IRQ(s): %d)\n",
319 intc_name, dn, data->num_parent_irqs);
324 irq_domain_remove(data->domain);
326 kfree(data->l1_data);
328 for (idx = 0; idx < MAX_MAPPINGS; idx++) {
329 if (data->map_base[idx])
330 iounmap(data->map_base[idx]);
336 static int __init bcm7120_l2_intc_probe_7120(struct device_node *dn,
337 struct device_node *parent)
339 return bcm7120_l2_intc_probe(dn, parent, bcm7120_l2_intc_iomap_7120,
343 static int __init bcm7120_l2_intc_probe_3380(struct device_node *dn,
344 struct device_node *parent)
346 return bcm7120_l2_intc_probe(dn, parent, bcm7120_l2_intc_iomap_3380,
350 IRQCHIP_DECLARE(bcm7120_l2_intc, "brcm,bcm7120-l2-intc",
351 bcm7120_l2_intc_probe_7120);
353 IRQCHIP_DECLARE(bcm3380_l2_intc, "brcm,bcm3380-l2-intc",
354 bcm7120_l2_intc_probe_3380);