1 // SPDX-License-Identifier: GPL-2.0-only
3 * Broadcom BCM6345 style Level 1 interrupt controller driver
5 * Copyright (C) 2014 Broadcom Corporation
6 * Copyright 2015 Simon Arlott
8 * This is based on the BCM7038 (which supports SMP) but with a single
9 * enable register instead of separate mask/set/clear registers.
11 * The BCM3380 has a similar mask/status register layout, but each pair
12 * of words is at separate locations (and SMP is not supported).
14 * ENABLE/STATUS words are packed next to each other for each CPU:
17 * 0x1000_0020: CPU0_W0_ENABLE
18 * 0x1000_0024: CPU0_W1_ENABLE
19 * 0x1000_0028: CPU0_W0_STATUS IRQs 31-63
20 * 0x1000_002c: CPU0_W1_STATUS IRQs 0-31
21 * 0x1000_0030: CPU1_W0_ENABLE
22 * 0x1000_0034: CPU1_W1_ENABLE
23 * 0x1000_0038: CPU1_W0_STATUS IRQs 31-63
24 * 0x1000_003c: CPU1_W1_STATUS IRQs 0-31
27 * 0x1000_0020: CPU0_W0_ENABLE
28 * 0x1000_0024: CPU0_W1_ENABLE
29 * 0x1000_0028: CPU0_W2_ENABLE
30 * 0x1000_002c: CPU0_W3_ENABLE
31 * 0x1000_0030: CPU0_W0_STATUS IRQs 96-127
32 * 0x1000_0034: CPU0_W1_STATUS IRQs 64-95
33 * 0x1000_0038: CPU0_W2_STATUS IRQs 32-63
34 * 0x1000_003c: CPU0_W3_STATUS IRQs 0-31
35 * 0x1000_0040: CPU1_W0_ENABLE
36 * 0x1000_0044: CPU1_W1_ENABLE
37 * 0x1000_0048: CPU1_W2_ENABLE
38 * 0x1000_004c: CPU1_W3_ENABLE
39 * 0x1000_0050: CPU1_W0_STATUS IRQs 96-127
40 * 0x1000_0054: CPU1_W1_STATUS IRQs 64-95
41 * 0x1000_0058: CPU1_W2_STATUS IRQs 32-63
42 * 0x1000_005c: CPU1_W3_STATUS IRQs 0-31
44 * IRQs are numbered in CPU native endian order
45 * (which is big-endian in these examples)
48 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50 #include <linux/bitops.h>
51 #include <linux/cpumask.h>
52 #include <linux/kernel.h>
53 #include <linux/init.h>
54 #include <linux/interrupt.h>
56 #include <linux/ioport.h>
57 #include <linux/irq.h>
58 #include <linux/irqdomain.h>
59 #include <linux/module.h>
61 #include <linux/of_irq.h>
62 #include <linux/of_address.h>
63 #include <linux/platform_device.h>
64 #include <linux/slab.h>
65 #include <linux/smp.h>
66 #include <linux/types.h>
67 #include <linux/irqchip.h>
68 #include <linux/irqchip/chained_irq.h>
70 #define IRQS_PER_WORD 32
71 #define REG_BYTES_PER_IRQ_WORD (sizeof(u32) * 2)
73 struct bcm6345_l1_cpu;
75 struct bcm6345_l1_chip {
78 struct irq_domain *domain;
79 struct cpumask cpumask;
80 struct bcm6345_l1_cpu *cpus[NR_CPUS];
83 struct bcm6345_l1_cpu {
84 struct bcm6345_l1_chip *intc;
85 void __iomem *map_base;
86 unsigned int parent_irq;
90 static inline unsigned int reg_enable(struct bcm6345_l1_chip *intc,
94 return (1 * intc->n_words - word - 1) * sizeof(u32);
96 return (0 * intc->n_words + word) * sizeof(u32);
100 static inline unsigned int reg_status(struct bcm6345_l1_chip *intc,
104 return (2 * intc->n_words - word - 1) * sizeof(u32);
106 return (1 * intc->n_words + word) * sizeof(u32);
110 static inline unsigned int cpu_for_irq(struct bcm6345_l1_chip *intc,
113 return cpumask_first_and(&intc->cpumask, irq_data_get_affinity_mask(d));
116 static void bcm6345_l1_irq_handle(struct irq_desc *desc)
118 struct bcm6345_l1_cpu *cpu = irq_desc_get_handler_data(desc);
119 struct bcm6345_l1_chip *intc = cpu->intc;
120 struct irq_chip *chip = irq_desc_get_chip(desc);
123 chained_irq_enter(chip, desc);
125 for (idx = 0; idx < intc->n_words; idx++) {
126 int base = idx * IRQS_PER_WORD;
127 unsigned long pending;
128 irq_hw_number_t hwirq;
130 pending = __raw_readl(cpu->map_base + reg_status(intc, idx));
131 pending &= __raw_readl(cpu->map_base + reg_enable(intc, idx));
133 for_each_set_bit(hwirq, &pending, IRQS_PER_WORD) {
134 if (generic_handle_domain_irq(intc->domain, base + hwirq))
135 spurious_interrupt();
139 chained_irq_exit(chip, desc);
142 static inline void __bcm6345_l1_unmask(struct irq_data *d)
144 struct bcm6345_l1_chip *intc = irq_data_get_irq_chip_data(d);
145 u32 word = d->hwirq / IRQS_PER_WORD;
146 u32 mask = BIT(d->hwirq % IRQS_PER_WORD);
147 unsigned int cpu_idx = cpu_for_irq(intc, d);
149 intc->cpus[cpu_idx]->enable_cache[word] |= mask;
150 __raw_writel(intc->cpus[cpu_idx]->enable_cache[word],
151 intc->cpus[cpu_idx]->map_base + reg_enable(intc, word));
154 static inline void __bcm6345_l1_mask(struct irq_data *d)
156 struct bcm6345_l1_chip *intc = irq_data_get_irq_chip_data(d);
157 u32 word = d->hwirq / IRQS_PER_WORD;
158 u32 mask = BIT(d->hwirq % IRQS_PER_WORD);
159 unsigned int cpu_idx = cpu_for_irq(intc, d);
161 intc->cpus[cpu_idx]->enable_cache[word] &= ~mask;
162 __raw_writel(intc->cpus[cpu_idx]->enable_cache[word],
163 intc->cpus[cpu_idx]->map_base + reg_enable(intc, word));
166 static void bcm6345_l1_unmask(struct irq_data *d)
168 struct bcm6345_l1_chip *intc = irq_data_get_irq_chip_data(d);
171 raw_spin_lock_irqsave(&intc->lock, flags);
172 __bcm6345_l1_unmask(d);
173 raw_spin_unlock_irqrestore(&intc->lock, flags);
176 static void bcm6345_l1_mask(struct irq_data *d)
178 struct bcm6345_l1_chip *intc = irq_data_get_irq_chip_data(d);
181 raw_spin_lock_irqsave(&intc->lock, flags);
182 __bcm6345_l1_mask(d);
183 raw_spin_unlock_irqrestore(&intc->lock, flags);
186 static int bcm6345_l1_set_affinity(struct irq_data *d,
187 const struct cpumask *dest,
190 struct bcm6345_l1_chip *intc = irq_data_get_irq_chip_data(d);
191 u32 word = d->hwirq / IRQS_PER_WORD;
192 u32 mask = BIT(d->hwirq % IRQS_PER_WORD);
193 unsigned int old_cpu = cpu_for_irq(intc, d);
194 unsigned int new_cpu;
195 struct cpumask valid;
199 if (!cpumask_and(&valid, &intc->cpumask, dest))
202 new_cpu = cpumask_any_and(&valid, cpu_online_mask);
203 if (new_cpu >= nr_cpu_ids)
206 dest = cpumask_of(new_cpu);
208 raw_spin_lock_irqsave(&intc->lock, flags);
209 if (old_cpu != new_cpu) {
210 enabled = intc->cpus[old_cpu]->enable_cache[word] & mask;
212 __bcm6345_l1_mask(d);
213 irq_data_update_affinity(d, dest);
215 __bcm6345_l1_unmask(d);
217 irq_data_update_affinity(d, dest);
219 raw_spin_unlock_irqrestore(&intc->lock, flags);
221 irq_data_update_effective_affinity(d, cpumask_of(new_cpu));
223 return IRQ_SET_MASK_OK_NOCOPY;
226 static int __init bcm6345_l1_init_one(struct device_node *dn,
228 struct bcm6345_l1_chip *intc)
232 struct bcm6345_l1_cpu *cpu;
233 unsigned int i, n_words;
235 if (of_address_to_resource(dn, idx, &res))
237 sz = resource_size(&res);
238 n_words = sz / REG_BYTES_PER_IRQ_WORD;
241 intc->n_words = n_words;
242 else if (intc->n_words != n_words)
245 cpu = intc->cpus[idx] = kzalloc(sizeof(*cpu) + n_words * sizeof(u32),
251 cpu->map_base = ioremap(res.start, sz);
255 if (!request_mem_region(res.start, sz, res.name))
256 pr_err("failed to request intc memory");
258 for (i = 0; i < n_words; i++) {
259 cpu->enable_cache[i] = 0;
260 __raw_writel(0, cpu->map_base + reg_enable(intc, i));
263 cpu->parent_irq = irq_of_parse_and_map(dn, idx);
264 if (!cpu->parent_irq) {
265 pr_err("failed to map parent interrupt %d\n", cpu->parent_irq);
268 irq_set_chained_handler_and_data(cpu->parent_irq,
269 bcm6345_l1_irq_handle, cpu);
274 static struct irq_chip bcm6345_l1_irq_chip = {
275 .name = "bcm6345-l1",
276 .irq_mask = bcm6345_l1_mask,
277 .irq_unmask = bcm6345_l1_unmask,
278 .irq_set_affinity = bcm6345_l1_set_affinity,
281 static int bcm6345_l1_map(struct irq_domain *d, unsigned int virq,
282 irq_hw_number_t hw_irq)
284 irq_set_chip_and_handler(virq,
285 &bcm6345_l1_irq_chip, handle_percpu_irq);
286 irq_set_chip_data(virq, d->host_data);
287 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
291 static const struct irq_domain_ops bcm6345_l1_domain_ops = {
292 .xlate = irq_domain_xlate_onecell,
293 .map = bcm6345_l1_map,
296 static int __init bcm6345_l1_of_init(struct device_node *dn,
297 struct device_node *parent)
299 struct bcm6345_l1_chip *intc;
303 intc = kzalloc(sizeof(*intc), GFP_KERNEL);
307 for_each_possible_cpu(idx) {
308 ret = bcm6345_l1_init_one(dn, idx, intc);
310 pr_err("failed to init intc L1 for cpu %d: %d\n",
313 cpumask_set_cpu(idx, &intc->cpumask);
316 if (cpumask_empty(&intc->cpumask)) {
321 raw_spin_lock_init(&intc->lock);
323 intc->domain = irq_domain_add_linear(dn, IRQS_PER_WORD * intc->n_words,
324 &bcm6345_l1_domain_ops,
331 pr_info("registered BCM6345 L1 intc (IRQs: %d)\n",
332 IRQS_PER_WORD * intc->n_words);
333 for_each_cpu(idx, &intc->cpumask) {
334 struct bcm6345_l1_cpu *cpu = intc->cpus[idx];
336 pr_info(" CPU%u (irq = %d)\n", idx, cpu->parent_irq);
342 for_each_possible_cpu(idx) {
343 struct bcm6345_l1_cpu *cpu = intc->cpus[idx];
347 iounmap(cpu->map_base);
356 IRQCHIP_DECLARE(bcm6345_l1, "brcm,bcm6345-l1-intc", bcm6345_l1_of_init);