8 select IRQ_DOMAIN_HIERARCHY
9 select MULTI_IRQ_HANDLER
19 default 2 if ARCH_REALVIEW
34 select MULTI_IRQ_HANDLER
35 select IRQ_DOMAIN_HIERARCHY
36 select PARTITION_PERCPU
42 select ACPI_IORT if ACPI
47 select IRQ_DOMAIN_HIERARCHY
48 select GENERIC_IRQ_CHIP
53 select MULTI_IRQ_HANDLER
57 default 4 if ARCH_S5PV210
61 The maximum number of VICs available in the system, for
64 config ARMADA_370_XP_IRQ
66 select GENERIC_IRQ_CHIP
73 select GENERIC_IRQ_CHIP
77 select GENERIC_IRQ_CHIP
79 select MULTI_IRQ_HANDLER
84 select GENERIC_IRQ_CHIP
86 select MULTI_IRQ_HANDLER
95 select GENERIC_IRQ_CHIP
100 select GENERIC_IRQ_CHIP
103 config BCM7120_L2_IRQ
105 select GENERIC_IRQ_CHIP
108 config BRCMSTB_L2_IRQ
110 select GENERIC_IRQ_CHIP
115 select GENERIC_IRQ_CHIP
118 config FARADAY_FTINTC010
121 select MULTI_IRQ_HANDLER
124 config HISILICON_IRQ_MBIGEN
127 select ARM_GIC_V3_ITS
131 select GENERIC_IRQ_CHIP
136 select GENERIC_IRQ_CHIP
137 select GENERIC_IRQ_IPI if SYS_SUPPORTS_MULTITHREADING
139 select IRQ_DOMAIN_HIERARCHY if GENERIC_IRQ_IPI
141 config CLPS711X_IRQCHIP
143 depends on ARCH_CLPS711X
145 select MULTI_IRQ_HANDLER
155 select GENERIC_IRQ_CHIP
161 select MULTI_IRQ_HANDLER
165 select GENERIC_IRQ_CHIP
169 bool "J-Core integrated AIC" if COMPILE_TEST
173 Support for the J-Core integrated AIC.
175 config RENESAS_INTC_IRQPIN
181 select GENERIC_IRQ_CHIP
189 Enables SysCfg Controlled IRQs on STi based platforms.
194 select GENERIC_IRQ_CHIP
199 select GENERIC_IRQ_CHIP
202 tristate "TS-4800 IRQ controller"
205 depends on SOC_IMX51 || COMPILE_TEST
207 Support for the TS-4800 FPGA IRQ controller
209 config VERSATILE_FPGA_IRQ
213 config VERSATILE_FPGA_IRQ_NR
216 depends on VERSATILE_FPGA_IRQ
229 Support for a CROSSBAR ip that precedes the main interrupt controller.
230 The primary irqchip invokes the crossbar's callback which inturn allocates
231 a free irq and configures the IP. Thus the peripheral interrupts are
232 routed to one of the free irqchip interrupt lines.
235 tristate "Keystone 2 IRQ controller IP"
236 depends on ARCH_KEYSTONE
238 Support for Texas Instruments Keystone 2 IRQ controller IP which
239 is part of the Keystone 2 IPC mechanism
243 select GENERIC_IRQ_IPI
244 select IRQ_DOMAIN_HIERARCHY
249 depends on MACH_INGENIC
252 config RENESAS_H8300H_INTC
256 config RENESAS_H8S_INTC
264 Enables the wakeup IRQs for IMX platforms with GPCv2 block
267 def_bool y if MACH_ASM9260 || ARCH_MXS
273 select GENERIC_MSI_IRQ_DOMAIN
279 def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
280 depends on PCI && PCI_MSI
282 config PARTITION_PERCPU
286 bool "NPS400 Global Interrupt Manager (GIM)"
287 depends on ARC || (COMPILE_TEST && !64BIT)
290 Support the EZchip NPS400 global interrupt controller
296 config QCOM_IRQ_COMBINER
297 bool "QCOM IRQ combiner support"
298 depends on ARCH_QCOM && ACPI
300 select IRQ_DOMAIN_HIERARCHY
302 Say yes here to add support for the IRQ combiner devices embedded
303 in Qualcomm Technologies chips.