2 * i2c driver for Freescale mx31
4 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #if defined(CONFIG_HARD_I2C)
30 #include <asm/arch/clock.h>
31 #include <asm/arch/imx-regs.h>
39 #define I2CR_IEN (1 << 7)
40 #define I2CR_IIEN (1 << 6)
41 #define I2CR_MSTA (1 << 5)
42 #define I2CR_MTX (1 << 4)
43 #define I2CR_TX_NO_AK (1 << 3)
44 #define I2CR_RSTA (1 << 2)
46 #define I2SR_ICF (1 << 7)
47 #define I2SR_IBB (1 << 5)
48 #define I2SR_IIF (1 << 1)
49 #define I2SR_RX_NO_AK (1 << 0)
51 #if defined(CONFIG_SYS_I2C_MX31_PORT1)
52 #define I2C_BASE 0x43f80000
53 #define I2C_CLK_OFFSET 26
54 #elif defined (CONFIG_SYS_I2C_MX31_PORT2)
55 #define I2C_BASE 0x43f98000
56 #define I2C_CLK_OFFSET 28
57 #elif defined (CONFIG_SYS_I2C_MX31_PORT3)
58 #define I2C_BASE 0x43f84000
59 #define I2C_CLK_OFFSET 30
60 #elif defined(CONFIG_SYS_I2C_MX53_PORT1)
61 #define I2C_BASE I2C1_BASE_ADDR
62 #elif defined(CONFIG_SYS_I2C_MX53_PORT2)
63 #define I2C_BASE I2C2_BASE_ADDR
64 #elif defined(CONFIG_SYS_I2C_MX35_PORT1)
65 #define I2C_BASE I2C_BASE_ADDR
67 #error "define CONFIG_SYS_I2C_MX<Processor>_PORTx to use the mx I2C driver"
70 #define I2C_MAX_TIMEOUT 10000
71 #define I2C_MAX_RETRIES 3
73 static u16 div[] = { 30, 32, 36, 42, 48, 52, 60, 72, 80, 88, 104, 128, 144,
74 160, 192, 240, 288, 320, 384, 480, 576, 640, 768, 960,
75 1152, 1280, 1536, 1920, 2304, 2560, 3072, 3840};
77 static inline void i2c_reset(void)
79 writew(0, I2C_BASE + I2CR); /* Reset module */
80 writew(0, I2C_BASE + I2SR);
81 writew(I2CR_IEN, I2C_BASE + I2CR);
84 void i2c_init(int speed, int unused)
89 #if defined(CONFIG_MX31)
90 struct clock_control_regs *sc_regs =
91 (struct clock_control_regs *)CCM_BASE;
93 freq = mx31_get_ipg_clk();
94 /* start the required I2C clock */
95 writel(readl(&sc_regs->cgr0) | (3 << I2C_CLK_OFFSET),
98 freq = mxc_get_clock(MXC_IPG_PERCLK);
101 for (i = 0; i < 0x1f; i++)
102 if (freq / div[i] <= speed)
105 debug("%s: speed: %d\n", __func__, speed);
107 writew(i, I2C_BASE + IFDR);
111 static int wait_idle(void)
113 int timeout = I2C_MAX_TIMEOUT;
115 while ((readw(I2C_BASE + I2SR) & I2SR_IBB) && --timeout) {
116 writew(0, I2C_BASE + I2SR);
119 return timeout ? timeout : (!(readw(I2C_BASE + I2SR) & I2SR_IBB));
122 static int wait_busy(void)
124 int timeout = I2C_MAX_TIMEOUT;
126 while (!(readw(I2C_BASE + I2SR) & I2SR_IBB) && --timeout)
128 writew(0, I2C_BASE + I2SR); /* clear interrupt */
133 static int wait_complete(void)
135 int timeout = I2C_MAX_TIMEOUT;
137 while ((!(readw(I2C_BASE + I2SR) & I2SR_ICF)) && (--timeout)) {
138 writew(0, I2C_BASE + I2SR);
143 writew(0, I2C_BASE + I2SR); /* clear interrupt */
149 static int tx_byte(u8 byte)
151 writew(byte, I2C_BASE + I2DR);
153 if (!wait_complete() || readw(I2C_BASE + I2SR) & I2SR_RX_NO_AK)
158 static int rx_byte(int last)
160 if (!wait_complete())
164 writew(I2CR_IEN, I2C_BASE + I2CR);
166 return readw(I2C_BASE + I2DR);
169 int i2c_probe(uchar chip)
173 writew(0, I2C_BASE + I2CR); /* Reset module */
174 writew(I2CR_IEN, I2C_BASE + I2CR);
176 writew(I2CR_IEN | I2CR_MSTA | I2CR_MTX, I2C_BASE + I2CR);
177 ret = tx_byte(chip << 1);
178 writew(I2CR_IEN | I2CR_MTX, I2C_BASE + I2CR);
183 static int i2c_addr(uchar chip, uint addr, int alen)
186 for (retry = 0; retry < 3; retry++) {
190 for (i = 0; i < I2C_MAX_TIMEOUT; i++)
193 if (retry >= I2C_MAX_RETRIES) {
194 debug("%s:bus is busy(%x)\n",
195 __func__, readw(I2C_BASE + I2SR));
198 writew(I2CR_IEN | I2CR_MSTA | I2CR_MTX, I2C_BASE + I2CR);
201 debug("%s:trigger start fail(%x)\n",
202 __func__, readw(I2C_BASE + I2SR));
206 if (tx_byte(chip << 1) || (readw(I2C_BASE + I2SR) & I2SR_RX_NO_AK)) {
207 debug("%s:chip address cycle fail(%x)\n",
208 __func__, readw(I2C_BASE + I2SR));
212 if (tx_byte((addr >> (alen * 8)) & 0xff) ||
213 (readw(I2C_BASE + I2SR) & I2SR_RX_NO_AK)) {
214 debug("%s:device address cycle fail(%x)\n",
215 __func__, readw(I2C_BASE + I2SR));
221 int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
223 int timeout = I2C_MAX_TIMEOUT;
226 debug("%s chip: 0x%02x addr: 0x%04x alen: %d len: %d\n",
227 __func__, chip, addr, alen, len);
229 if (i2c_addr(chip, addr, alen)) {
230 printf("i2c_addr failed\n");
234 writew(I2CR_IEN | I2CR_MSTA | I2CR_MTX | I2CR_RSTA, I2C_BASE + I2CR);
236 if (tx_byte(chip << 1 | 1))
239 writew(I2CR_IEN | I2CR_MSTA |
240 ((len == 1) ? I2CR_TX_NO_AK : 0),
243 ret = readw(I2C_BASE + I2DR);
246 ret = rx_byte(len == 0);
251 writew(I2CR_IEN | I2CR_MSTA |
256 writew(I2CR_IEN, I2C_BASE + I2CR);
258 while (readw(I2C_BASE + I2SR) & I2SR_IBB && --timeout)
264 int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
266 int timeout = I2C_MAX_TIMEOUT;
267 debug("%s chip: 0x%02x addr: 0x%04x alen: %d len: %d\n",
268 __func__, chip, addr, alen, len);
270 if (i2c_addr(chip, addr, alen))
277 writew(I2CR_IEN, I2C_BASE + I2CR);
279 while (readw(I2C_BASE + I2SR) & I2SR_IBB && --timeout)
285 #endif /* CONFIG_HARD_I2C */