1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2015 Moritz Fischer <moritz.fischer@ettus.com>
4 * IP from Cadence (ID T-CS-PE-0007-100, Version R1p10f2)
6 * This file is based on: drivers/i2c/zynq_i2c.c,
7 * with added driver-model support and code cleanup.
12 #include <linux/types.h>
14 #include <linux/errno.h>
22 /* i2c register set */
23 struct cdns_i2c_regs {
34 u32 interrupt_disable;
37 /* Control register fields */
38 #define CDNS_I2C_CONTROL_RW 0x00000001
39 #define CDNS_I2C_CONTROL_MS 0x00000002
40 #define CDNS_I2C_CONTROL_NEA 0x00000004
41 #define CDNS_I2C_CONTROL_ACKEN 0x00000008
42 #define CDNS_I2C_CONTROL_HOLD 0x00000010
43 #define CDNS_I2C_CONTROL_SLVMON 0x00000020
44 #define CDNS_I2C_CONTROL_CLR_FIFO 0x00000040
45 #define CDNS_I2C_CONTROL_DIV_B_SHIFT 8
46 #define CDNS_I2C_CONTROL_DIV_B_MASK 0x00003F00
47 #define CDNS_I2C_CONTROL_DIV_A_SHIFT 14
48 #define CDNS_I2C_CONTROL_DIV_A_MASK 0x0000C000
50 /* Status register values */
51 #define CDNS_I2C_STATUS_RXDV 0x00000020
52 #define CDNS_I2C_STATUS_TXDV 0x00000040
53 #define CDNS_I2C_STATUS_RXOVF 0x00000080
54 #define CDNS_I2C_STATUS_BA 0x00000100
56 /* Interrupt register fields */
57 #define CDNS_I2C_INTERRUPT_COMP 0x00000001
58 #define CDNS_I2C_INTERRUPT_DATA 0x00000002
59 #define CDNS_I2C_INTERRUPT_NACK 0x00000004
60 #define CDNS_I2C_INTERRUPT_TO 0x00000008
61 #define CDNS_I2C_INTERRUPT_SLVRDY 0x00000010
62 #define CDNS_I2C_INTERRUPT_RXOVF 0x00000020
63 #define CDNS_I2C_INTERRUPT_TXOVF 0x00000040
64 #define CDNS_I2C_INTERRUPT_RXUNF 0x00000080
65 #define CDNS_I2C_INTERRUPT_ARBLOST 0x00000200
67 #define CDNS_I2C_INTERRUPTS_MASK (CDNS_I2C_INTERRUPT_COMP | \
68 CDNS_I2C_INTERRUPT_DATA | \
69 CDNS_I2C_INTERRUPT_NACK | \
70 CDNS_I2C_INTERRUPT_TO | \
71 CDNS_I2C_INTERRUPT_SLVRDY | \
72 CDNS_I2C_INTERRUPT_RXOVF | \
73 CDNS_I2C_INTERRUPT_TXOVF | \
74 CDNS_I2C_INTERRUPT_RXUNF | \
75 CDNS_I2C_INTERRUPT_ARBLOST)
77 #define CDNS_I2C_FIFO_DEPTH 16
78 #define CDNS_I2C_TRANSFER_SIZE_MAX 255 /* Controller transfer limit */
79 #define CDNS_I2C_TRANSFER_SIZE (CDNS_I2C_TRANSFER_SIZE_MAX - 3)
81 #define CDNS_I2C_BROKEN_HOLD_BIT BIT(0)
83 #define CDNS_I2C_ARB_LOST_MAX_RETRIES 10
86 static void cdns_i2c_debug_status(struct cdns_i2c_regs *cdns_i2c)
90 int_status = readl(&cdns_i2c->interrupt_status);
92 status = readl(&cdns_i2c->status);
93 if (int_status || status) {
95 if (int_status & CDNS_I2C_INTERRUPT_COMP)
97 if (int_status & CDNS_I2C_INTERRUPT_DATA)
99 if (int_status & CDNS_I2C_INTERRUPT_NACK)
101 if (int_status & CDNS_I2C_INTERRUPT_TO)
103 if (int_status & CDNS_I2C_INTERRUPT_SLVRDY)
105 if (int_status & CDNS_I2C_INTERRUPT_RXOVF)
107 if (int_status & CDNS_I2C_INTERRUPT_TXOVF)
109 if (int_status & CDNS_I2C_INTERRUPT_RXUNF)
111 if (int_status & CDNS_I2C_INTERRUPT_ARBLOST)
113 if (status & CDNS_I2C_STATUS_RXDV)
115 if (status & CDNS_I2C_STATUS_TXDV)
117 if (status & CDNS_I2C_STATUS_RXOVF)
119 if (status & CDNS_I2C_STATUS_BA)
121 debug("TS%d ", readl(&cdns_i2c->transfer_size));
127 struct i2c_cdns_bus {
129 unsigned int input_freq;
130 struct cdns_i2c_regs __iomem *regs; /* register base */
136 struct cdns_i2c_platform_data {
140 /* Wait for an interrupt */
141 static u32 cdns_i2c_wait(struct cdns_i2c_regs *cdns_i2c, u32 mask)
143 int timeout, int_status;
145 for (timeout = 0; timeout < 100; timeout++) {
146 int_status = readl(&cdns_i2c->interrupt_status);
147 if (int_status & mask)
152 /* Clear interrupt status flags */
153 writel(int_status & mask, &cdns_i2c->interrupt_status);
155 return int_status & mask;
158 #define CDNS_I2C_DIVA_MAX 4
159 #define CDNS_I2C_DIVB_MAX 64
161 static int cdns_i2c_calc_divs(unsigned long *f, unsigned long input_clk,
162 unsigned int *a, unsigned int *b)
164 unsigned long fscl = *f, best_fscl = *f, actual_fscl, temp;
165 unsigned int div_a, div_b, calc_div_a = 0, calc_div_b = 0;
166 unsigned int last_error, current_error;
168 /* calculate (divisor_a+1) x (divisor_b+1) */
169 temp = input_clk / (22 * fscl);
172 * If the calculated value is negative or 0CDNS_I2C_DIVA_MAX,
173 * the fscl input is out of range. Return error.
175 if (!temp || (temp > (CDNS_I2C_DIVA_MAX * CDNS_I2C_DIVB_MAX)))
179 for (div_a = 0; div_a < CDNS_I2C_DIVA_MAX; div_a++) {
180 div_b = DIV_ROUND_UP(input_clk, 22 * fscl * (div_a + 1));
182 if ((div_b < 1) || (div_b > CDNS_I2C_DIVB_MAX))
186 actual_fscl = input_clk / (22 * (div_a + 1) * (div_b + 1));
188 if (actual_fscl > fscl)
191 current_error = ((actual_fscl > fscl) ? (actual_fscl - fscl) :
192 (fscl - actual_fscl));
194 if (last_error > current_error) {
197 best_fscl = actual_fscl;
198 last_error = current_error;
209 static int cdns_i2c_set_bus_speed(struct udevice *dev, unsigned int speed)
211 struct i2c_cdns_bus *bus = dev_get_priv(dev);
212 u32 div_a = 0, div_b = 0;
213 unsigned long speed_p = speed;
216 if (speed > 400000) {
217 debug("%s, failed to set clock speed to %u\n", __func__,
222 ret = cdns_i2c_calc_divs(&speed_p, bus->input_freq, &div_a, &div_b);
226 debug("%s: div_a: %d, div_b: %d, input freq: %d, speed: %d/%ld\n",
227 __func__, div_a, div_b, bus->input_freq, speed, speed_p);
229 writel((div_b << CDNS_I2C_CONTROL_DIV_B_SHIFT) |
230 (div_a << CDNS_I2C_CONTROL_DIV_A_SHIFT), &bus->regs->control);
232 /* Enable master mode, ack, and 7-bit addressing */
233 setbits_le32(&bus->regs->control, CDNS_I2C_CONTROL_MS |
234 CDNS_I2C_CONTROL_ACKEN | CDNS_I2C_CONTROL_NEA);
239 static inline u32 is_arbitration_lost(struct cdns_i2c_regs *regs)
241 return (readl(®s->interrupt_status) & CDNS_I2C_INTERRUPT_ARBLOST);
244 static int cdns_i2c_write_data(struct i2c_cdns_bus *i2c_bus, u32 addr, u8 *data,
248 struct cdns_i2c_regs *regs = i2c_bus->regs;
251 /* Set the controller in Master transmit mode and clear FIFO */
252 setbits_le32(®s->control, CDNS_I2C_CONTROL_CLR_FIFO);
253 clrbits_le32(®s->control, CDNS_I2C_CONTROL_RW);
255 /* Check message size against FIFO depth, and set hold bus bit
256 * if it is greater than FIFO depth
258 if (len > CDNS_I2C_FIFO_DEPTH)
259 setbits_le32(®s->control, CDNS_I2C_CONTROL_HOLD);
261 /* Clear the interrupts in status register */
262 writel(CDNS_I2C_INTERRUPTS_MASK, ®s->interrupt_status);
264 writel(addr, ®s->address);
266 while (len-- && !is_arbitration_lost(regs)) {
267 writel(*(cur_data++), ®s->data);
268 if (readl(®s->transfer_size) == CDNS_I2C_FIFO_DEPTH) {
269 ret = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
270 CDNS_I2C_INTERRUPT_ARBLOST);
271 if (ret & CDNS_I2C_INTERRUPT_ARBLOST)
273 if (ret & CDNS_I2C_INTERRUPT_COMP)
275 /* Release the bus */
276 clrbits_le32(®s->control,
277 CDNS_I2C_CONTROL_HOLD);
282 if (len && is_arbitration_lost(regs))
285 /* All done... release the bus */
286 if (!i2c_bus->hold_flag)
287 clrbits_le32(®s->control, CDNS_I2C_CONTROL_HOLD);
289 /* Wait for the address and data to be sent */
290 ret = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
291 CDNS_I2C_INTERRUPT_ARBLOST);
292 if (!(ret & (CDNS_I2C_INTERRUPT_ARBLOST |
293 CDNS_I2C_INTERRUPT_COMP)))
295 if (ret & CDNS_I2C_INTERRUPT_ARBLOST)
301 static inline bool cdns_is_hold_quirk(int hold_quirk, int curr_recv_count)
303 return hold_quirk && (curr_recv_count == CDNS_I2C_FIFO_DEPTH + 1);
306 static int cdns_i2c_read_data(struct i2c_cdns_bus *i2c_bus, u32 addr, u8 *data,
310 struct cdns_i2c_regs *regs = i2c_bus->regs;
312 int updatetx, hold_quirk;
315 curr_recv_count = recv_count;
317 /* Check for the message size against the FIFO depth */
318 if (recv_count > CDNS_I2C_FIFO_DEPTH)
319 setbits_le32(®s->control, CDNS_I2C_CONTROL_HOLD);
321 setbits_le32(®s->control, CDNS_I2C_CONTROL_CLR_FIFO |
322 CDNS_I2C_CONTROL_RW);
324 if (recv_count > CDNS_I2C_TRANSFER_SIZE) {
325 curr_recv_count = CDNS_I2C_TRANSFER_SIZE;
326 writel(curr_recv_count, ®s->transfer_size);
328 writel(recv_count, ®s->transfer_size);
331 /* Start reading data */
332 writel(addr, ®s->address);
334 updatetx = recv_count > curr_recv_count;
336 hold_quirk = (i2c_bus->quirks & CDNS_I2C_BROKEN_HOLD_BIT) && updatetx;
338 while (recv_count && !is_arbitration_lost(regs)) {
339 while (readl(®s->status) & CDNS_I2C_STATUS_RXDV) {
340 if (recv_count < CDNS_I2C_FIFO_DEPTH &&
341 !i2c_bus->hold_flag) {
342 clrbits_le32(®s->control,
343 CDNS_I2C_CONTROL_HOLD);
345 *(cur_data)++ = readl(®s->data);
349 if (cdns_is_hold_quirk(hold_quirk, curr_recv_count))
353 if (cdns_is_hold_quirk(hold_quirk, curr_recv_count)) {
354 /* wait while fifo is full */
355 while (readl(®s->transfer_size) !=
356 (curr_recv_count - CDNS_I2C_FIFO_DEPTH))
359 * Check number of bytes to be received against maximum
360 * transfer size and update register accordingly.
362 if ((recv_count - CDNS_I2C_FIFO_DEPTH) >
363 CDNS_I2C_TRANSFER_SIZE) {
364 writel(CDNS_I2C_TRANSFER_SIZE,
365 ®s->transfer_size);
366 curr_recv_count = CDNS_I2C_TRANSFER_SIZE +
369 writel(recv_count - CDNS_I2C_FIFO_DEPTH,
370 ®s->transfer_size);
371 curr_recv_count = recv_count;
373 } else if (recv_count && !hold_quirk && !curr_recv_count) {
374 writel(addr, ®s->address);
375 if (recv_count > CDNS_I2C_TRANSFER_SIZE) {
376 writel(CDNS_I2C_TRANSFER_SIZE,
377 ®s->transfer_size);
378 curr_recv_count = CDNS_I2C_TRANSFER_SIZE;
380 writel(recv_count, ®s->transfer_size);
381 curr_recv_count = recv_count;
386 /* Wait for the address and data to be sent */
387 ret = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
388 CDNS_I2C_INTERRUPT_ARBLOST);
389 if (!(ret & (CDNS_I2C_INTERRUPT_ARBLOST |
390 CDNS_I2C_INTERRUPT_COMP)))
392 if (ret & CDNS_I2C_INTERRUPT_ARBLOST)
398 static int cdns_i2c_xfer(struct udevice *dev, struct i2c_msg *msg,
401 struct i2c_cdns_bus *i2c_bus = dev_get_priv(dev);
405 struct i2c_msg *message = msg;
406 int num_msgs = nmsgs;
408 hold_quirk = !!(i2c_bus->quirks & CDNS_I2C_BROKEN_HOLD_BIT);
412 * This controller does not give completion interrupt after a
413 * master receive message if HOLD bit is set (repeated start),
414 * resulting in SW timeout. Hence, if a receive message is
415 * followed by any other message, an error is returned
416 * indicating that this sequence is not supported.
418 for (count = 0; (count < nmsgs - 1) && hold_quirk; count++) {
419 if (msg[count].flags & I2C_M_RD) {
420 printf("Can't do repeated start after a receive message\n");
425 i2c_bus->hold_flag = 1;
426 setbits_le32(&i2c_bus->regs->control, CDNS_I2C_CONTROL_HOLD);
428 i2c_bus->hold_flag = 0;
431 debug("i2c_xfer: %d messages\n", nmsgs);
432 for (u8 retry = 0; retry < CDNS_I2C_ARB_LOST_MAX_RETRIES &&
433 nmsgs > 0; nmsgs--, msg++) {
434 debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
435 if (msg->flags & I2C_M_RD) {
436 ret = cdns_i2c_read_data(i2c_bus, msg->addr, msg->buf,
439 ret = cdns_i2c_write_data(i2c_bus, msg->addr, msg->buf,
442 if (ret == -EAGAIN) {
446 printf("%s,arbitration lost, retrying:%d\n", __func__,
452 debug("i2c_write: error sending\n");
460 static int cdns_i2c_ofdata_to_platdata(struct udevice *dev)
462 struct i2c_cdns_bus *i2c_bus = dev_get_priv(dev);
463 struct cdns_i2c_platform_data *pdata =
464 (struct cdns_i2c_platform_data *)dev_get_driver_data(dev);
468 i2c_bus->regs = (struct cdns_i2c_regs *)dev_read_addr(dev);
473 i2c_bus->quirks = pdata->quirks;
475 ret = clk_get_by_index(dev, 0, &clk);
479 i2c_bus->input_freq = clk_get_rate(&clk);
484 static const struct dm_i2c_ops cdns_i2c_ops = {
485 .xfer = cdns_i2c_xfer,
486 .set_bus_speed = cdns_i2c_set_bus_speed,
489 static const struct cdns_i2c_platform_data r1p10_i2c_def = {
490 .quirks = CDNS_I2C_BROKEN_HOLD_BIT,
493 static const struct udevice_id cdns_i2c_of_match[] = {
494 { .compatible = "cdns,i2c-r1p10", .data = (ulong)&r1p10_i2c_def },
495 { .compatible = "cdns,i2c-r1p14" },
496 { /* end of table */ }
499 U_BOOT_DRIVER(cdns_i2c) = {
502 .of_match = cdns_i2c_of_match,
503 .ofdata_to_platdata = cdns_i2c_ofdata_to_platdata,
504 .priv_auto_alloc_size = sizeof(struct i2c_cdns_bus),
505 .ops = &cdns_i2c_ops,