2 * Copyright 2006,2009 Freescale Semiconductor, Inc.
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 #ifdef CONFIG_HARD_I2C
24 #include <i2c.h> /* Functional interface */
27 #include <asm/fsl_i2c.h> /* HW definitions */
29 /* The maximum number of microseconds we will wait until another master has
30 * released the bus. If not defined in the board header file, then use a
33 #ifndef CONFIG_I2C_MBB_TIMEOUT
34 #define CONFIG_I2C_MBB_TIMEOUT 100000
37 /* The maximum number of microseconds we will wait for a read or write
38 * operation to complete. If not defined in the board header file, then use a
41 #ifndef CONFIG_I2C_TIMEOUT
42 #define CONFIG_I2C_TIMEOUT 10000
45 #define I2C_READ_BIT 1
46 #define I2C_WRITE_BIT 0
48 DECLARE_GLOBAL_DATA_PTR;
50 /* Initialize the bus pointer to whatever one the SPD EEPROM is on.
51 * Default is bus 0. This is necessary because the DDR initialization
52 * runs from ROM, and we can't switch buses because we can't modify
53 * the global variables.
55 #ifndef CONFIG_SYS_SPD_BUS_NUM
56 #define CONFIG_SYS_SPD_BUS_NUM 0
58 static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = CONFIG_SYS_SPD_BUS_NUM;
59 #if defined(CONFIG_I2C_MUX)
60 static unsigned int i2c_bus_num_mux __attribute__ ((section ("data"))) = 0;
63 static unsigned int i2c_bus_speed[2] = {CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SPEED};
65 static const struct fsl_i2c *i2c_dev[2] = {
66 (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET),
67 #ifdef CONFIG_SYS_I2C2_OFFSET
68 (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET)
72 /* I2C speed map for a DFSR value of 1 */
75 * Map I2C frequency dividers to FDR and DFSR values
77 * This structure is used to define the elements of a table that maps I2C
78 * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
79 * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
80 * Sampling Rate (DFSR) registers.
82 * The actual table should be defined in the board file, and it must be called
83 * fsl_i2c_speed_map[].
85 * The last entry of the table must have a value of {-1, X}, where X is same
86 * FDR/DFSR values as the second-to-last entry. This guarantees that any
87 * search through the array will always find a match.
89 * The values of the divider must be in increasing numerical order, i.e.
90 * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
92 * For this table, the values are based on a value of 1 for the DFSR
93 * register. See the application note AN2919 "Determining the I2C Frequency
94 * Divider Ratio for SCL"
96 * ColdFire I2C frequency dividers for FDR values are different from
97 * PowerPC. The protocol to use the I2C module is still the same.
98 * A different table is defined and are based on MCF5xxx user manual.
101 static const struct {
102 unsigned short divider;
104 } fsl_i2c_speed_map[] = {
106 {20, 32}, {22, 33}, {24, 34}, {26, 35},
107 {28, 0}, {28, 36}, {30, 1}, {32, 37},
108 {34, 2}, {36, 38}, {40, 3}, {40, 39},
109 {44, 4}, {48, 5}, {48, 40}, {56, 6},
110 {56, 41}, {64, 42}, {68, 7}, {72, 43},
111 {80, 8}, {80, 44}, {88, 9}, {96, 41},
112 {104, 10}, {112, 42}, {128, 11}, {128, 43},
113 {144, 12}, {160, 13}, {160, 48}, {192, 14},
114 {192, 49}, {224, 50}, {240, 15}, {256, 51},
115 {288, 16}, {320, 17}, {320, 52}, {384, 18},
116 {384, 53}, {448, 54}, {480, 19}, {512, 55},
117 {576, 20}, {640, 21}, {640, 56}, {768, 22},
118 {768, 57}, {960, 23}, {896, 58}, {1024, 59},
119 {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
120 {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
121 {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
127 * Set the I2C bus speed for a given I2C device
129 * @param dev: the I2C device
130 * @i2c_clk: I2C bus clock frequency
131 * @speed: the desired speed of the bus
133 * The I2C device must be stopped before calling this function.
135 * The return value is the actual bus speed that is set.
137 static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
138 unsigned int i2c_clk, unsigned int speed)
140 unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
143 * We want to choose an FDR/DFSR that generates an I2C bus speed that
144 * is equal to or lower than the requested speed. That means that we
145 * want the first divider that is equal to or greater than the
146 * calculated divider.
149 u8 dfsr, fdr = 0x31; /* Default if no FDR found */
150 /* a, b and dfsr matches identifiers A,B and C respectively in AN2919 */
151 unsigned short a, b, ga, gb;
152 unsigned long c_div, est_div;
154 #ifdef CONFIG_FSL_I2C_CUSTOM_DFSR
155 dfsr = CONFIG_FSL_I2C_CUSTOM_DFSR;
157 /* Condition 1: dfsr <= 50/T */
158 dfsr = (5 * (i2c_clk / 1000)) / 100000;
160 #ifdef CONFIG_FSL_I2C_CUSTOM_FDR
161 fdr = CONFIG_FSL_I2C_CUSTOM_FDR;
162 speed = i2c_clk / divider; /* Fake something */
164 debug("Requested speed:%d, i2c_clk:%d\n", speed, i2c_clk);
169 for (ga = 0x4, a = 10; a <= 30; ga++, a += 2) {
170 for (gb = 0; gb < 8; gb++) {
172 c_div = b * (a + ((3*dfsr)/b)*2);
173 if ((c_div > divider) && (c_div < est_div)) {
174 unsigned short bin_gb, bin_ga;
178 bin_ga = (ga & 0x3) | ((ga & 0x4) << 3);
179 fdr = bin_gb | bin_ga;
180 speed = i2c_clk / est_div;
181 debug("FDR:0x%.2x, div:%ld, ga:0x%x, gb:0x%x, "
182 "a:%d, b:%d, speed:%d\n",
183 fdr, est_div, ga, gb, a, b, speed);
184 /* Condition 2 not accounted for */
185 debug("Tr <= %d ns\n",
186 (b - 3 * dfsr) * 1000000 /
195 debug("divider:%d, est_div:%ld, DFSR:%d\n", divider, est_div, dfsr);
196 debug("FDR:0x%.2x, speed:%d\n", fdr, speed);
198 writeb(dfsr, &dev->dfsrr); /* set default filter */
199 writeb(fdr, &dev->fdr); /* set bus speed */
203 for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
204 if (fsl_i2c_speed_map[i].divider >= divider) {
207 fdr = fsl_i2c_speed_map[i].fdr;
208 speed = i2c_clk / fsl_i2c_speed_map[i].divider;
209 writeb(fdr, &dev->fdr); /* set bus speed */
217 static unsigned int get_i2c_clock(int bus)
220 return gd->arch.i2c2_clk; /* I2C2 clock */
222 return gd->arch.i2c1_clk; /* I2C1 clock */
226 i2c_init(int speed, int slaveadd)
228 const struct fsl_i2c *dev;
232 #ifdef CONFIG_SYS_I2C_INIT_BOARD
233 /* Call board specific i2c bus reset routine before accessing the
234 * environment, which might be in a chip on that bus. For details
235 * about this problem see doc/I2C_Edge_Conditions.
239 #ifdef CONFIG_SYS_I2C2_OFFSET
244 for (i = 0; i < bus_num; i++) {
247 writeb(0, &dev->cr); /* stop I2C controller */
248 udelay(5); /* let it shutdown in peace */
249 temp = set_i2c_bus_speed(dev, get_i2c_clock(i), speed);
250 if (gd->flags & GD_FLG_RELOC)
251 i2c_bus_speed[i] = temp;
252 writeb(slaveadd << 1, &dev->adr);/* write slave address */
253 writeb(0x0, &dev->sr); /* clear status register */
254 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
257 #ifdef CONFIG_SYS_I2C_BOARD_LATE_INIT
258 /* Call board specific i2c bus reset routine AFTER the bus has been
259 * initialized. Use either this callpoint or i2c_init_board;
260 * which is called before i2c_init operations.
261 * For details about this problem see doc/I2C_Edge_Conditions.
263 i2c_board_late_init();
270 unsigned long long timeval = get_ticks();
271 const unsigned long long timeout = usec2ticks(CONFIG_I2C_MBB_TIMEOUT);
273 while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
274 if ((get_ticks() - timeval) > timeout)
281 static __inline__ int
285 unsigned long long timeval = get_ticks();
286 const unsigned long long timeout = usec2ticks(CONFIG_I2C_TIMEOUT);
289 csr = readb(&i2c_dev[i2c_bus_num]->sr);
290 if (!(csr & I2C_SR_MIF))
292 /* Read again to allow register to stabilise */
293 csr = readb(&i2c_dev[i2c_bus_num]->sr);
295 writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
297 if (csr & I2C_SR_MAL) {
298 debug("i2c_wait: MAL\n");
302 if (!(csr & I2C_SR_MCF)) {
303 debug("i2c_wait: unfinished\n");
307 if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
308 debug("i2c_wait: No RXACK\n");
313 } while ((get_ticks() - timeval) < timeout);
315 debug("i2c_wait: timed out\n");
319 static __inline__ int
320 i2c_write_addr (u8 dev, u8 dir, int rsta)
322 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
323 | (rsta ? I2C_CR_RSTA : 0),
324 &i2c_dev[i2c_bus_num]->cr);
326 writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
328 if (i2c_wait(I2C_WRITE_BIT) < 0)
334 static __inline__ int
335 __i2c_write(u8 *data, int length)
339 for (i = 0; i < length; i++) {
340 writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
342 if (i2c_wait(I2C_WRITE_BIT) < 0)
349 static __inline__ int
350 __i2c_read(u8 *data, int length)
354 writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
355 &i2c_dev[i2c_bus_num]->cr);
358 readb(&i2c_dev[i2c_bus_num]->dr);
360 for (i = 0; i < length; i++) {
361 if (i2c_wait(I2C_READ_BIT) < 0)
364 /* Generate ack on last next to last byte */
366 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
367 &i2c_dev[i2c_bus_num]->cr);
369 /* Do not generate stop on last byte */
371 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
372 &i2c_dev[i2c_bus_num]->cr);
374 data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
381 i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
383 int i = -1; /* signal error */
386 if (i2c_wait4bus() >= 0
387 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
388 && __i2c_write(&a[4 - alen], alen) == alen)
389 i = 0; /* No error so far */
392 && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
393 i = __i2c_read(data, length);
395 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
397 if (i2c_wait4bus()) /* Wait until STOP */
398 debug("i2c_read: wait4bus timed out\n");
407 i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
409 int i = -1; /* signal error */
412 if (i2c_wait4bus() >= 0
413 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
414 && __i2c_write(&a[4 - alen], alen) == alen) {
415 i = __i2c_write(data, length);
418 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
419 if (i2c_wait4bus()) /* Wait until STOP */
420 debug("i2c_write: wait4bus timed out\n");
429 i2c_probe(uchar chip)
431 /* For unknow reason the controller will ACK when
432 * probing for a slave with the same address, so skip
435 if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
438 return i2c_read(chip, 0, 0, NULL, 0);
441 int i2c_set_bus_num(unsigned int bus)
443 #if defined(CONFIG_I2C_MUX)
444 if (bus < CONFIG_SYS_MAX_I2C_BUS) {
449 ret = i2x_mux_select_mux(bus);
454 i2c_bus_num_mux = bus;
456 #ifdef CONFIG_SYS_I2C2_OFFSET
469 int i2c_set_bus_speed(unsigned int speed)
471 unsigned int i2c_clk = (i2c_bus_num == 1)
472 ? gd->arch.i2c2_clk : gd->arch.i2c1_clk;
474 writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
475 i2c_bus_speed[i2c_bus_num] =
476 set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
477 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
482 unsigned int i2c_get_bus_num(void)
484 #if defined(CONFIG_I2C_MUX)
485 return i2c_bus_num_mux;
491 unsigned int i2c_get_bus_speed(void)
493 return i2c_bus_speed[i2c_bus_num];
496 #endif /* CONFIG_HARD_I2C */