1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) 2011 NXP Semiconductors
5 * Code portions referenced from the i2x-pxa and i2c-pnx drivers
7 * Make SMBus byte and word transactions work on LPC178x/7x
9 * Alexander Potashev, Emcraft Systems, aspotashev@emcraft.com
10 * Anton Protopopov, Emcraft Systems, antonp@emcraft.com
12 * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
15 #include <linux/clk.h>
16 #include <linux/errno.h>
17 #include <linux/i2c.h>
18 #include <linux/interrupt.h>
20 #include <linux/kernel.h>
21 #include <linux/module.h>
23 #include <linux/of_device.h>
24 #include <linux/platform_device.h>
25 #include <linux/sched.h>
26 #include <linux/time.h>
28 /* LPC24xx register offsets and bits */
29 #define LPC24XX_I2CONSET 0x00
30 #define LPC24XX_I2STAT 0x04
31 #define LPC24XX_I2DAT 0x08
32 #define LPC24XX_I2ADDR 0x0c
33 #define LPC24XX_I2SCLH 0x10
34 #define LPC24XX_I2SCLL 0x14
35 #define LPC24XX_I2CONCLR 0x18
37 #define LPC24XX_AA BIT(2)
38 #define LPC24XX_SI BIT(3)
39 #define LPC24XX_STO BIT(4)
40 #define LPC24XX_STA BIT(5)
41 #define LPC24XX_I2EN BIT(6)
43 #define LPC24XX_STO_AA (LPC24XX_STO | LPC24XX_AA)
44 #define LPC24XX_CLEAR_ALL (LPC24XX_AA | LPC24XX_SI | LPC24XX_STO | \
45 LPC24XX_STA | LPC24XX_I2EN)
47 /* I2C SCL clock has different duty cycle depending on mode */
48 #define I2C_STD_MODE_DUTY 46
49 #define I2C_FAST_MODE_DUTY 36
50 #define I2C_FAST_MODE_PLUS_DUTY 38
53 * 26 possible I2C status codes, but codes applicable only
54 * to master are listed here and used in this driver
61 MX_ADDR_W_NACK = 0x20,
63 MX_DATA_W_NACK = 0x30,
64 M_DATA_ARB_LOST = 0x38,
66 MR_ADDR_R_NACK = 0x48,
68 MR_DATA_R_NACK = 0x58,
76 wait_queue_head_t wait;
77 struct i2c_adapter adap;
84 static void i2c_lpc2k_reset(struct lpc2k_i2c *i2c)
86 /* Will force clear all statuses */
87 writel(LPC24XX_CLEAR_ALL, i2c->base + LPC24XX_I2CONCLR);
88 writel(0, i2c->base + LPC24XX_I2ADDR);
89 writel(LPC24XX_I2EN, i2c->base + LPC24XX_I2CONSET);
92 static int i2c_lpc2k_clear_arb(struct lpc2k_i2c *i2c)
94 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
97 * If the transfer needs to abort for some reason, we'll try to
98 * force a stop condition to clear any pending bus conditions
100 writel(LPC24XX_STO, i2c->base + LPC24XX_I2CONSET);
102 /* Wait for status change */
103 while (readl(i2c->base + LPC24XX_I2STAT) != M_I2C_IDLE) {
104 if (time_after(jiffies, timeout)) {
105 /* Bus was not idle, try to reset adapter */
106 i2c_lpc2k_reset(i2c);
116 static void i2c_lpc2k_pump_msg(struct lpc2k_i2c *i2c)
122 * I2C in the LPC2xxx series is basically a state machine.
123 * Just run through the steps based on the current status.
125 status = readl(i2c->base + LPC24XX_I2STAT);
130 /* Start bit was just sent out, send out addr and dir */
131 data = i2c_8bit_addr_from_msg(i2c->msg);
133 writel(data, i2c->base + LPC24XX_I2DAT);
134 writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONCLR);
140 * Address or data was sent out with an ACK. If there is more
141 * data to send, send it now
143 if (i2c->msg_idx < i2c->msg->len) {
144 writel(i2c->msg->buf[i2c->msg_idx],
145 i2c->base + LPC24XX_I2DAT);
146 } else if (i2c->is_last) {
147 /* Last message, send stop */
148 writel(LPC24XX_STO_AA, i2c->base + LPC24XX_I2CONSET);
149 writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
151 disable_irq_nosync(i2c->irq);
154 disable_irq_nosync(i2c->irq);
161 /* Receive first byte from slave */
162 if (i2c->msg->len == 1) {
163 /* Last byte, return NACK */
164 writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONCLR);
166 /* Not last byte, return ACK */
167 writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONSET);
170 writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONCLR);
175 * The I2C shows NACK status on reads, so we need to accept
176 * the NACK as an ACK here. This should be ok, as the real
177 * BACK would of been caught on the address write.
180 /* Data was received */
181 if (i2c->msg_idx < i2c->msg->len) {
182 i2c->msg->buf[i2c->msg_idx] =
183 readl(i2c->base + LPC24XX_I2DAT);
186 /* If transfer is done, send STOP */
187 if (i2c->msg_idx >= i2c->msg->len - 1 && i2c->is_last) {
188 writel(LPC24XX_STO_AA, i2c->base + LPC24XX_I2CONSET);
189 writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
193 /* Message is done */
194 if (i2c->msg_idx >= i2c->msg->len - 1) {
196 disable_irq_nosync(i2c->irq);
200 * One pre-last data input, send NACK to tell the slave that
201 * this is going to be the last data byte to be transferred.
203 if (i2c->msg_idx >= i2c->msg->len - 2) {
204 /* One byte left to receive - NACK */
205 writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONCLR);
207 /* More than one byte left to receive - ACK */
208 writel(LPC24XX_AA, i2c->base + LPC24XX_I2CONSET);
211 writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONCLR);
218 /* NACK processing is done */
219 writel(LPC24XX_STO_AA, i2c->base + LPC24XX_I2CONSET);
220 i2c->msg_status = -ENXIO;
221 disable_irq_nosync(i2c->irq);
224 case M_DATA_ARB_LOST:
225 /* Arbitration lost */
226 i2c->msg_status = -EAGAIN;
228 /* Release the I2C bus */
229 writel(LPC24XX_STA | LPC24XX_STO, i2c->base + LPC24XX_I2CONCLR);
230 disable_irq_nosync(i2c->irq);
234 /* Unexpected statuses */
235 i2c->msg_status = -EIO;
236 disable_irq_nosync(i2c->irq);
240 /* Exit on failure or all bytes transferred */
241 if (i2c->msg_status != -EBUSY)
245 * If `msg_status` is zero, then `lpc2k_process_msg()`
246 * is responsible for clearing the SI flag.
248 if (i2c->msg_status != 0)
249 writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
252 static int lpc2k_process_msg(struct lpc2k_i2c *i2c, int msgidx)
254 /* A new transfer is kicked off by initiating a start condition */
256 writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONSET);
259 * A multi-message I2C transfer continues where the
260 * previous I2C transfer left off and uses the
261 * current condition of the I2C adapter.
263 if (unlikely(i2c->msg->flags & I2C_M_NOSTART)) {
264 WARN_ON(i2c->msg->len == 0);
266 if (!(i2c->msg->flags & I2C_M_RD)) {
267 /* Start transmit of data */
268 writel(i2c->msg->buf[0],
269 i2c->base + LPC24XX_I2DAT);
273 /* Start or repeated start */
274 writel(LPC24XX_STA, i2c->base + LPC24XX_I2CONSET);
277 writel(LPC24XX_SI, i2c->base + LPC24XX_I2CONCLR);
280 enable_irq(i2c->irq);
282 /* Wait for transfer completion */
283 if (wait_event_timeout(i2c->wait, i2c->msg_status != -EBUSY,
284 msecs_to_jiffies(1000)) == 0) {
285 disable_irq_nosync(i2c->irq);
290 return i2c->msg_status;
293 static int i2c_lpc2k_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
296 struct lpc2k_i2c *i2c = i2c_get_adapdata(adap);
300 /* Check for bus idle condition */
301 stat = readl(i2c->base + LPC24XX_I2STAT);
302 if (stat != M_I2C_IDLE) {
303 /* Something is holding the bus, try to clear it */
304 return i2c_lpc2k_clear_arb(i2c);
307 /* Process a single message at a time */
308 for (i = 0; i < msg_num; i++) {
309 /* Save message pointer and current message data index */
312 i2c->msg_status = -EBUSY;
313 i2c->is_last = (i == (msg_num - 1));
315 ret = lpc2k_process_msg(i2c, i);
323 static irqreturn_t i2c_lpc2k_handler(int irq, void *dev_id)
325 struct lpc2k_i2c *i2c = dev_id;
327 if (readl(i2c->base + LPC24XX_I2CONSET) & LPC24XX_SI) {
328 i2c_lpc2k_pump_msg(i2c);
335 static u32 i2c_lpc2k_functionality(struct i2c_adapter *adap)
337 /* Only emulated SMBus for now */
338 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
341 static const struct i2c_algorithm i2c_lpc2k_algorithm = {
342 .master_xfer = i2c_lpc2k_xfer,
343 .functionality = i2c_lpc2k_functionality,
346 static int i2c_lpc2k_probe(struct platform_device *pdev)
348 struct lpc2k_i2c *i2c;
354 i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
358 i2c->base = devm_platform_ioremap_resource(pdev, 0);
359 if (IS_ERR(i2c->base))
360 return PTR_ERR(i2c->base);
362 i2c->irq = platform_get_irq(pdev, 0);
366 init_waitqueue_head(&i2c->wait);
368 i2c->clk = devm_clk_get_enabled(&pdev->dev, NULL);
369 if (IS_ERR(i2c->clk)) {
370 dev_err(&pdev->dev, "failed to enable clock.\n");
371 return PTR_ERR(i2c->clk);
374 ret = devm_request_irq(&pdev->dev, i2c->irq, i2c_lpc2k_handler, 0,
375 dev_name(&pdev->dev), i2c);
377 dev_err(&pdev->dev, "can't request interrupt.\n");
381 disable_irq_nosync(i2c->irq);
383 /* Place controller is a known state */
384 i2c_lpc2k_reset(i2c);
386 ret = of_property_read_u32(pdev->dev.of_node, "clock-frequency",
389 bus_clk_rate = I2C_MAX_STANDARD_MODE_FREQ;
391 clkrate = clk_get_rate(i2c->clk);
393 dev_err(&pdev->dev, "can't get I2C base clock\n");
397 /* Setup I2C dividers to generate clock with proper duty cycle */
398 clkrate = clkrate / bus_clk_rate;
399 if (bus_clk_rate <= I2C_MAX_STANDARD_MODE_FREQ)
400 scl_high = (clkrate * I2C_STD_MODE_DUTY) / 100;
401 else if (bus_clk_rate <= I2C_MAX_FAST_MODE_FREQ)
402 scl_high = (clkrate * I2C_FAST_MODE_DUTY) / 100;
404 scl_high = (clkrate * I2C_FAST_MODE_PLUS_DUTY) / 100;
406 writel(scl_high, i2c->base + LPC24XX_I2SCLH);
407 writel(clkrate - scl_high, i2c->base + LPC24XX_I2SCLL);
409 platform_set_drvdata(pdev, i2c);
411 i2c_set_adapdata(&i2c->adap, i2c);
412 i2c->adap.owner = THIS_MODULE;
413 strscpy(i2c->adap.name, "LPC2K I2C adapter", sizeof(i2c->adap.name));
414 i2c->adap.algo = &i2c_lpc2k_algorithm;
415 i2c->adap.dev.parent = &pdev->dev;
416 i2c->adap.dev.of_node = pdev->dev.of_node;
418 ret = i2c_add_adapter(&i2c->adap);
422 dev_info(&pdev->dev, "LPC2K I2C adapter\n");
427 static void i2c_lpc2k_remove(struct platform_device *dev)
429 struct lpc2k_i2c *i2c = platform_get_drvdata(dev);
431 i2c_del_adapter(&i2c->adap);
435 static int i2c_lpc2k_suspend(struct device *dev)
437 struct lpc2k_i2c *i2c = dev_get_drvdata(dev);
439 clk_disable(i2c->clk);
444 static int i2c_lpc2k_resume(struct device *dev)
446 struct lpc2k_i2c *i2c = dev_get_drvdata(dev);
448 clk_enable(i2c->clk);
449 i2c_lpc2k_reset(i2c);
454 static const struct dev_pm_ops i2c_lpc2k_dev_pm_ops = {
455 .suspend_noirq = i2c_lpc2k_suspend,
456 .resume_noirq = i2c_lpc2k_resume,
459 #define I2C_LPC2K_DEV_PM_OPS (&i2c_lpc2k_dev_pm_ops)
461 #define I2C_LPC2K_DEV_PM_OPS NULL
464 static const struct of_device_id lpc2k_i2c_match[] = {
465 { .compatible = "nxp,lpc1788-i2c" },
468 MODULE_DEVICE_TABLE(of, lpc2k_i2c_match);
470 static struct platform_driver i2c_lpc2k_driver = {
471 .probe = i2c_lpc2k_probe,
472 .remove_new = i2c_lpc2k_remove,
475 .pm = I2C_LPC2K_DEV_PM_OPS,
476 .of_match_table = lpc2k_i2c_match,
479 module_platform_driver(i2c_lpc2k_driver);
481 MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
482 MODULE_DESCRIPTION("I2C driver for LPC2xxx devices");
483 MODULE_LICENSE("GPL");
484 MODULE_ALIAS("platform:lpc2k-i2c");