2 # I2C subsystem configuration
8 bool "Enable Driver Model for I2C drivers"
11 Enable driver model for I2C. The I2C uclass interface: probe, read,
12 write and speed, is implemented with the bus drivers operations,
13 which provide methods for bus setting and data transfer. Each chip
14 device (bus child) info is kept as parent platdata. The interface
15 is defined in include/i2c.h. When i2c bus driver supports the i2c
16 uclass, but the device drivers not, then DM_I2C_COMPAT config can
17 be used as compatibility layer.
20 bool "Enable I2C compatibility layer"
23 Enable old-style I2C functions for compatibility with existing code.
24 This option can be enabled as a temporary measure to avoid needing
25 to convert all code for a board in a single commit. It should not
26 be enabled for any board in an official release.
28 config I2C_CROS_EC_TUNNEL
29 tristate "Chrome OS EC tunnel I2C bus"
32 This provides an I2C bus that will tunnel i2c commands through to
33 the other side of the Chrome OS EC to the I2C bus connected there.
34 This will work whatever the interface used to talk to the EC (SPI,
35 I2C or LPC). Some Chromebooks use this when the hardware design
36 does not allow direct access to the main PMIC from the AP.
38 config I2C_CROS_EC_LDO
39 bool "Provide access to LDOs on the Chrome OS EC"
42 On many Chromebooks the main PMIC is inaccessible to the AP. This is
43 often dealt with by using an I2C pass-through interface provided by
44 the EC. On some unfortunate models (e.g. Spring) the pass-through
45 is not available, and an LDO message is available instead. This
46 option enables a driver which provides very basic access to those
47 regulators, via the EC. We implement this as an I2C bus which
48 emulates just the TPS65090 messages we know about. This is done to
49 avoid duplicating the logic in the TPS65090 regulator driver for
50 enabling/disabling an LDO.
52 config I2C_SET_DEFAULT_BUS_NUM
53 bool "Set default I2C bus number"
56 Set default number of I2C bus to be accessed. This option provides
57 behaviour similar to old (i.e. pre DM) I2C bus driver.
59 config I2C_DEFAULT_BUS_NUMBER
60 hex "I2C default bus number"
61 depends on I2C_SET_DEFAULT_BUS_NUM
64 Number of default I2C bus to use
67 bool "Enable Driver Model for software emulated I2C bus driver"
68 depends on DM_I2C && DM_GPIO
70 Enable the i2c bus driver emulation by using the GPIOs. The bus GPIO
71 configuration is given by the device tree. Kernel-style device tree
72 bindings are supported.
73 Binding info: doc/device-tree-bindings/i2c/i2c-gpio.txt
76 bool "Atmel I2C driver"
77 depends on DM_I2C && ARCH_AT91
79 Add support for the Atmel I2C driver. A serious problem is that there
80 is no documented way to issue repeated START conditions for more than
81 two messages, as needed to support combined I2C messages. Use the
82 i2c-gpio driver unless your system can cope with this limitation.
83 Binding info: doc/device-tree-bindings/i2c/i2c-at91.txt
86 bool "Freescale I2C bus driver"
89 Add support for Freescale I2C busses as used on MPC8240, MPC8245, and
92 config SYS_I2C_CADENCE
93 tristate "Cadence I2C Controller"
94 depends on DM_I2C && (ARCH_ZYNQ || ARM64)
96 Say yes here to select Cadence I2C Host Controller. This controller is
97 e.g. used by Xilinx Zynq.
100 bool "Designware I2C Controller"
103 Say yes here to select the Designware I2C Host Controller. This
104 controller is used in various SoCs, e.g. the ST SPEAr, Altera
105 SoCFPGA, Synopsys ARC700 and some Intel x86 SoCs.
107 config SYS_I2C_DW_ENABLE_STATUS_UNSUPPORTED
108 bool "DW I2C Enable Status Register not supported"
109 depends on SYS_I2C_DW && (TARGET_SPEAR300 || TARGET_SPEAR310 || \
110 TARGET_SPEAR320 || TARGET_SPEAR600 || TARGET_X600)
113 Some versions of the Designware I2C controller do not support the
114 enable status register. This config option can be enabled in such
117 config SYS_I2C_ASPEED
118 bool "Aspeed I2C Controller"
119 depends on DM_I2C && ARCH_ASPEED
121 Say yes here to select Aspeed I2C Host Controller. The driver
122 supports AST2500 and AST2400 controllers, but is very limited.
123 Only single master mode is supported and only byte-by-byte
124 synchronous reads and writes are supported, no Pool Buffers or DMA.
127 bool "Intel I2C/SMBUS driver"
130 Add support for the Intel SMBUS driver. So far this driver is just
131 a stub which perhaps some basic init. There is no implementation of
132 the I2C API meaning that any I2C operations will immediately fail
135 config SYS_I2C_IMX_LPI2C
136 bool "NXP i.MX LPI2C driver"
138 Add support for the NXP i.MX LPI2C driver.
141 bool "Amlogic Meson I2C driver"
142 depends on DM_I2C && ARCH_MESON
144 Add support for the I2C controller available in Amlogic Meson
145 SoCs. The controller supports programmable bus speed including
146 standard (100kbits/s) and fast (400kbit/s) speed and allows the
147 software to define a flexible format of the bit streams. It has an
148 internal buffer holding up to 8 bytes for transfers and supports
149 both 7-bit and 10-bit addresses.
152 bool "NXP MXC I2C driver"
154 Add support for the NXP I2C driver. This supports upto for bus
155 channels and operating on standard mode upto 100 kbits/s and fast
156 mode upto 400 kbits/s.
159 config SYS_I2C_MXC_I2C1
162 Add support for NXP MXC I2C Controller 1.
163 Required for SoCs which have I2C MXC controller 1 eg LS1088A, LS2080A
165 config SYS_I2C_MXC_I2C2
168 Add support for NXP MXC I2C Controller 2.
169 Required for SoCs which have I2C MXC controller 2 eg LS1088A, LS2080A
171 config SYS_I2C_MXC_I2C3
174 Add support for NXP MXC I2C Controller 3.
175 Required for SoCs which have I2C MXC controller 3 eg LS1088A, LS2080A
177 config SYS_I2C_MXC_I2C4
180 Add support for NXP MXC I2C Controller 4.
181 Required for SoCs which have I2C MXC controller 4 eg LS1088A, LS2080A
183 config SYS_I2C_MXC_I2C5
186 Add support for NXP MXC I2C Controller 5.
187 Required for SoCs which have I2C MXC controller 5 eg LX2160A
189 config SYS_I2C_MXC_I2C6
192 Add support for NXP MXC I2C Controller 6.
193 Required for SoCs which have I2C MXC controller 6 eg LX2160A
195 config SYS_I2C_MXC_I2C7
198 Add support for NXP MXC I2C Controller 7.
199 Required for SoCs which have I2C MXC controller 7 eg LX2160A
201 config SYS_I2C_MXC_I2C8
204 Add support for NXP MXC I2C Controller 8.
205 Required for SoCs which have I2C MXC controller 8 eg LX2160A
209 config SYS_MXC_I2C1_SPEED
210 int "I2C Channel 1 speed"
211 default 40000000 if TARGET_LS2080A_SIMU || TARGET_LS2080A_EMU
214 MXC I2C Channel 1 speed
216 config SYS_MXC_I2C1_SLAVE
224 config SYS_MXC_I2C2_SPEED
225 int "I2C Channel 2 speed"
226 default 40000000 if TARGET_LS2080A_SIMU || TARGET_LS2080A_EMU
229 MXC I2C Channel 2 speed
231 config SYS_MXC_I2C2_SLAVE
239 config SYS_MXC_I2C3_SPEED
240 int "I2C Channel 3 speed"
243 MXC I2C Channel 3 speed
245 config SYS_MXC_I2C3_SLAVE
253 config SYS_MXC_I2C4_SPEED
254 int "I2C Channel 4 speed"
257 MXC I2C Channel 4 speed
259 config SYS_MXC_I2C4_SLAVE
267 config SYS_MXC_I2C5_SPEED
268 int "I2C Channel 5 speed"
271 MXC I2C Channel 5 speed
273 config SYS_MXC_I2C5_SLAVE
281 config SYS_MXC_I2C6_SPEED
282 int "I2C Channel 6 speed"
285 MXC I2C Channel 6 speed
287 config SYS_MXC_I2C6_SLAVE
295 config SYS_MXC_I2C7_SPEED
296 int "I2C Channel 7 speed"
299 MXC I2C Channel 7 speed
301 config SYS_MXC_I2C7_SLAVE
309 config SYS_MXC_I2C8_SPEED
310 int "I2C Channel 8 speed"
313 MXC I2C Channel 8 speed
315 config SYS_MXC_I2C8_SLAVE
322 config SYS_I2C_OMAP24XX
323 bool "TI OMAP2+ I2C driver"
324 depends on ARCH_OMAP2PLUS
326 Add support for the OMAP2+ I2C driver.
329 config SYS_OMAP24_I2C_SLAVE
330 int "I2C Slave addr channel 0"
333 OMAP24xx I2C Slave address channel 0
335 config SYS_OMAP24_I2C_SPEED
336 int "I2C Slave channel 0 speed"
339 OMAP24xx Slave speed channel 0
342 config SYS_I2C_RCAR_I2C
343 bool "Renesas RCar I2C driver"
344 depends on (RCAR_GEN3 || RCAR_GEN2) && DM_I2C
346 Support for Renesas RCar I2C controller.
348 config SYS_I2C_RCAR_IIC
349 bool "Renesas RCar Gen3 IIC driver"
350 depends on (RCAR_GEN3 || RCAR_GEN2) && DM_I2C
352 Support for Renesas RCar Gen3 IIC controller.
354 config SYS_I2C_ROCKCHIP
355 bool "Rockchip I2C driver"
358 Add support for the Rockchip I2C driver. This is used with various
359 Rockchip parts such as RK3126, RK3128, RK3036 and RK3288. All chips
360 have several I2C ports and all are provided, controled by the
363 config SYS_I2C_SANDBOX
364 bool "Sandbox I2C driver"
365 depends on SANDBOX && DM_I2C
367 Enable I2C support for sandbox. This is an emulation of a real I2C
368 bus. Devices can be attached to the bus using the device tree
369 which specifies the driver to use. See sandbox.dts as an example.
371 config SYS_I2C_S3C24X0
372 bool "Samsung I2C driver"
373 depends on ARCH_EXYNOS4 && DM_I2C
375 Support for Samsung I2C controller as Samsung SoCs.
377 config SYS_I2C_STM32F7
378 bool "STMicroelectronics STM32F7 I2C support"
379 depends on (STM32F7 || STM32H7 || ARCH_STM32MP) && DM_I2C
381 Enable this option to add support for STM32 I2C controller
382 introduced with STM32F7/H7 SoCs. This I2C controller supports :
383 _ Slave and master modes
384 _ Multimaster capability
385 _ Standard-mode (up to 100 kHz)
386 _ Fast-mode (up to 400 kHz)
387 _ Fast-mode Plus (up to 1 MHz)
388 _ 7-bit and 10-bit addressing mode
389 _ Multiple 7-bit slave addresses (2 addresses, 1 with configurable mask)
390 _ All 7-bit addresses acknowledge mode
392 _ Programmable setup and hold times
393 _ Easy to use event management
394 _ Optional clock stretching
397 config SYS_I2C_UNIPHIER
398 bool "UniPhier I2C driver"
399 depends on ARCH_UNIPHIER && DM_I2C
402 Support for UniPhier I2C controller driver. This I2C controller
403 is used on PH1-LD4, PH1-sLD8 or older UniPhier SoCs.
405 config SYS_I2C_UNIPHIER_F
406 bool "UniPhier FIFO-builtin I2C driver"
407 depends on ARCH_UNIPHIER && DM_I2C
410 Support for UniPhier FIFO-builtin I2C controller driver.
411 This I2C controller is used on PH1-Pro4 or newer UniPhier SoCs.
413 config SYS_I2C_MVTWSI
414 bool "Marvell I2C driver"
417 Support for Marvell I2C controllers as used on the orion5x and
418 kirkwood SoC families.
420 config TEGRA186_BPMP_I2C
421 bool "Enable Tegra186 BPMP-based I2C driver"
422 depends on TEGRA186_BPMP
424 Support for Tegra I2C controllers managed by the BPMP (Boot and
425 Power Management Processor). On Tegra186, some I2C controllers are
426 directly controlled by the main CPU, whereas others are controlled
427 by the BPMP, and can only be accessed by the main CPU via IPC
428 requests to the BPMP. This driver covers the latter case.
430 config SYS_I2C_BUS_MAX
432 depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_SOCFPGA
434 default 3 if OMAP34XX || AM33XX || AM43XX || ARCH_KEYSTONE
435 default 4 if ARCH_SOCFPGA || OMAP44XX || TI814X
436 default 5 if OMAP54XX
438 Define the maximum number of available I2C buses.
441 bool "Xilinx I2C driver"
442 depends on ARCH_ZYNQMP || ARCH_ZYNQ
444 Support for Xilinx I2C controller.
446 config SYS_I2C_ZYNQ_SLAVE
448 depends on SYS_I2C_ZYNQ
451 Set CONFIG_SYS_I2C_ZYNQ_SLAVE for slave addr.
453 config SYS_I2C_ZYNQ_SPEED
455 depends on SYS_I2C_ZYNQ
458 Set CONFIG_SYS_I2C_ZYNQ_SPEED for speed setting.
461 bool "Xilinx I2C0 controller"
462 depends on SYS_I2C_ZYNQ
464 Enable Xilinx I2C0 controller.
467 bool "Xilinx I2C1 controller"
468 depends on SYS_I2C_ZYNQ
470 Enable Xilinx I2C1 controller.
473 bool "gdsys IHS I2C driver"
476 Support for gdsys IHS I2C driver on FPGA bus.
478 source "drivers/i2c/muxes/Kconfig"