2 * Copyright (c) 2016 Google, Inc
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 or later as
6 * published by the Free Software Foundation.
10 #include <linux/delay.h>
11 #include <linux/errno.h>
12 #include <linux/gpio/consumer.h>
13 #include <linux/hwmon.h>
14 #include <linux/hwmon-sysfs.h>
16 #include <linux/kernel.h>
17 #include <linux/module.h>
18 #include <linux/of_device.h>
19 #include <linux/of_platform.h>
20 #include <linux/platform_device.h>
21 #include <linux/regmap.h>
22 #include <linux/sysfs.h>
23 #include <linux/thermal.h>
25 /* ASPEED PWM & FAN Tach Register Definition */
26 #define ASPEED_PTCR_CTRL 0x00
27 #define ASPEED_PTCR_CLK_CTRL 0x04
28 #define ASPEED_PTCR_DUTY0_CTRL 0x08
29 #define ASPEED_PTCR_DUTY1_CTRL 0x0c
30 #define ASPEED_PTCR_TYPEM_CTRL 0x10
31 #define ASPEED_PTCR_TYPEM_CTRL1 0x14
32 #define ASPEED_PTCR_TYPEN_CTRL 0x18
33 #define ASPEED_PTCR_TYPEN_CTRL1 0x1c
34 #define ASPEED_PTCR_TACH_SOURCE 0x20
35 #define ASPEED_PTCR_TRIGGER 0x28
36 #define ASPEED_PTCR_RESULT 0x2c
37 #define ASPEED_PTCR_INTR_CTRL 0x30
38 #define ASPEED_PTCR_INTR_STS 0x34
39 #define ASPEED_PTCR_TYPEM_LIMIT 0x38
40 #define ASPEED_PTCR_TYPEN_LIMIT 0x3C
41 #define ASPEED_PTCR_CTRL_EXT 0x40
42 #define ASPEED_PTCR_CLK_CTRL_EXT 0x44
43 #define ASPEED_PTCR_DUTY2_CTRL 0x48
44 #define ASPEED_PTCR_DUTY3_CTRL 0x4c
45 #define ASPEED_PTCR_TYPEO_CTRL 0x50
46 #define ASPEED_PTCR_TYPEO_CTRL1 0x54
47 #define ASPEED_PTCR_TACH_SOURCE_EXT 0x60
48 #define ASPEED_PTCR_TYPEO_LIMIT 0x78
50 /* ASPEED_PTCR_CTRL : 0x00 - General Control Register */
51 #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1 15
52 #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2 6
53 #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK (BIT(7) | BIT(15))
55 #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1 14
56 #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2 5
57 #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK (BIT(6) | BIT(14))
59 #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1 13
60 #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2 4
61 #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK (BIT(5) | BIT(13))
63 #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1 12
64 #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2 3
65 #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK (BIT(4) | BIT(12))
67 #define ASPEED_PTCR_CTRL_FAN_NUM_EN(x) BIT(16 + (x))
69 #define ASPEED_PTCR_CTRL_PWMD_EN BIT(11)
70 #define ASPEED_PTCR_CTRL_PWMC_EN BIT(10)
71 #define ASPEED_PTCR_CTRL_PWMB_EN BIT(9)
72 #define ASPEED_PTCR_CTRL_PWMA_EN BIT(8)
74 #define ASPEED_PTCR_CTRL_CLK_SRC BIT(1)
75 #define ASPEED_PTCR_CTRL_CLK_EN BIT(0)
77 /* ASPEED_PTCR_CLK_CTRL : 0x04 - Clock Control Register */
79 #define ASPEED_PTCR_CLK_CTRL_TYPEN_MASK GENMASK(31, 16)
80 #define ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT 24
81 #define ASPEED_PTCR_CLK_CTRL_TYPEN_H 20
82 #define ASPEED_PTCR_CLK_CTRL_TYPEN_L 16
84 #define ASPEED_PTCR_CLK_CTRL_TYPEM_MASK GENMASK(15, 0)
85 #define ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT 8
86 #define ASPEED_PTCR_CLK_CTRL_TYPEM_H 4
87 #define ASPEED_PTCR_CLK_CTRL_TYPEM_L 0
90 * ASPEED_PTCR_DUTY_CTRL/1/2/3 : 0x08/0x0C/0x48/0x4C - PWM-FAN duty control
93 #define DUTY_CTRL_PWM2_FALL_POINT 24
94 #define DUTY_CTRL_PWM2_RISE_POINT 16
95 #define DUTY_CTRL_PWM2_RISE_FALL_MASK GENMASK(31, 16)
96 #define DUTY_CTRL_PWM1_FALL_POINT 8
97 #define DUTY_CTRL_PWM1_RISE_POINT 0
98 #define DUTY_CTRL_PWM1_RISE_FALL_MASK GENMASK(15, 0)
100 /* ASPEED_PTCR_TYPEM_CTRL : 0x10/0x18/0x50 - Type M/N/O Ctrl 0 Register */
101 #define TYPE_CTRL_FAN_MASK (GENMASK(5, 1) | GENMASK(31, 16))
102 #define TYPE_CTRL_FAN1_MASK GENMASK(31, 0)
103 #define TYPE_CTRL_FAN_PERIOD 16
104 #define TYPE_CTRL_FAN_MODE 4
105 #define TYPE_CTRL_FAN_DIVISION 1
106 #define TYPE_CTRL_FAN_TYPE_EN 1
108 /* ASPEED_PTCR_TACH_SOURCE : 0x20/0x60 - Tach Source Register */
109 /* bit [0,1] at 0x20, bit [2] at 0x60 */
110 #define TACH_PWM_SOURCE_BIT01(x) ((x) * 2)
111 #define TACH_PWM_SOURCE_BIT2(x) ((x) * 2)
112 #define TACH_PWM_SOURCE_MASK_BIT01(x) (0x3 << ((x) * 2))
113 #define TACH_PWM_SOURCE_MASK_BIT2(x) BIT((x) * 2)
115 /* ASPEED_PTCR_RESULT : 0x2c - Result Register */
116 #define RESULT_STATUS_MASK BIT(31)
117 #define RESULT_VALUE_MASK 0xfffff
119 /* ASPEED_PTCR_CTRL_EXT : 0x40 - General Control Extension #1 Register */
120 #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1 15
121 #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2 6
122 #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK (BIT(7) | BIT(15))
124 #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1 14
125 #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2 5
126 #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK (BIT(6) | BIT(14))
128 #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1 13
129 #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2 4
130 #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK (BIT(5) | BIT(13))
132 #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1 12
133 #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2 3
134 #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK (BIT(4) | BIT(12))
136 #define ASPEED_PTCR_CTRL_PWMH_EN BIT(11)
137 #define ASPEED_PTCR_CTRL_PWMG_EN BIT(10)
138 #define ASPEED_PTCR_CTRL_PWMF_EN BIT(9)
139 #define ASPEED_PTCR_CTRL_PWME_EN BIT(8)
141 /* ASPEED_PTCR_CLK_EXT_CTRL : 0x44 - Clock Control Extension #1 Register */
143 #define ASPEED_PTCR_CLK_CTRL_TYPEO_MASK GENMASK(15, 0)
144 #define ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT 8
145 #define ASPEED_PTCR_CLK_CTRL_TYPEO_H 4
146 #define ASPEED_PTCR_CLK_CTRL_TYPEO_L 0
150 #define BOTH_EDGES 0x02 /* 10b */
152 #define M_PWM_DIV_H 0x00
153 #define M_PWM_DIV_L 0x05
154 #define M_PWM_PERIOD 0x5F
155 #define M_TACH_CLK_DIV 0x00
157 * 5:4 Type N fan tach mode selection bit:
163 #define M_TACH_MODE 0x02 /* 10b */
164 #define M_TACH_UNIT 0x0210
165 #define INIT_FAN_CTRL 0xFF
167 /* How long we sleep in us while waiting for an RPM result. */
168 #define ASPEED_RPM_STATUS_SLEEP_USEC 500
170 #define MAX_CDEV_NAME_LEN 16
172 struct aspeed_cooling_device {
174 struct aspeed_pwm_tacho_data *priv;
175 struct thermal_cooling_device *tcdev;
182 struct aspeed_pwm_tacho_data {
183 struct regmap *regmap;
184 unsigned long clk_freq;
186 bool fan_tach_present[16];
187 u8 type_pwm_clock_unit[3];
188 u8 type_pwm_clock_division_h[3];
189 u8 type_pwm_clock_division_l[3];
190 u8 type_fan_tach_clock_division[3];
191 u8 type_fan_tach_mode[3];
192 u16 type_fan_tach_unit[3];
194 u8 pwm_port_fan_ctrl[8];
195 u8 fan_tach_ch_source[16];
196 struct aspeed_cooling_device *cdev[8];
197 const struct attribute_group *groups[3];
200 enum type { TYPEM, TYPEN, TYPEO };
212 static const struct type_params type_params[] = {
214 .l_value = ASPEED_PTCR_CLK_CTRL_TYPEM_L,
215 .h_value = ASPEED_PTCR_CLK_CTRL_TYPEM_H,
216 .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT,
217 .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEM_MASK,
218 .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
219 .ctrl_reg = ASPEED_PTCR_TYPEM_CTRL,
220 .ctrl_reg1 = ASPEED_PTCR_TYPEM_CTRL1,
223 .l_value = ASPEED_PTCR_CLK_CTRL_TYPEN_L,
224 .h_value = ASPEED_PTCR_CLK_CTRL_TYPEN_H,
225 .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT,
226 .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEN_MASK,
227 .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
228 .ctrl_reg = ASPEED_PTCR_TYPEN_CTRL,
229 .ctrl_reg1 = ASPEED_PTCR_TYPEN_CTRL1,
232 .l_value = ASPEED_PTCR_CLK_CTRL_TYPEO_L,
233 .h_value = ASPEED_PTCR_CLK_CTRL_TYPEO_H,
234 .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT,
235 .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEO_MASK,
236 .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL_EXT,
237 .ctrl_reg = ASPEED_PTCR_TYPEO_CTRL,
238 .ctrl_reg1 = ASPEED_PTCR_TYPEO_CTRL1,
242 enum pwm_port { PWMA, PWMB, PWMC, PWMD, PWME, PWMF, PWMG, PWMH };
244 struct pwm_port_params {
250 u32 duty_ctrl_rise_point;
251 u32 duty_ctrl_fall_point;
253 u32 duty_ctrl_rise_fall_mask;
256 static const struct pwm_port_params pwm_port_params[] = {
258 .pwm_en = ASPEED_PTCR_CTRL_PWMA_EN,
259 .ctrl_reg = ASPEED_PTCR_CTRL,
260 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1,
261 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2,
262 .type_mask = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK,
263 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
264 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
265 .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
266 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
269 .pwm_en = ASPEED_PTCR_CTRL_PWMB_EN,
270 .ctrl_reg = ASPEED_PTCR_CTRL,
271 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1,
272 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2,
273 .type_mask = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK,
274 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
275 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
276 .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
277 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
280 .pwm_en = ASPEED_PTCR_CTRL_PWMC_EN,
281 .ctrl_reg = ASPEED_PTCR_CTRL,
282 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1,
283 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2,
284 .type_mask = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK,
285 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
286 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
287 .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
288 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
291 .pwm_en = ASPEED_PTCR_CTRL_PWMD_EN,
292 .ctrl_reg = ASPEED_PTCR_CTRL,
293 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1,
294 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2,
295 .type_mask = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK,
296 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
297 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
298 .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
299 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
302 .pwm_en = ASPEED_PTCR_CTRL_PWME_EN,
303 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
304 .type_part1 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1,
305 .type_part2 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2,
306 .type_mask = ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK,
307 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
308 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
309 .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
310 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
313 .pwm_en = ASPEED_PTCR_CTRL_PWMF_EN,
314 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
315 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1,
316 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2,
317 .type_mask = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK,
318 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
319 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
320 .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
321 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
324 .pwm_en = ASPEED_PTCR_CTRL_PWMG_EN,
325 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
326 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1,
327 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2,
328 .type_mask = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK,
329 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
330 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
331 .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
332 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
335 .pwm_en = ASPEED_PTCR_CTRL_PWMH_EN,
336 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
337 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1,
338 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2,
339 .type_mask = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK,
340 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
341 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
342 .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
343 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
347 static int regmap_aspeed_pwm_tacho_reg_write(void *context, unsigned int reg,
350 void __iomem *regs = (void __iomem *)context;
352 writel(val, regs + reg);
356 static int regmap_aspeed_pwm_tacho_reg_read(void *context, unsigned int reg,
359 void __iomem *regs = (void __iomem *)context;
361 *val = readl(regs + reg);
365 static const struct regmap_config aspeed_pwm_tacho_regmap_config = {
369 .max_register = ASPEED_PTCR_TYPEO_LIMIT,
370 .reg_write = regmap_aspeed_pwm_tacho_reg_write,
371 .reg_read = regmap_aspeed_pwm_tacho_reg_read,
375 static void aspeed_set_clock_enable(struct regmap *regmap, bool val)
377 regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
378 ASPEED_PTCR_CTRL_CLK_EN,
379 val ? ASPEED_PTCR_CTRL_CLK_EN : 0);
382 static void aspeed_set_clock_source(struct regmap *regmap, int val)
384 regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
385 ASPEED_PTCR_CTRL_CLK_SRC,
386 val ? ASPEED_PTCR_CTRL_CLK_SRC : 0);
389 static void aspeed_set_pwm_clock_values(struct regmap *regmap, u8 type,
390 u8 div_high, u8 div_low, u8 unit)
392 u32 reg_value = ((div_high << type_params[type].h_value) |
393 (div_low << type_params[type].l_value) |
394 (unit << type_params[type].unit_value));
396 regmap_update_bits(regmap, type_params[type].clk_ctrl_reg,
397 type_params[type].clk_ctrl_mask, reg_value);
400 static void aspeed_set_pwm_port_enable(struct regmap *regmap, u8 pwm_port,
403 regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
404 pwm_port_params[pwm_port].pwm_en,
405 enable ? pwm_port_params[pwm_port].pwm_en : 0);
408 static void aspeed_set_pwm_port_type(struct regmap *regmap,
409 u8 pwm_port, u8 type)
411 u32 reg_value = (type & 0x1) << pwm_port_params[pwm_port].type_part1;
413 reg_value |= (type & 0x2) << pwm_port_params[pwm_port].type_part2;
415 regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
416 pwm_port_params[pwm_port].type_mask, reg_value);
419 static void aspeed_set_pwm_port_duty_rising_falling(struct regmap *regmap,
420 u8 pwm_port, u8 rising,
423 u32 reg_value = (rising <<
424 pwm_port_params[pwm_port].duty_ctrl_rise_point);
425 reg_value |= (falling <<
426 pwm_port_params[pwm_port].duty_ctrl_fall_point);
428 regmap_update_bits(regmap, pwm_port_params[pwm_port].duty_ctrl_reg,
429 pwm_port_params[pwm_port].duty_ctrl_rise_fall_mask,
433 static void aspeed_set_tacho_type_enable(struct regmap *regmap, u8 type,
436 regmap_update_bits(regmap, type_params[type].ctrl_reg,
437 TYPE_CTRL_FAN_TYPE_EN,
438 enable ? TYPE_CTRL_FAN_TYPE_EN : 0);
441 static void aspeed_set_tacho_type_values(struct regmap *regmap, u8 type,
442 u8 mode, u16 unit, u8 division)
444 u32 reg_value = ((mode << TYPE_CTRL_FAN_MODE) |
445 (unit << TYPE_CTRL_FAN_PERIOD) |
446 (division << TYPE_CTRL_FAN_DIVISION));
448 regmap_update_bits(regmap, type_params[type].ctrl_reg,
449 TYPE_CTRL_FAN_MASK, reg_value);
450 regmap_update_bits(regmap, type_params[type].ctrl_reg1,
451 TYPE_CTRL_FAN1_MASK, unit << 16);
454 static void aspeed_set_fan_tach_ch_enable(struct regmap *regmap, u8 fan_tach_ch,
457 regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
458 ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch),
460 ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch) : 0);
463 static void aspeed_set_fan_tach_ch_source(struct regmap *regmap, u8 fan_tach_ch,
464 u8 fan_tach_ch_source)
466 u32 reg_value1 = ((fan_tach_ch_source & 0x3) <<
467 TACH_PWM_SOURCE_BIT01(fan_tach_ch));
468 u32 reg_value2 = (((fan_tach_ch_source & 0x4) >> 2) <<
469 TACH_PWM_SOURCE_BIT2(fan_tach_ch));
471 regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE,
472 TACH_PWM_SOURCE_MASK_BIT01(fan_tach_ch),
475 regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE_EXT,
476 TACH_PWM_SOURCE_MASK_BIT2(fan_tach_ch),
480 static void aspeed_set_pwm_port_fan_ctrl(struct aspeed_pwm_tacho_data *priv,
481 u8 index, u8 fan_ctrl)
483 u16 period, dc_time_on;
485 period = priv->type_pwm_clock_unit[priv->pwm_port_type[index]];
487 dc_time_on = (fan_ctrl * period) / PWM_MAX;
489 if (dc_time_on == 0) {
490 aspeed_set_pwm_port_enable(priv->regmap, index, false);
492 if (dc_time_on == period)
495 aspeed_set_pwm_port_duty_rising_falling(priv->regmap, index, 0,
497 aspeed_set_pwm_port_enable(priv->regmap, index, true);
501 static u32 aspeed_get_fan_tach_ch_measure_period(struct aspeed_pwm_tacho_data
506 u8 clk_unit, div_h, div_l, tacho_div;
508 clk = priv->clk_freq;
509 clk_unit = priv->type_pwm_clock_unit[type];
510 div_h = priv->type_pwm_clock_division_h[type];
511 div_h = 0x1 << div_h;
512 div_l = priv->type_pwm_clock_division_l[type];
518 tacho_unit = priv->type_fan_tach_unit[type];
519 tacho_div = priv->type_fan_tach_clock_division[type];
521 tacho_div = 0x4 << (tacho_div * 2);
522 return clk / (clk_unit * div_h * div_l * tacho_div * tacho_unit);
525 static int aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tacho_data *priv,
528 u32 raw_data, tach_div, clk_source, msec, usec, val;
529 u8 fan_tach_ch_source, type, mode, both;
532 regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0);
533 regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0x1 << fan_tach_ch);
535 fan_tach_ch_source = priv->fan_tach_ch_source[fan_tach_ch];
536 type = priv->pwm_port_type[fan_tach_ch_source];
538 msec = (1000 / aspeed_get_fan_tach_ch_measure_period(priv, type));
541 ret = regmap_read_poll_timeout(
545 (val & RESULT_STATUS_MASK),
546 ASPEED_RPM_STATUS_SLEEP_USEC,
549 /* return -ETIMEDOUT if we didn't get an answer. */
553 raw_data = val & RESULT_VALUE_MASK;
554 tach_div = priv->type_fan_tach_clock_division[type];
556 * We need the mode to determine if the raw_data is double (from
557 * counting both edges).
559 mode = priv->type_fan_tach_mode[type];
560 both = (mode & BOTH_EDGES) ? 1 : 0;
562 tach_div = (0x4 << both) << (tach_div * 2);
563 clk_source = priv->clk_freq;
568 return (clk_source * 60) / (2 * raw_data * tach_div);
571 static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
572 const char *buf, size_t count)
574 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
575 int index = sensor_attr->index;
577 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
580 ret = kstrtol(buf, 10, &fan_ctrl);
584 if (fan_ctrl < 0 || fan_ctrl > PWM_MAX)
587 if (priv->pwm_port_fan_ctrl[index] == fan_ctrl)
590 priv->pwm_port_fan_ctrl[index] = fan_ctrl;
591 aspeed_set_pwm_port_fan_ctrl(priv, index, fan_ctrl);
596 static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
599 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
600 int index = sensor_attr->index;
601 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
603 return sprintf(buf, "%u\n", priv->pwm_port_fan_ctrl[index]);
606 static ssize_t show_rpm(struct device *dev, struct device_attribute *attr,
609 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
610 int index = sensor_attr->index;
612 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
614 rpm = aspeed_get_fan_tach_ch_rpm(priv, index);
618 return sprintf(buf, "%d\n", rpm);
621 static umode_t pwm_is_visible(struct kobject *kobj,
622 struct attribute *a, int index)
624 struct device *dev = container_of(kobj, struct device, kobj);
625 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
627 if (!priv->pwm_present[index])
632 static umode_t fan_dev_is_visible(struct kobject *kobj,
633 struct attribute *a, int index)
635 struct device *dev = container_of(kobj, struct device, kobj);
636 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
638 if (!priv->fan_tach_present[index])
643 static SENSOR_DEVICE_ATTR(pwm1, 0644,
644 show_pwm, set_pwm, 0);
645 static SENSOR_DEVICE_ATTR(pwm2, 0644,
646 show_pwm, set_pwm, 1);
647 static SENSOR_DEVICE_ATTR(pwm3, 0644,
648 show_pwm, set_pwm, 2);
649 static SENSOR_DEVICE_ATTR(pwm4, 0644,
650 show_pwm, set_pwm, 3);
651 static SENSOR_DEVICE_ATTR(pwm5, 0644,
652 show_pwm, set_pwm, 4);
653 static SENSOR_DEVICE_ATTR(pwm6, 0644,
654 show_pwm, set_pwm, 5);
655 static SENSOR_DEVICE_ATTR(pwm7, 0644,
656 show_pwm, set_pwm, 6);
657 static SENSOR_DEVICE_ATTR(pwm8, 0644,
658 show_pwm, set_pwm, 7);
659 static struct attribute *pwm_dev_attrs[] = {
660 &sensor_dev_attr_pwm1.dev_attr.attr,
661 &sensor_dev_attr_pwm2.dev_attr.attr,
662 &sensor_dev_attr_pwm3.dev_attr.attr,
663 &sensor_dev_attr_pwm4.dev_attr.attr,
664 &sensor_dev_attr_pwm5.dev_attr.attr,
665 &sensor_dev_attr_pwm6.dev_attr.attr,
666 &sensor_dev_attr_pwm7.dev_attr.attr,
667 &sensor_dev_attr_pwm8.dev_attr.attr,
671 static const struct attribute_group pwm_dev_group = {
672 .attrs = pwm_dev_attrs,
673 .is_visible = pwm_is_visible,
676 static SENSOR_DEVICE_ATTR(fan1_input, 0444,
678 static SENSOR_DEVICE_ATTR(fan2_input, 0444,
680 static SENSOR_DEVICE_ATTR(fan3_input, 0444,
682 static SENSOR_DEVICE_ATTR(fan4_input, 0444,
684 static SENSOR_DEVICE_ATTR(fan5_input, 0444,
686 static SENSOR_DEVICE_ATTR(fan6_input, 0444,
688 static SENSOR_DEVICE_ATTR(fan7_input, 0444,
690 static SENSOR_DEVICE_ATTR(fan8_input, 0444,
692 static SENSOR_DEVICE_ATTR(fan9_input, 0444,
694 static SENSOR_DEVICE_ATTR(fan10_input, 0444,
696 static SENSOR_DEVICE_ATTR(fan11_input, 0444,
698 static SENSOR_DEVICE_ATTR(fan12_input, 0444,
700 static SENSOR_DEVICE_ATTR(fan13_input, 0444,
702 static SENSOR_DEVICE_ATTR(fan14_input, 0444,
704 static SENSOR_DEVICE_ATTR(fan15_input, 0444,
706 static SENSOR_DEVICE_ATTR(fan16_input, 0444,
708 static struct attribute *fan_dev_attrs[] = {
709 &sensor_dev_attr_fan1_input.dev_attr.attr,
710 &sensor_dev_attr_fan2_input.dev_attr.attr,
711 &sensor_dev_attr_fan3_input.dev_attr.attr,
712 &sensor_dev_attr_fan4_input.dev_attr.attr,
713 &sensor_dev_attr_fan5_input.dev_attr.attr,
714 &sensor_dev_attr_fan6_input.dev_attr.attr,
715 &sensor_dev_attr_fan7_input.dev_attr.attr,
716 &sensor_dev_attr_fan8_input.dev_attr.attr,
717 &sensor_dev_attr_fan9_input.dev_attr.attr,
718 &sensor_dev_attr_fan10_input.dev_attr.attr,
719 &sensor_dev_attr_fan11_input.dev_attr.attr,
720 &sensor_dev_attr_fan12_input.dev_attr.attr,
721 &sensor_dev_attr_fan13_input.dev_attr.attr,
722 &sensor_dev_attr_fan14_input.dev_attr.attr,
723 &sensor_dev_attr_fan15_input.dev_attr.attr,
724 &sensor_dev_attr_fan16_input.dev_attr.attr,
728 static const struct attribute_group fan_dev_group = {
729 .attrs = fan_dev_attrs,
730 .is_visible = fan_dev_is_visible,
734 * The clock type is type M :
735 * The PWM frequency = 24MHz / (type M clock division L bit *
736 * type M clock division H bit * (type M PWM period bit + 1))
738 static void aspeed_create_type(struct aspeed_pwm_tacho_data *priv)
740 priv->type_pwm_clock_division_h[TYPEM] = M_PWM_DIV_H;
741 priv->type_pwm_clock_division_l[TYPEM] = M_PWM_DIV_L;
742 priv->type_pwm_clock_unit[TYPEM] = M_PWM_PERIOD;
743 aspeed_set_pwm_clock_values(priv->regmap, TYPEM, M_PWM_DIV_H,
744 M_PWM_DIV_L, M_PWM_PERIOD);
745 aspeed_set_tacho_type_enable(priv->regmap, TYPEM, true);
746 priv->type_fan_tach_clock_division[TYPEM] = M_TACH_CLK_DIV;
747 priv->type_fan_tach_unit[TYPEM] = M_TACH_UNIT;
748 priv->type_fan_tach_mode[TYPEM] = M_TACH_MODE;
749 aspeed_set_tacho_type_values(priv->regmap, TYPEM, M_TACH_MODE,
750 M_TACH_UNIT, M_TACH_CLK_DIV);
753 static void aspeed_create_pwm_port(struct aspeed_pwm_tacho_data *priv,
756 aspeed_set_pwm_port_enable(priv->regmap, pwm_port, true);
757 priv->pwm_present[pwm_port] = true;
759 priv->pwm_port_type[pwm_port] = TYPEM;
760 aspeed_set_pwm_port_type(priv->regmap, pwm_port, TYPEM);
762 priv->pwm_port_fan_ctrl[pwm_port] = INIT_FAN_CTRL;
763 aspeed_set_pwm_port_fan_ctrl(priv, pwm_port, INIT_FAN_CTRL);
766 static void aspeed_create_fan_tach_channel(struct aspeed_pwm_tacho_data *priv,
773 for (val = 0; val < count; val++) {
774 index = fan_tach_ch[val];
775 aspeed_set_fan_tach_ch_enable(priv->regmap, index, true);
776 priv->fan_tach_present[index] = true;
777 priv->fan_tach_ch_source[index] = pwm_source;
778 aspeed_set_fan_tach_ch_source(priv->regmap, index, pwm_source);
783 aspeed_pwm_cz_get_max_state(struct thermal_cooling_device *tcdev,
784 unsigned long *state)
786 struct aspeed_cooling_device *cdev = tcdev->devdata;
788 *state = cdev->max_state;
794 aspeed_pwm_cz_get_cur_state(struct thermal_cooling_device *tcdev,
795 unsigned long *state)
797 struct aspeed_cooling_device *cdev = tcdev->devdata;
799 *state = cdev->cur_state;
805 aspeed_pwm_cz_set_cur_state(struct thermal_cooling_device *tcdev,
808 struct aspeed_cooling_device *cdev = tcdev->devdata;
810 if (state > cdev->max_state)
813 cdev->cur_state = state;
814 cdev->priv->pwm_port_fan_ctrl[cdev->pwm_port] =
815 cdev->cooling_levels[cdev->cur_state];
816 aspeed_set_pwm_port_fan_ctrl(cdev->priv, cdev->pwm_port,
817 cdev->cooling_levels[cdev->cur_state]);
822 static const struct thermal_cooling_device_ops aspeed_pwm_cool_ops = {
823 .get_max_state = aspeed_pwm_cz_get_max_state,
824 .get_cur_state = aspeed_pwm_cz_get_cur_state,
825 .set_cur_state = aspeed_pwm_cz_set_cur_state,
828 static int aspeed_create_pwm_cooling(struct device *dev,
829 struct device_node *child,
830 struct aspeed_pwm_tacho_data *priv,
831 u32 pwm_port, u8 num_levels)
834 struct aspeed_cooling_device *cdev;
836 cdev = devm_kzalloc(dev, sizeof(*cdev), GFP_KERNEL);
841 cdev->cooling_levels = devm_kzalloc(dev, num_levels, GFP_KERNEL);
842 if (!cdev->cooling_levels)
845 cdev->max_state = num_levels - 1;
846 ret = of_property_read_u8_array(child, "cooling-levels",
847 cdev->cooling_levels,
850 dev_err(dev, "Property 'cooling-levels' cannot be read.\n");
853 snprintf(cdev->name, MAX_CDEV_NAME_LEN, "%s%d", child->name, pwm_port);
855 cdev->tcdev = thermal_of_cooling_device_register(child,
858 &aspeed_pwm_cool_ops);
859 if (IS_ERR(cdev->tcdev))
860 return PTR_ERR(cdev->tcdev);
863 cdev->pwm_port = pwm_port;
865 priv->cdev[pwm_port] = cdev;
870 static int aspeed_create_fan(struct device *dev,
871 struct device_node *child,
872 struct aspeed_pwm_tacho_data *priv)
878 ret = of_property_read_u32(child, "reg", &pwm_port);
881 aspeed_create_pwm_port(priv, (u8)pwm_port);
883 ret = of_property_count_u8_elems(child, "cooling-levels");
886 ret = aspeed_create_pwm_cooling(dev, child, priv, pwm_port,
892 count = of_property_count_u8_elems(child, "aspeed,fan-tach-ch");
895 fan_tach_ch = devm_kzalloc(dev, sizeof(*fan_tach_ch) * count,
899 ret = of_property_read_u8_array(child, "aspeed,fan-tach-ch",
903 aspeed_create_fan_tach_channel(priv, fan_tach_ch, count, pwm_port);
908 static int aspeed_pwm_tacho_probe(struct platform_device *pdev)
910 struct device *dev = &pdev->dev;
911 struct device_node *np, *child;
912 struct aspeed_pwm_tacho_data *priv;
914 struct resource *res;
915 struct device *hwmon;
921 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
924 regs = devm_ioremap_resource(dev, res);
926 return PTR_ERR(regs);
927 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
930 priv->regmap = devm_regmap_init(dev, NULL, (__force void *)regs,
931 &aspeed_pwm_tacho_regmap_config);
932 if (IS_ERR(priv->regmap))
933 return PTR_ERR(priv->regmap);
934 regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE, 0);
935 regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE_EXT, 0);
937 clk = devm_clk_get(dev, NULL);
940 priv->clk_freq = clk_get_rate(clk);
941 aspeed_set_clock_enable(priv->regmap, true);
942 aspeed_set_clock_source(priv->regmap, 0);
944 aspeed_create_type(priv);
946 for_each_child_of_node(np, child) {
947 ret = aspeed_create_fan(dev, child, priv);
954 priv->groups[0] = &pwm_dev_group;
955 priv->groups[1] = &fan_dev_group;
956 priv->groups[2] = NULL;
957 hwmon = devm_hwmon_device_register_with_groups(dev,
960 return PTR_ERR_OR_ZERO(hwmon);
963 static const struct of_device_id of_pwm_tacho_match_table[] = {
964 { .compatible = "aspeed,ast2400-pwm-tacho", },
965 { .compatible = "aspeed,ast2500-pwm-tacho", },
968 MODULE_DEVICE_TABLE(of, of_pwm_tacho_match_table);
970 static struct platform_driver aspeed_pwm_tacho_driver = {
971 .probe = aspeed_pwm_tacho_probe,
973 .name = "aspeed_pwm_tacho",
974 .of_match_table = of_pwm_tacho_match_table,
978 module_platform_driver(aspeed_pwm_tacho_driver);
980 MODULE_AUTHOR("Jaghathiswari Rankappagounder Natarajan <jaghu@google.com>");
981 MODULE_DESCRIPTION("ASPEED PWM and Fan Tacho device driver");
982 MODULE_LICENSE("GPL");