a36c35e04a6deab46de8844e9f1faf68a7706a1b
[platform/kernel/linux-rpi.git] / drivers / gpu / ipu-v3 / ipu-cpmem.c
1 /*
2  * Copyright (C) 2012 Mentor Graphics Inc.
3  * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12 #include <linux/types.h>
13 #include <linux/bitrev.h>
14 #include <linux/io.h>
15 #include <drm/drm_fourcc.h>
16 #include "ipu-prv.h"
17
18 struct ipu_cpmem_word {
19         u32 data[5];
20         u32 res[3];
21 };
22
23 struct ipu_ch_param {
24         struct ipu_cpmem_word word[2];
25 };
26
27 struct ipu_cpmem {
28         struct ipu_ch_param __iomem *base;
29         u32 module;
30         spinlock_t lock;
31         int use_count;
32         struct ipu_soc *ipu;
33 };
34
35 #define IPU_CPMEM_WORD(word, ofs, size) ((((word) * 160 + (ofs)) << 8) | (size))
36
37 #define IPU_FIELD_UBO           IPU_CPMEM_WORD(0, 46, 22)
38 #define IPU_FIELD_VBO           IPU_CPMEM_WORD(0, 68, 22)
39 #define IPU_FIELD_IOX           IPU_CPMEM_WORD(0, 90, 4)
40 #define IPU_FIELD_RDRW          IPU_CPMEM_WORD(0, 94, 1)
41 #define IPU_FIELD_SO            IPU_CPMEM_WORD(0, 113, 1)
42 #define IPU_FIELD_SLY           IPU_CPMEM_WORD(1, 102, 14)
43 #define IPU_FIELD_SLUV          IPU_CPMEM_WORD(1, 128, 14)
44
45 #define IPU_FIELD_XV            IPU_CPMEM_WORD(0, 0, 10)
46 #define IPU_FIELD_YV            IPU_CPMEM_WORD(0, 10, 9)
47 #define IPU_FIELD_XB            IPU_CPMEM_WORD(0, 19, 13)
48 #define IPU_FIELD_YB            IPU_CPMEM_WORD(0, 32, 12)
49 #define IPU_FIELD_NSB_B         IPU_CPMEM_WORD(0, 44, 1)
50 #define IPU_FIELD_CF            IPU_CPMEM_WORD(0, 45, 1)
51 #define IPU_FIELD_SX            IPU_CPMEM_WORD(0, 46, 12)
52 #define IPU_FIELD_SY            IPU_CPMEM_WORD(0, 58, 11)
53 #define IPU_FIELD_NS            IPU_CPMEM_WORD(0, 69, 10)
54 #define IPU_FIELD_SDX           IPU_CPMEM_WORD(0, 79, 7)
55 #define IPU_FIELD_SM            IPU_CPMEM_WORD(0, 86, 10)
56 #define IPU_FIELD_SCC           IPU_CPMEM_WORD(0, 96, 1)
57 #define IPU_FIELD_SCE           IPU_CPMEM_WORD(0, 97, 1)
58 #define IPU_FIELD_SDY           IPU_CPMEM_WORD(0, 98, 7)
59 #define IPU_FIELD_SDRX          IPU_CPMEM_WORD(0, 105, 1)
60 #define IPU_FIELD_SDRY          IPU_CPMEM_WORD(0, 106, 1)
61 #define IPU_FIELD_BPP           IPU_CPMEM_WORD(0, 107, 3)
62 #define IPU_FIELD_DEC_SEL       IPU_CPMEM_WORD(0, 110, 2)
63 #define IPU_FIELD_DIM           IPU_CPMEM_WORD(0, 112, 1)
64 #define IPU_FIELD_BNDM          IPU_CPMEM_WORD(0, 114, 3)
65 #define IPU_FIELD_BM            IPU_CPMEM_WORD(0, 117, 2)
66 #define IPU_FIELD_ROT           IPU_CPMEM_WORD(0, 119, 1)
67 #define IPU_FIELD_ROT_HF_VF     IPU_CPMEM_WORD(0, 119, 3)
68 #define IPU_FIELD_HF            IPU_CPMEM_WORD(0, 120, 1)
69 #define IPU_FIELD_VF            IPU_CPMEM_WORD(0, 121, 1)
70 #define IPU_FIELD_THE           IPU_CPMEM_WORD(0, 122, 1)
71 #define IPU_FIELD_CAP           IPU_CPMEM_WORD(0, 123, 1)
72 #define IPU_FIELD_CAE           IPU_CPMEM_WORD(0, 124, 1)
73 #define IPU_FIELD_FW            IPU_CPMEM_WORD(0, 125, 13)
74 #define IPU_FIELD_FH            IPU_CPMEM_WORD(0, 138, 12)
75 #define IPU_FIELD_EBA0          IPU_CPMEM_WORD(1, 0, 29)
76 #define IPU_FIELD_EBA1          IPU_CPMEM_WORD(1, 29, 29)
77 #define IPU_FIELD_ILO           IPU_CPMEM_WORD(1, 58, 20)
78 #define IPU_FIELD_NPB           IPU_CPMEM_WORD(1, 78, 7)
79 #define IPU_FIELD_PFS           IPU_CPMEM_WORD(1, 85, 4)
80 #define IPU_FIELD_ALU           IPU_CPMEM_WORD(1, 89, 1)
81 #define IPU_FIELD_ALBM          IPU_CPMEM_WORD(1, 90, 3)
82 #define IPU_FIELD_ID            IPU_CPMEM_WORD(1, 93, 2)
83 #define IPU_FIELD_TH            IPU_CPMEM_WORD(1, 95, 7)
84 #define IPU_FIELD_SL            IPU_CPMEM_WORD(1, 102, 14)
85 #define IPU_FIELD_WID0          IPU_CPMEM_WORD(1, 116, 3)
86 #define IPU_FIELD_WID1          IPU_CPMEM_WORD(1, 119, 3)
87 #define IPU_FIELD_WID2          IPU_CPMEM_WORD(1, 122, 3)
88 #define IPU_FIELD_WID3          IPU_CPMEM_WORD(1, 125, 3)
89 #define IPU_FIELD_OFS0          IPU_CPMEM_WORD(1, 128, 5)
90 #define IPU_FIELD_OFS1          IPU_CPMEM_WORD(1, 133, 5)
91 #define IPU_FIELD_OFS2          IPU_CPMEM_WORD(1, 138, 5)
92 #define IPU_FIELD_OFS3          IPU_CPMEM_WORD(1, 143, 5)
93 #define IPU_FIELD_SXYS          IPU_CPMEM_WORD(1, 148, 1)
94 #define IPU_FIELD_CRE           IPU_CPMEM_WORD(1, 149, 1)
95 #define IPU_FIELD_DEC_SEL2      IPU_CPMEM_WORD(1, 150, 1)
96
97 static inline struct ipu_ch_param __iomem *
98 ipu_get_cpmem(struct ipuv3_channel *ch)
99 {
100         struct ipu_cpmem *cpmem = ch->ipu->cpmem_priv;
101
102         return cpmem->base + ch->num;
103 }
104
105 static void ipu_ch_param_write_field(struct ipuv3_channel *ch, u32 wbs, u32 v)
106 {
107         struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
108         u32 bit = (wbs >> 8) % 160;
109         u32 size = wbs & 0xff;
110         u32 word = (wbs >> 8) / 160;
111         u32 i = bit / 32;
112         u32 ofs = bit % 32;
113         u32 mask = (1 << size) - 1;
114         u32 val;
115
116         pr_debug("%s %d %d %d\n", __func__, word, bit , size);
117
118         val = readl(&base->word[word].data[i]);
119         val &= ~(mask << ofs);
120         val |= v << ofs;
121         writel(val, &base->word[word].data[i]);
122
123         if ((bit + size - 1) / 32 > i) {
124                 val = readl(&base->word[word].data[i + 1]);
125                 val &= ~(mask >> (ofs ? (32 - ofs) : 0));
126                 val |= v >> (ofs ? (32 - ofs) : 0);
127                 writel(val, &base->word[word].data[i + 1]);
128         }
129 }
130
131 static u32 ipu_ch_param_read_field(struct ipuv3_channel *ch, u32 wbs)
132 {
133         struct ipu_ch_param __iomem *base = ipu_get_cpmem(ch);
134         u32 bit = (wbs >> 8) % 160;
135         u32 size = wbs & 0xff;
136         u32 word = (wbs >> 8) / 160;
137         u32 i = bit / 32;
138         u32 ofs = bit % 32;
139         u32 mask = (1 << size) - 1;
140         u32 val = 0;
141
142         pr_debug("%s %d %d %d\n", __func__, word, bit , size);
143
144         val = (readl(&base->word[word].data[i]) >> ofs) & mask;
145
146         if ((bit + size - 1) / 32 > i) {
147                 u32 tmp;
148
149                 tmp = readl(&base->word[word].data[i + 1]);
150                 tmp &= mask >> (ofs ? (32 - ofs) : 0);
151                 val |= tmp << (ofs ? (32 - ofs) : 0);
152         }
153
154         return val;
155 }
156
157 /*
158  * The V4L2 spec defines packed RGB formats in memory byte order, which from
159  * point of view of the IPU corresponds to little-endian words with the first
160  * component in the least significant bits.
161  * The DRM pixel formats and IPU internal representation are ordered the other
162  * way around, with the first named component ordered at the most significant
163  * bits. Further, V4L2 formats are not well defined:
164  *     https://linuxtv.org/downloads/v4l-dvb-apis/packed-rgb.html
165  * We choose the interpretation which matches GStreamer behavior.
166  */
167 static int v4l2_pix_fmt_to_drm_fourcc(u32 pixelformat)
168 {
169         switch (pixelformat) {
170         case V4L2_PIX_FMT_RGB565:
171                 /*
172                  * Here we choose the 'corrected' interpretation of RGBP, a
173                  * little-endian 16-bit word with the red component at the most
174                  * significant bits:
175                  * g[2:0]b[4:0] r[4:0]g[5:3] <=> [16:0] R:G:B
176                  */
177                 return DRM_FORMAT_RGB565;
178         case V4L2_PIX_FMT_BGR24:
179                 /* B G R <=> [24:0] R:G:B */
180                 return DRM_FORMAT_RGB888;
181         case V4L2_PIX_FMT_RGB24:
182                 /* R G B <=> [24:0] B:G:R */
183                 return DRM_FORMAT_BGR888;
184         case V4L2_PIX_FMT_BGR32:
185                 /* B G R A <=> [32:0] A:B:G:R */
186                 return DRM_FORMAT_XRGB8888;
187         case V4L2_PIX_FMT_RGB32:
188                 /* R G B A <=> [32:0] A:B:G:R */
189                 return DRM_FORMAT_XBGR8888;
190         case V4L2_PIX_FMT_UYVY:
191                 return DRM_FORMAT_UYVY;
192         case V4L2_PIX_FMT_YUYV:
193                 return DRM_FORMAT_YUYV;
194         case V4L2_PIX_FMT_YUV420:
195                 return DRM_FORMAT_YUV420;
196         case V4L2_PIX_FMT_YUV422P:
197                 return DRM_FORMAT_YUV422;
198         case V4L2_PIX_FMT_YVU420:
199                 return DRM_FORMAT_YVU420;
200         case V4L2_PIX_FMT_NV12:
201                 return DRM_FORMAT_NV12;
202         case V4L2_PIX_FMT_NV16:
203                 return DRM_FORMAT_NV16;
204         }
205
206         return -EINVAL;
207 }
208
209 void ipu_cpmem_zero(struct ipuv3_channel *ch)
210 {
211         struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
212         void __iomem *base = p;
213         int i;
214
215         for (i = 0; i < sizeof(*p) / sizeof(u32); i++)
216                 writel(0, base + i * sizeof(u32));
217 }
218 EXPORT_SYMBOL_GPL(ipu_cpmem_zero);
219
220 void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres)
221 {
222         ipu_ch_param_write_field(ch, IPU_FIELD_FW, xres - 1);
223         ipu_ch_param_write_field(ch, IPU_FIELD_FH, yres - 1);
224 }
225 EXPORT_SYMBOL_GPL(ipu_cpmem_set_resolution);
226
227 void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride)
228 {
229         ipu_ch_param_write_field(ch, IPU_FIELD_SLY, stride - 1);
230 }
231 EXPORT_SYMBOL_GPL(ipu_cpmem_set_stride);
232
233 void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch)
234 {
235         struct ipu_soc *ipu = ch->ipu;
236         u32 val;
237
238         if (ipu->ipu_type == IPUV3EX)
239                 ipu_ch_param_write_field(ch, IPU_FIELD_ID, 1);
240
241         val = ipu_idmac_read(ipu, IDMAC_CHA_PRI(ch->num));
242         val |= 1 << (ch->num % 32);
243         ipu_idmac_write(ipu, val, IDMAC_CHA_PRI(ch->num));
244 };
245 EXPORT_SYMBOL_GPL(ipu_cpmem_set_high_priority);
246
247 void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf)
248 {
249         if (bufnum)
250                 ipu_ch_param_write_field(ch, IPU_FIELD_EBA1, buf >> 3);
251         else
252                 ipu_ch_param_write_field(ch, IPU_FIELD_EBA0, buf >> 3);
253 }
254 EXPORT_SYMBOL_GPL(ipu_cpmem_set_buffer);
255
256 void ipu_cpmem_set_uv_offset(struct ipuv3_channel *ch, u32 u_off, u32 v_off)
257 {
258         ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_off / 8);
259         ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_off / 8);
260 }
261 EXPORT_SYMBOL_GPL(ipu_cpmem_set_uv_offset);
262
263 void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride)
264 {
265         ipu_ch_param_write_field(ch, IPU_FIELD_SO, 1);
266         ipu_ch_param_write_field(ch, IPU_FIELD_ILO, stride / 8);
267         ipu_ch_param_write_field(ch, IPU_FIELD_SLY, (stride * 2) - 1);
268 };
269 EXPORT_SYMBOL_GPL(ipu_cpmem_interlaced_scan);
270
271 void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id)
272 {
273         id &= 0x3;
274         ipu_ch_param_write_field(ch, IPU_FIELD_ID, id);
275 }
276 EXPORT_SYMBOL_GPL(ipu_cpmem_set_axi_id);
277
278 void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize)
279 {
280         ipu_ch_param_write_field(ch, IPU_FIELD_NPB, burstsize - 1);
281 };
282 EXPORT_SYMBOL_GPL(ipu_cpmem_set_burstsize);
283
284 void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch)
285 {
286         ipu_ch_param_write_field(ch, IPU_FIELD_BM, 1);
287 }
288 EXPORT_SYMBOL_GPL(ipu_cpmem_set_block_mode);
289
290 void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
291                             enum ipu_rotate_mode rot)
292 {
293         u32 temp_rot = bitrev8(rot) >> 5;
294
295         ipu_ch_param_write_field(ch, IPU_FIELD_ROT_HF_VF, temp_rot);
296 }
297 EXPORT_SYMBOL_GPL(ipu_cpmem_set_rotation);
298
299 int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
300                              const struct ipu_rgb *rgb)
301 {
302         int bpp = 0, npb = 0, ro, go, bo, to;
303
304         ro = rgb->bits_per_pixel - rgb->red.length - rgb->red.offset;
305         go = rgb->bits_per_pixel - rgb->green.length - rgb->green.offset;
306         bo = rgb->bits_per_pixel - rgb->blue.length - rgb->blue.offset;
307         to = rgb->bits_per_pixel - rgb->transp.length - rgb->transp.offset;
308
309         ipu_ch_param_write_field(ch, IPU_FIELD_WID0, rgb->red.length - 1);
310         ipu_ch_param_write_field(ch, IPU_FIELD_OFS0, ro);
311         ipu_ch_param_write_field(ch, IPU_FIELD_WID1, rgb->green.length - 1);
312         ipu_ch_param_write_field(ch, IPU_FIELD_OFS1, go);
313         ipu_ch_param_write_field(ch, IPU_FIELD_WID2, rgb->blue.length - 1);
314         ipu_ch_param_write_field(ch, IPU_FIELD_OFS2, bo);
315
316         if (rgb->transp.length) {
317                 ipu_ch_param_write_field(ch, IPU_FIELD_WID3,
318                                 rgb->transp.length - 1);
319                 ipu_ch_param_write_field(ch, IPU_FIELD_OFS3, to);
320         } else {
321                 ipu_ch_param_write_field(ch, IPU_FIELD_WID3, 7);
322                 ipu_ch_param_write_field(ch, IPU_FIELD_OFS3,
323                                 rgb->bits_per_pixel);
324         }
325
326         switch (rgb->bits_per_pixel) {
327         case 32:
328                 bpp = 0;
329                 npb = 15;
330                 break;
331         case 24:
332                 bpp = 1;
333                 npb = 19;
334                 break;
335         case 16:
336                 bpp = 3;
337                 npb = 31;
338                 break;
339         case 8:
340                 bpp = 5;
341                 npb = 63;
342                 break;
343         default:
344                 return -EINVAL;
345         }
346         ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
347         ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
348         ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 7); /* rgb mode */
349
350         return 0;
351 }
352 EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_rgb);
353
354 int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width)
355 {
356         int bpp = 0, npb = 0;
357
358         switch (width) {
359         case 32:
360                 bpp = 0;
361                 npb = 15;
362                 break;
363         case 24:
364                 bpp = 1;
365                 npb = 19;
366                 break;
367         case 16:
368                 bpp = 3;
369                 npb = 31;
370                 break;
371         case 8:
372                 bpp = 5;
373                 npb = 63;
374                 break;
375         default:
376                 return -EINVAL;
377         }
378
379         ipu_ch_param_write_field(ch, IPU_FIELD_BPP, bpp);
380         ipu_ch_param_write_field(ch, IPU_FIELD_NPB, npb);
381         ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 6); /* raw mode */
382
383         return 0;
384 }
385 EXPORT_SYMBOL_GPL(ipu_cpmem_set_format_passthrough);
386
387 void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format)
388 {
389         switch (pixel_format) {
390         case V4L2_PIX_FMT_UYVY:
391                 ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
392                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);/* pix fmt */
393                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
394                 break;
395         case V4L2_PIX_FMT_YUYV:
396                 ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3); /* bits/pixel */
397                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);/* pix fmt */
398                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);/* burst size */
399                 break;
400         }
401 }
402 EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_interleaved);
403
404 void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
405                                    unsigned int uv_stride,
406                                    unsigned int u_offset, unsigned int v_offset)
407 {
408         ipu_ch_param_write_field(ch, IPU_FIELD_SLUV, uv_stride - 1);
409         ipu_ch_param_write_field(ch, IPU_FIELD_UBO, u_offset / 8);
410         ipu_ch_param_write_field(ch, IPU_FIELD_VBO, v_offset / 8);
411 }
412 EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_planar_full);
413
414 void ipu_cpmem_set_yuv_planar(struct ipuv3_channel *ch,
415                               u32 pixel_format, int stride, int height)
416 {
417         int fourcc, u_offset, v_offset;
418         int uv_stride = 0;
419
420         fourcc = v4l2_pix_fmt_to_drm_fourcc(pixel_format);
421         switch (fourcc) {
422         case DRM_FORMAT_YUV420:
423                 uv_stride = stride / 2;
424                 u_offset = stride * height;
425                 v_offset = u_offset + (uv_stride * height / 2);
426                 break;
427         case DRM_FORMAT_YVU420:
428                 uv_stride = stride / 2;
429                 v_offset = stride * height;
430                 u_offset = v_offset + (uv_stride * height / 2);
431                 break;
432         case DRM_FORMAT_YUV422:
433                 uv_stride = stride / 2;
434                 u_offset = stride * height;
435                 v_offset = u_offset + (uv_stride * height);
436                 break;
437         case DRM_FORMAT_NV12:
438         case DRM_FORMAT_NV16:
439                 uv_stride = stride;
440                 u_offset = stride * height;
441                 v_offset = 0;
442                 break;
443         default:
444                 return;
445         }
446         ipu_cpmem_set_yuv_planar_full(ch, uv_stride, u_offset, v_offset);
447 }
448 EXPORT_SYMBOL_GPL(ipu_cpmem_set_yuv_planar);
449
450 static const struct ipu_rgb def_xrgb_32 = {
451         .red    = { .offset = 16, .length = 8, },
452         .green  = { .offset =  8, .length = 8, },
453         .blue   = { .offset =  0, .length = 8, },
454         .transp = { .offset = 24, .length = 8, },
455         .bits_per_pixel = 32,
456 };
457
458 static const struct ipu_rgb def_xbgr_32 = {
459         .red    = { .offset =  0, .length = 8, },
460         .green  = { .offset =  8, .length = 8, },
461         .blue   = { .offset = 16, .length = 8, },
462         .transp = { .offset = 24, .length = 8, },
463         .bits_per_pixel = 32,
464 };
465
466 static const struct ipu_rgb def_rgbx_32 = {
467         .red    = { .offset = 24, .length = 8, },
468         .green  = { .offset = 16, .length = 8, },
469         .blue   = { .offset =  8, .length = 8, },
470         .transp = { .offset =  0, .length = 8, },
471         .bits_per_pixel = 32,
472 };
473
474 static const struct ipu_rgb def_bgrx_32 = {
475         .red    = { .offset =  8, .length = 8, },
476         .green  = { .offset = 16, .length = 8, },
477         .blue   = { .offset = 24, .length = 8, },
478         .transp = { .offset =  0, .length = 8, },
479         .bits_per_pixel = 32,
480 };
481
482 static const struct ipu_rgb def_rgb_24 = {
483         .red    = { .offset = 16, .length = 8, },
484         .green  = { .offset =  8, .length = 8, },
485         .blue   = { .offset =  0, .length = 8, },
486         .transp = { .offset =  0, .length = 0, },
487         .bits_per_pixel = 24,
488 };
489
490 static const struct ipu_rgb def_bgr_24 = {
491         .red    = { .offset =  0, .length = 8, },
492         .green  = { .offset =  8, .length = 8, },
493         .blue   = { .offset = 16, .length = 8, },
494         .transp = { .offset =  0, .length = 0, },
495         .bits_per_pixel = 24,
496 };
497
498 static const struct ipu_rgb def_rgb_16 = {
499         .red    = { .offset = 11, .length = 5, },
500         .green  = { .offset =  5, .length = 6, },
501         .blue   = { .offset =  0, .length = 5, },
502         .transp = { .offset =  0, .length = 0, },
503         .bits_per_pixel = 16,
504 };
505
506 static const struct ipu_rgb def_bgr_16 = {
507         .red    = { .offset =  0, .length = 5, },
508         .green  = { .offset =  5, .length = 6, },
509         .blue   = { .offset = 11, .length = 5, },
510         .transp = { .offset =  0, .length = 0, },
511         .bits_per_pixel = 16,
512 };
513
514 static const struct ipu_rgb def_argb_16 = {
515         .red    = { .offset = 10, .length = 5, },
516         .green  = { .offset =  5, .length = 5, },
517         .blue   = { .offset =  0, .length = 5, },
518         .transp = { .offset = 15, .length = 1, },
519         .bits_per_pixel = 16,
520 };
521
522 static const struct ipu_rgb def_argb_16_4444 = {
523         .red    = { .offset =  8, .length = 4, },
524         .green  = { .offset =  4, .length = 4, },
525         .blue   = { .offset =  0, .length = 4, },
526         .transp = { .offset = 12, .length = 4, },
527         .bits_per_pixel = 16,
528 };
529
530 static const struct ipu_rgb def_abgr_16 = {
531         .red    = { .offset =  0, .length = 5, },
532         .green  = { .offset =  5, .length = 5, },
533         .blue   = { .offset = 10, .length = 5, },
534         .transp = { .offset = 15, .length = 1, },
535         .bits_per_pixel = 16,
536 };
537
538 static const struct ipu_rgb def_rgba_16 = {
539         .red    = { .offset = 11, .length = 5, },
540         .green  = { .offset =  6, .length = 5, },
541         .blue   = { .offset =  1, .length = 5, },
542         .transp = { .offset =  0, .length = 1, },
543         .bits_per_pixel = 16,
544 };
545
546 static const struct ipu_rgb def_bgra_16 = {
547         .red    = { .offset =  1, .length = 5, },
548         .green  = { .offset =  6, .length = 5, },
549         .blue   = { .offset = 11, .length = 5, },
550         .transp = { .offset =  0, .length = 1, },
551         .bits_per_pixel = 16,
552 };
553
554 #define Y_OFFSET(pix, x, y)     ((x) + pix->width * (y))
555 #define U_OFFSET(pix, x, y)     ((pix->width * pix->height) +           \
556                                  (pix->width * (y) / 4) + (x) / 2)
557 #define V_OFFSET(pix, x, y)     ((pix->width * pix->height) +           \
558                                  (pix->width * pix->height / 4) +       \
559                                  (pix->width * (y) / 4) + (x) / 2)
560 #define U2_OFFSET(pix, x, y)    ((pix->width * pix->height) +           \
561                                  (pix->width * (y) / 2) + (x) / 2)
562 #define V2_OFFSET(pix, x, y)    ((pix->width * pix->height) +           \
563                                  (pix->width * pix->height / 2) +       \
564                                  (pix->width * (y) / 2) + (x) / 2)
565 #define UV_OFFSET(pix, x, y)    ((pix->width * pix->height) +   \
566                                  (pix->width * (y) / 2) + (x))
567 #define UV2_OFFSET(pix, x, y)   ((pix->width * pix->height) +   \
568                                  (pix->width * y) + (x))
569
570 int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc)
571 {
572         switch (drm_fourcc) {
573         case DRM_FORMAT_YUV420:
574         case DRM_FORMAT_YVU420:
575                 /* pix format */
576                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 2);
577                 /* burst size */
578                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
579                 break;
580         case DRM_FORMAT_YUV422:
581         case DRM_FORMAT_YVU422:
582                 /* pix format */
583                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 1);
584                 /* burst size */
585                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
586                 break;
587         case DRM_FORMAT_NV12:
588                 /* pix format */
589                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 4);
590                 /* burst size */
591                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
592                 break;
593         case DRM_FORMAT_NV16:
594                 /* pix format */
595                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 3);
596                 /* burst size */
597                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
598                 break;
599         case DRM_FORMAT_UYVY:
600                 /* bits/pixel */
601                 ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
602                 /* pix format */
603                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0xA);
604                 /* burst size */
605                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
606                 break;
607         case DRM_FORMAT_YUYV:
608                 /* bits/pixel */
609                 ipu_ch_param_write_field(ch, IPU_FIELD_BPP, 3);
610                 /* pix format */
611                 ipu_ch_param_write_field(ch, IPU_FIELD_PFS, 0x8);
612                 /* burst size */
613                 ipu_ch_param_write_field(ch, IPU_FIELD_NPB, 31);
614                 break;
615         case DRM_FORMAT_ABGR8888:
616         case DRM_FORMAT_XBGR8888:
617                 ipu_cpmem_set_format_rgb(ch, &def_xbgr_32);
618                 break;
619         case DRM_FORMAT_ARGB8888:
620         case DRM_FORMAT_XRGB8888:
621                 ipu_cpmem_set_format_rgb(ch, &def_xrgb_32);
622                 break;
623         case DRM_FORMAT_RGBA8888:
624         case DRM_FORMAT_RGBX8888:
625                 ipu_cpmem_set_format_rgb(ch, &def_rgbx_32);
626                 break;
627         case DRM_FORMAT_BGRA8888:
628         case DRM_FORMAT_BGRX8888:
629                 ipu_cpmem_set_format_rgb(ch, &def_bgrx_32);
630                 break;
631         case DRM_FORMAT_BGR888:
632                 ipu_cpmem_set_format_rgb(ch, &def_bgr_24);
633                 break;
634         case DRM_FORMAT_RGB888:
635                 ipu_cpmem_set_format_rgb(ch, &def_rgb_24);
636                 break;
637         case DRM_FORMAT_RGB565:
638                 ipu_cpmem_set_format_rgb(ch, &def_rgb_16);
639                 break;
640         case DRM_FORMAT_BGR565:
641                 ipu_cpmem_set_format_rgb(ch, &def_bgr_16);
642                 break;
643         case DRM_FORMAT_ARGB1555:
644                 ipu_cpmem_set_format_rgb(ch, &def_argb_16);
645                 break;
646         case DRM_FORMAT_ABGR1555:
647                 ipu_cpmem_set_format_rgb(ch, &def_abgr_16);
648                 break;
649         case DRM_FORMAT_RGBA5551:
650                 ipu_cpmem_set_format_rgb(ch, &def_rgba_16);
651                 break;
652         case DRM_FORMAT_BGRA5551:
653                 ipu_cpmem_set_format_rgb(ch, &def_bgra_16);
654                 break;
655         case DRM_FORMAT_ARGB4444:
656                 ipu_cpmem_set_format_rgb(ch, &def_argb_16_4444);
657                 break;
658         default:
659                 return -EINVAL;
660         }
661
662         return 0;
663 }
664 EXPORT_SYMBOL_GPL(ipu_cpmem_set_fmt);
665
666 int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image)
667 {
668         struct v4l2_pix_format *pix = &image->pix;
669         int offset, u_offset, v_offset;
670
671         pr_debug("%s: resolution: %dx%d stride: %d\n",
672                  __func__, pix->width, pix->height,
673                  pix->bytesperline);
674
675         ipu_cpmem_set_resolution(ch, image->rect.width, image->rect.height);
676         ipu_cpmem_set_stride(ch, pix->bytesperline);
677
678         ipu_cpmem_set_fmt(ch, v4l2_pix_fmt_to_drm_fourcc(pix->pixelformat));
679
680         switch (pix->pixelformat) {
681         case V4L2_PIX_FMT_YUV420:
682                 offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
683                 u_offset = U_OFFSET(pix, image->rect.left,
684                                     image->rect.top) - offset;
685                 v_offset = V_OFFSET(pix, image->rect.left,
686                                     image->rect.top) - offset;
687
688                 ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
689                                               u_offset, v_offset);
690                 break;
691         case V4L2_PIX_FMT_YVU420:
692                 offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
693                 u_offset = U_OFFSET(pix, image->rect.left,
694                                     image->rect.top) - offset;
695                 v_offset = V_OFFSET(pix, image->rect.left,
696                                     image->rect.top) - offset;
697
698                 ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
699                                               v_offset, u_offset);
700                 break;
701         case V4L2_PIX_FMT_YUV422P:
702                 offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
703                 u_offset = U2_OFFSET(pix, image->rect.left,
704                                      image->rect.top) - offset;
705                 v_offset = V2_OFFSET(pix, image->rect.left,
706                                      image->rect.top) - offset;
707
708                 ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline / 2,
709                                               u_offset, v_offset);
710                 break;
711         case V4L2_PIX_FMT_NV12:
712                 offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
713                 u_offset = UV_OFFSET(pix, image->rect.left,
714                                      image->rect.top) - offset;
715                 v_offset = 0;
716
717                 ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
718                                               u_offset, v_offset);
719                 break;
720         case V4L2_PIX_FMT_NV16:
721                 offset = Y_OFFSET(pix, image->rect.left, image->rect.top);
722                 u_offset = UV2_OFFSET(pix, image->rect.left,
723                                       image->rect.top) - offset;
724                 v_offset = 0;
725
726                 ipu_cpmem_set_yuv_planar_full(ch, pix->bytesperline,
727                                               u_offset, v_offset);
728                 break;
729         case V4L2_PIX_FMT_UYVY:
730         case V4L2_PIX_FMT_YUYV:
731         case V4L2_PIX_FMT_RGB565:
732                 offset = image->rect.left * 2 +
733                         image->rect.top * pix->bytesperline;
734                 break;
735         case V4L2_PIX_FMT_RGB32:
736         case V4L2_PIX_FMT_BGR32:
737                 offset = image->rect.left * 4 +
738                         image->rect.top * pix->bytesperline;
739                 break;
740         case V4L2_PIX_FMT_RGB24:
741         case V4L2_PIX_FMT_BGR24:
742                 offset = image->rect.left * 3 +
743                         image->rect.top * pix->bytesperline;
744                 break;
745         default:
746                 return -EINVAL;
747         }
748
749         ipu_cpmem_set_buffer(ch, 0, image->phys0 + offset);
750         ipu_cpmem_set_buffer(ch, 1, image->phys1 + offset);
751
752         return 0;
753 }
754 EXPORT_SYMBOL_GPL(ipu_cpmem_set_image);
755
756 void ipu_cpmem_dump(struct ipuv3_channel *ch)
757 {
758         struct ipu_ch_param __iomem *p = ipu_get_cpmem(ch);
759         struct ipu_soc *ipu = ch->ipu;
760         int chno = ch->num;
761
762         dev_dbg(ipu->dev, "ch %d word 0 - %08X %08X %08X %08X %08X\n", chno,
763                 readl(&p->word[0].data[0]),
764                 readl(&p->word[0].data[1]),
765                 readl(&p->word[0].data[2]),
766                 readl(&p->word[0].data[3]),
767                 readl(&p->word[0].data[4]));
768         dev_dbg(ipu->dev, "ch %d word 1 - %08X %08X %08X %08X %08X\n", chno,
769                 readl(&p->word[1].data[0]),
770                 readl(&p->word[1].data[1]),
771                 readl(&p->word[1].data[2]),
772                 readl(&p->word[1].data[3]),
773                 readl(&p->word[1].data[4]));
774         dev_dbg(ipu->dev, "PFS 0x%x, ",
775                  ipu_ch_param_read_field(ch, IPU_FIELD_PFS));
776         dev_dbg(ipu->dev, "BPP 0x%x, ",
777                 ipu_ch_param_read_field(ch, IPU_FIELD_BPP));
778         dev_dbg(ipu->dev, "NPB 0x%x\n",
779                  ipu_ch_param_read_field(ch, IPU_FIELD_NPB));
780
781         dev_dbg(ipu->dev, "FW %d, ",
782                  ipu_ch_param_read_field(ch, IPU_FIELD_FW));
783         dev_dbg(ipu->dev, "FH %d, ",
784                  ipu_ch_param_read_field(ch, IPU_FIELD_FH));
785         dev_dbg(ipu->dev, "EBA0 0x%x\n",
786                  ipu_ch_param_read_field(ch, IPU_FIELD_EBA0) << 3);
787         dev_dbg(ipu->dev, "EBA1 0x%x\n",
788                  ipu_ch_param_read_field(ch, IPU_FIELD_EBA1) << 3);
789         dev_dbg(ipu->dev, "Stride %d\n",
790                  ipu_ch_param_read_field(ch, IPU_FIELD_SL));
791         dev_dbg(ipu->dev, "scan_order %d\n",
792                  ipu_ch_param_read_field(ch, IPU_FIELD_SO));
793         dev_dbg(ipu->dev, "uv_stride %d\n",
794                  ipu_ch_param_read_field(ch, IPU_FIELD_SLUV));
795         dev_dbg(ipu->dev, "u_offset 0x%x\n",
796                  ipu_ch_param_read_field(ch, IPU_FIELD_UBO) << 3);
797         dev_dbg(ipu->dev, "v_offset 0x%x\n",
798                  ipu_ch_param_read_field(ch, IPU_FIELD_VBO) << 3);
799
800         dev_dbg(ipu->dev, "Width0 %d+1, ",
801                  ipu_ch_param_read_field(ch, IPU_FIELD_WID0));
802         dev_dbg(ipu->dev, "Width1 %d+1, ",
803                  ipu_ch_param_read_field(ch, IPU_FIELD_WID1));
804         dev_dbg(ipu->dev, "Width2 %d+1, ",
805                  ipu_ch_param_read_field(ch, IPU_FIELD_WID2));
806         dev_dbg(ipu->dev, "Width3 %d+1, ",
807                  ipu_ch_param_read_field(ch, IPU_FIELD_WID3));
808         dev_dbg(ipu->dev, "Offset0 %d, ",
809                  ipu_ch_param_read_field(ch, IPU_FIELD_OFS0));
810         dev_dbg(ipu->dev, "Offset1 %d, ",
811                  ipu_ch_param_read_field(ch, IPU_FIELD_OFS1));
812         dev_dbg(ipu->dev, "Offset2 %d, ",
813                  ipu_ch_param_read_field(ch, IPU_FIELD_OFS2));
814         dev_dbg(ipu->dev, "Offset3 %d\n",
815                  ipu_ch_param_read_field(ch, IPU_FIELD_OFS3));
816 }
817 EXPORT_SYMBOL_GPL(ipu_cpmem_dump);
818
819 int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base)
820 {
821         struct ipu_cpmem *cpmem;
822
823         cpmem = devm_kzalloc(dev, sizeof(*cpmem), GFP_KERNEL);
824         if (!cpmem)
825                 return -ENOMEM;
826
827         ipu->cpmem_priv = cpmem;
828
829         spin_lock_init(&cpmem->lock);
830         cpmem->base = devm_ioremap(dev, base, SZ_128K);
831         if (!cpmem->base)
832                 return -ENOMEM;
833
834         dev_dbg(dev, "CPMEM base: 0x%08lx remapped to %p\n",
835                 base, cpmem->base);
836         cpmem->ipu = ipu;
837
838         return 0;
839 }
840
841 void ipu_cpmem_exit(struct ipu_soc *ipu)
842 {
843 }