2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include <drm/drm_crtc_helper.h>
28 #include <drm/radeon_drm.h>
29 #include <drm/drm_fixed.h>
32 #include "atom-bits.h"
34 static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
45 memset(&args, 0, sizeof(args));
47 args.ucCRTC = radeon_crtc->crtc_id;
49 switch (radeon_crtc->rmx_type) {
51 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
52 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
54 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
61 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
62 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
64 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
65 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
70 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
71 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
73 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
76 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
79 static void atombios_scaler_setup(struct drm_crtc *crtc)
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
87 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
89 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
95 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
107 memset(&args, 0, sizeof(args));
109 args.ucScaler = radeon_crtc->crtc_id;
115 args.ucTVStandard = ATOM_TV_NTSC;
118 args.ucTVStandard = ATOM_TV_PAL;
121 args.ucTVStandard = ATOM_TV_PALM;
124 args.ucTVStandard = ATOM_TV_PAL60;
127 args.ucTVStandard = ATOM_TV_NTSCJ;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
133 args.ucTVStandard = ATOM_TV_SECAM;
136 args.ucTVStandard = ATOM_TV_PALCN;
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
144 switch (radeon_crtc->rmx_type) {
146 args.ucEnable = ATOM_SCALER_EXPANSION;
149 args.ucEnable = ATOM_SCALER_CENTER;
152 args.ucEnable = ATOM_SCALER_EXPANSION;
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
158 args.ucEnable = ATOM_SCALER_CENTER;
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
169 static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
178 memset(&args, 0, sizeof(args));
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
186 static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
194 memset(&args, 0, sizeof(args));
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
202 static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
210 memset(&args, 0, sizeof(args));
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
218 static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
226 memset(&args, 0, sizeof(args));
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
234 void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
236 struct drm_device *dev = crtc->dev;
237 struct radeon_device *rdev = dev->dev_private;
238 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
241 case DRM_MODE_DPMS_ON:
242 radeon_crtc->enabled = true;
243 /* adjust pm to dpms changes BEFORE enabling crtcs */
244 radeon_pm_compute_clocks(rdev);
245 atombios_enable_crtc(crtc, ATOM_ENABLE);
246 if (ASIC_IS_DCE3(rdev))
247 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
248 atombios_blank_crtc(crtc, ATOM_DISABLE);
249 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
250 radeon_crtc_load_lut(crtc);
252 case DRM_MODE_DPMS_STANDBY:
253 case DRM_MODE_DPMS_SUSPEND:
254 case DRM_MODE_DPMS_OFF:
255 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
256 if (radeon_crtc->enabled)
257 atombios_blank_crtc(crtc, ATOM_ENABLE);
258 if (ASIC_IS_DCE3(rdev))
259 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
260 atombios_enable_crtc(crtc, ATOM_DISABLE);
261 radeon_crtc->enabled = false;
262 /* adjust pm to dpms changes AFTER disabling crtcs */
263 radeon_pm_compute_clocks(rdev);
269 atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
270 struct drm_display_mode *mode)
272 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
273 struct drm_device *dev = crtc->dev;
274 struct radeon_device *rdev = dev->dev_private;
275 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
276 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
279 memset(&args, 0, sizeof(args));
280 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
281 args.usH_Blanking_Time =
282 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
283 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
284 args.usV_Blanking_Time =
285 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
286 args.usH_SyncOffset =
287 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
289 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
290 args.usV_SyncOffset =
291 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
293 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
294 args.ucH_Border = radeon_crtc->h_border;
295 args.ucV_Border = radeon_crtc->v_border;
297 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
298 misc |= ATOM_VSYNC_POLARITY;
299 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
300 misc |= ATOM_HSYNC_POLARITY;
301 if (mode->flags & DRM_MODE_FLAG_CSYNC)
302 misc |= ATOM_COMPOSITESYNC;
303 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
304 misc |= ATOM_INTERLACE;
305 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
306 misc |= ATOM_DOUBLE_CLOCK_MODE;
308 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
309 args.ucCRTC = radeon_crtc->crtc_id;
311 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
314 static void atombios_crtc_set_timing(struct drm_crtc *crtc,
315 struct drm_display_mode *mode)
317 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
318 struct drm_device *dev = crtc->dev;
319 struct radeon_device *rdev = dev->dev_private;
320 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
321 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
324 memset(&args, 0, sizeof(args));
325 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
326 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
327 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
329 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
330 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
331 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
332 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
334 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
336 args.ucOverscanRight = radeon_crtc->h_border;
337 args.ucOverscanLeft = radeon_crtc->h_border;
338 args.ucOverscanBottom = radeon_crtc->v_border;
339 args.ucOverscanTop = radeon_crtc->v_border;
341 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
342 misc |= ATOM_VSYNC_POLARITY;
343 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
344 misc |= ATOM_HSYNC_POLARITY;
345 if (mode->flags & DRM_MODE_FLAG_CSYNC)
346 misc |= ATOM_COMPOSITESYNC;
347 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
348 misc |= ATOM_INTERLACE;
349 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
350 misc |= ATOM_DOUBLE_CLOCK_MODE;
352 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
353 args.ucCRTC = radeon_crtc->crtc_id;
355 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
358 static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
362 if (ASIC_IS_DCE4(rdev)) {
365 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
366 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
367 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
370 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
371 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
372 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
375 case ATOM_PPLL_INVALID:
378 } else if (ASIC_IS_AVIVO(rdev)) {
381 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
383 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
386 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
388 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
391 case ATOM_PPLL_INVALID:
398 union atom_enable_ss {
399 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
400 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
401 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
402 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
403 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
406 static void atombios_crtc_program_ss(struct radeon_device *rdev,
409 struct radeon_atom_ss *ss)
411 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
412 union atom_enable_ss args;
414 memset(&args, 0, sizeof(args));
416 if (ASIC_IS_DCE5(rdev)) {
417 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
418 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
421 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
422 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
423 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
426 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
427 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
428 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
431 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
432 args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
433 args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
435 case ATOM_PPLL_INVALID:
438 args.v3.ucEnable = enable;
439 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
440 args.v3.ucEnable = ATOM_DISABLE;
441 } else if (ASIC_IS_DCE4(rdev)) {
442 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
443 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
446 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
447 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
448 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
451 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
452 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
453 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
456 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
457 args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
458 args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
460 case ATOM_PPLL_INVALID:
463 args.v2.ucEnable = enable;
464 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
465 args.v2.ucEnable = ATOM_DISABLE;
466 } else if (ASIC_IS_DCE3(rdev)) {
467 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
468 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
469 args.v1.ucSpreadSpectrumStep = ss->step;
470 args.v1.ucSpreadSpectrumDelay = ss->delay;
471 args.v1.ucSpreadSpectrumRange = ss->range;
472 args.v1.ucPpll = pll_id;
473 args.v1.ucEnable = enable;
474 } else if (ASIC_IS_AVIVO(rdev)) {
475 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
476 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
477 atombios_disable_ss(rdev, pll_id);
480 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
481 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
482 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
483 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
484 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
485 args.lvds_ss_2.ucEnable = enable;
487 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
488 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
489 atombios_disable_ss(rdev, pll_id);
492 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
493 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
494 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
495 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
496 args.lvds_ss.ucEnable = enable;
498 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
501 union adjust_pixel_clock {
502 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
503 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
506 static u32 atombios_adjust_pll(struct drm_crtc *crtc,
507 struct drm_display_mode *mode,
508 struct radeon_pll *pll,
510 struct radeon_atom_ss *ss)
512 struct drm_device *dev = crtc->dev;
513 struct radeon_device *rdev = dev->dev_private;
514 struct drm_encoder *encoder = NULL;
515 struct radeon_encoder *radeon_encoder = NULL;
516 struct drm_connector *connector = NULL;
517 u32 adjusted_clock = mode->clock;
518 int encoder_mode = 0;
519 u32 dp_clock = mode->clock;
521 bool is_duallink = false;
523 /* reset the pll flags */
526 if (ASIC_IS_AVIVO(rdev)) {
527 if ((rdev->family == CHIP_RS600) ||
528 (rdev->family == CHIP_RS690) ||
529 (rdev->family == CHIP_RS740))
530 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
531 RADEON_PLL_PREFER_CLOSEST_LOWER);
533 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
534 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
536 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
538 if (rdev->family < CHIP_RV770)
539 pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
541 pll->flags |= RADEON_PLL_LEGACY;
543 if (mode->clock > 200000) /* range limits??? */
544 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
546 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
549 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
550 if (encoder->crtc == crtc) {
551 radeon_encoder = to_radeon_encoder(encoder);
552 connector = radeon_get_connector_for_encoder(encoder);
553 if (connector && connector->display_info.bpc)
554 bpc = connector->display_info.bpc;
555 encoder_mode = atombios_get_encoder_mode(encoder);
556 is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
557 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
558 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
560 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
561 struct radeon_connector_atom_dig *dig_connector =
562 radeon_connector->con_priv;
564 dp_clock = dig_connector->dp_clock;
568 /* use recommended ref_div for ss */
569 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
572 pll->flags |= RADEON_PLL_USE_REF_DIV;
573 pll->reference_div = ss->refdiv;
574 if (ASIC_IS_AVIVO(rdev))
575 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
580 if (ASIC_IS_AVIVO(rdev)) {
581 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
582 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
583 adjusted_clock = mode->clock * 2;
584 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
585 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
586 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
587 pll->flags |= RADEON_PLL_IS_LCD;
589 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
590 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
591 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
592 pll->flags |= RADEON_PLL_USE_REF_DIV;
598 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
599 * accordingly based on the encoder/transmitter to work around
600 * special hw requirements.
602 if (ASIC_IS_DCE3(rdev)) {
603 union adjust_pixel_clock args;
607 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
608 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
610 return adjusted_clock;
612 memset(&args, 0, sizeof(args));
619 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
620 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
621 args.v1.ucEncodeMode = encoder_mode;
622 if (ss_enabled && ss->percentage)
624 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
626 atom_execute_table(rdev->mode_info.atom_context,
627 index, (uint32_t *)&args);
628 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
631 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
632 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
633 args.v3.sInput.ucEncodeMode = encoder_mode;
634 args.v3.sInput.ucDispPllConfig = 0;
635 if (ss_enabled && ss->percentage)
636 args.v3.sInput.ucDispPllConfig |=
637 DISPPLL_CONFIG_SS_ENABLE;
638 if (ENCODER_MODE_IS_DP(encoder_mode)) {
639 args.v3.sInput.ucDispPllConfig |=
640 DISPPLL_CONFIG_COHERENT_MODE;
642 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
643 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
644 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
645 if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
646 /* deep color support */
647 args.v3.sInput.usPixelClock =
648 cpu_to_le16((mode->clock * bpc / 8) / 10);
649 if (dig->coherent_mode)
650 args.v3.sInput.ucDispPllConfig |=
651 DISPPLL_CONFIG_COHERENT_MODE;
653 args.v3.sInput.ucDispPllConfig |=
654 DISPPLL_CONFIG_DUAL_LINK;
656 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
657 ENCODER_OBJECT_ID_NONE)
658 args.v3.sInput.ucExtTransmitterID =
659 radeon_encoder_get_dp_bridge_encoder_id(encoder);
661 args.v3.sInput.ucExtTransmitterID = 0;
663 atom_execute_table(rdev->mode_info.atom_context,
664 index, (uint32_t *)&args);
665 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
666 if (args.v3.sOutput.ucRefDiv) {
667 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
668 pll->flags |= RADEON_PLL_USE_REF_DIV;
669 pll->reference_div = args.v3.sOutput.ucRefDiv;
671 if (args.v3.sOutput.ucPostDiv) {
672 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
673 pll->flags |= RADEON_PLL_USE_POST_DIV;
674 pll->post_div = args.v3.sOutput.ucPostDiv;
678 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
679 return adjusted_clock;
683 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
684 return adjusted_clock;
687 return adjusted_clock;
690 union set_pixel_clock {
691 SET_PIXEL_CLOCK_PS_ALLOCATION base;
692 PIXEL_CLOCK_PARAMETERS v1;
693 PIXEL_CLOCK_PARAMETERS_V2 v2;
694 PIXEL_CLOCK_PARAMETERS_V3 v3;
695 PIXEL_CLOCK_PARAMETERS_V5 v5;
696 PIXEL_CLOCK_PARAMETERS_V6 v6;
699 /* on DCE5, make sure the voltage is high enough to support the
702 static void atombios_crtc_set_dcpll(struct radeon_device *rdev,
707 union set_pixel_clock args;
709 memset(&args, 0, sizeof(args));
711 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
712 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
720 /* if the default dcpll clock is specified,
721 * SetPixelClock provides the dividers
723 args.v5.ucCRTC = ATOM_CRTC_INVALID;
724 args.v5.usPixelClock = cpu_to_le16(dispclk);
725 args.v5.ucPpll = ATOM_DCPLL;
728 /* if the default dcpll clock is specified,
729 * SetPixelClock provides the dividers
731 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
732 args.v6.ucPpll = ATOM_DCPLL;
735 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
740 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
743 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
746 static void atombios_crtc_program_pll(struct drm_crtc *crtc,
758 struct radeon_atom_ss *ss)
760 struct drm_device *dev = crtc->dev;
761 struct radeon_device *rdev = dev->dev_private;
763 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
764 union set_pixel_clock args;
766 memset(&args, 0, sizeof(args));
768 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
776 if (clock == ATOM_DISABLE)
778 args.v1.usPixelClock = cpu_to_le16(clock / 10);
779 args.v1.usRefDiv = cpu_to_le16(ref_div);
780 args.v1.usFbDiv = cpu_to_le16(fb_div);
781 args.v1.ucFracFbDiv = frac_fb_div;
782 args.v1.ucPostDiv = post_div;
783 args.v1.ucPpll = pll_id;
784 args.v1.ucCRTC = crtc_id;
785 args.v1.ucRefDivSrc = 1;
788 args.v2.usPixelClock = cpu_to_le16(clock / 10);
789 args.v2.usRefDiv = cpu_to_le16(ref_div);
790 args.v2.usFbDiv = cpu_to_le16(fb_div);
791 args.v2.ucFracFbDiv = frac_fb_div;
792 args.v2.ucPostDiv = post_div;
793 args.v2.ucPpll = pll_id;
794 args.v2.ucCRTC = crtc_id;
795 args.v2.ucRefDivSrc = 1;
798 args.v3.usPixelClock = cpu_to_le16(clock / 10);
799 args.v3.usRefDiv = cpu_to_le16(ref_div);
800 args.v3.usFbDiv = cpu_to_le16(fb_div);
801 args.v3.ucFracFbDiv = frac_fb_div;
802 args.v3.ucPostDiv = post_div;
803 args.v3.ucPpll = pll_id;
804 args.v3.ucMiscInfo = (pll_id << 2);
805 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
806 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
807 args.v3.ucTransmitterId = encoder_id;
808 args.v3.ucEncoderMode = encoder_mode;
811 args.v5.ucCRTC = crtc_id;
812 args.v5.usPixelClock = cpu_to_le16(clock / 10);
813 args.v5.ucRefDiv = ref_div;
814 args.v5.usFbDiv = cpu_to_le16(fb_div);
815 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
816 args.v5.ucPostDiv = post_div;
817 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
818 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
819 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
823 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
826 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
829 args.v5.ucTransmitterID = encoder_id;
830 args.v5.ucEncoderMode = encoder_mode;
831 args.v5.ucPpll = pll_id;
834 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
835 args.v6.ucRefDiv = ref_div;
836 args.v6.usFbDiv = cpu_to_le16(fb_div);
837 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
838 args.v6.ucPostDiv = post_div;
839 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
840 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
841 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
845 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
848 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
851 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
854 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
857 args.v6.ucTransmitterID = encoder_id;
858 args.v6.ucEncoderMode = encoder_mode;
859 args.v6.ucPpll = pll_id;
862 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
867 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
871 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
874 static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
876 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
877 struct drm_device *dev = crtc->dev;
878 struct radeon_device *rdev = dev->dev_private;
879 struct drm_encoder *encoder = NULL;
880 struct radeon_encoder *radeon_encoder = NULL;
881 u32 pll_clock = mode->clock;
882 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
883 struct radeon_pll *pll;
885 int encoder_mode = 0;
886 struct radeon_atom_ss ss;
887 bool ss_enabled = false;
890 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
891 if (encoder->crtc == crtc) {
892 radeon_encoder = to_radeon_encoder(encoder);
893 encoder_mode = atombios_get_encoder_mode(encoder);
901 switch (radeon_crtc->pll_id) {
903 pll = &rdev->clock.p1pll;
906 pll = &rdev->clock.p2pll;
909 case ATOM_PPLL_INVALID:
911 pll = &rdev->clock.dcpll;
915 if (radeon_encoder->active_device &
916 (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
917 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
918 struct drm_connector *connector =
919 radeon_get_connector_for_encoder(encoder);
920 struct radeon_connector *radeon_connector =
921 to_radeon_connector(connector);
922 struct radeon_connector_atom_dig *dig_connector =
923 radeon_connector->con_priv;
925 bpc = connector->display_info.bpc;
927 switch (encoder_mode) {
928 case ATOM_ENCODER_MODE_DP_MST:
929 case ATOM_ENCODER_MODE_DP:
931 dp_clock = dig_connector->dp_clock / 10;
932 if (ASIC_IS_DCE4(rdev))
934 radeon_atombios_get_asic_ss_info(rdev, &ss,
935 ASIC_INTERNAL_SS_ON_DP,
938 if (dp_clock == 16200) {
940 radeon_atombios_get_ppll_ss_info(rdev, &ss,
944 radeon_atombios_get_ppll_ss_info(rdev, &ss,
948 radeon_atombios_get_ppll_ss_info(rdev, &ss,
952 case ATOM_ENCODER_MODE_LVDS:
953 if (ASIC_IS_DCE4(rdev))
954 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
958 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
961 case ATOM_ENCODER_MODE_DVI:
962 if (ASIC_IS_DCE4(rdev))
964 radeon_atombios_get_asic_ss_info(rdev, &ss,
965 ASIC_INTERNAL_SS_ON_TMDS,
968 case ATOM_ENCODER_MODE_HDMI:
969 if (ASIC_IS_DCE4(rdev))
971 radeon_atombios_get_asic_ss_info(rdev, &ss,
972 ASIC_INTERNAL_SS_ON_HDMI,
980 /* adjust pixel clock as needed */
981 adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
983 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
984 /* TV seems to prefer the legacy algo on some boards */
985 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
986 &ref_div, &post_div);
987 else if (ASIC_IS_AVIVO(rdev))
988 radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
989 &ref_div, &post_div);
991 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
992 &ref_div, &post_div);
994 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
996 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
997 encoder_mode, radeon_encoder->encoder_id, mode->clock,
998 ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
1001 /* calculate ss amount and step size */
1002 if (ASIC_IS_DCE4(rdev)) {
1004 u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
1005 ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1006 ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
1007 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1008 if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1009 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
1010 (125 * 25 * pll->reference_freq / 100);
1012 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
1013 (125 * 25 * pll->reference_freq / 100);
1014 ss.step = step_size;
1017 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
1021 static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1022 struct drm_framebuffer *fb,
1023 int x, int y, int atomic)
1025 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1026 struct drm_device *dev = crtc->dev;
1027 struct radeon_device *rdev = dev->dev_private;
1028 struct radeon_framebuffer *radeon_fb;
1029 struct drm_framebuffer *target_fb;
1030 struct drm_gem_object *obj;
1031 struct radeon_bo *rbo;
1032 uint64_t fb_location;
1033 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1034 unsigned bankw, bankh, mtaspect, tile_split;
1035 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
1036 u32 tmp, viewport_w, viewport_h;
1040 if (!atomic && !crtc->fb) {
1041 DRM_DEBUG_KMS("No FB bound\n");
1046 radeon_fb = to_radeon_framebuffer(fb);
1050 radeon_fb = to_radeon_framebuffer(crtc->fb);
1051 target_fb = crtc->fb;
1054 /* If atomic, assume fb object is pinned & idle & fenced and
1055 * just update base pointers
1057 obj = radeon_fb->obj;
1058 rbo = gem_to_radeon_bo(obj);
1059 r = radeon_bo_reserve(rbo, false);
1060 if (unlikely(r != 0))
1064 fb_location = radeon_bo_gpu_offset(rbo);
1066 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1067 if (unlikely(r != 0)) {
1068 radeon_bo_unreserve(rbo);
1073 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1074 radeon_bo_unreserve(rbo);
1076 switch (target_fb->bits_per_pixel) {
1078 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1079 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1082 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1083 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1086 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1087 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
1089 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1094 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1095 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1097 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1101 DRM_ERROR("Unsupported screen depth %d\n",
1102 target_fb->bits_per_pixel);
1106 if (tiling_flags & RADEON_TILING_MACRO) {
1107 if (rdev->family >= CHIP_CAYMAN)
1108 tmp = rdev->config.cayman.tile_config;
1110 tmp = rdev->config.evergreen.tile_config;
1112 switch ((tmp & 0xf0) >> 4) {
1113 case 0: /* 4 banks */
1114 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1116 case 1: /* 8 banks */
1118 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1120 case 2: /* 16 banks */
1121 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1125 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
1127 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
1128 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1129 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1130 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1131 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
1132 } else if (tiling_flags & RADEON_TILING_MICRO)
1133 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1135 switch (radeon_crtc->crtc_id) {
1137 WREG32(AVIVO_D1VGA_CONTROL, 0);
1140 WREG32(AVIVO_D2VGA_CONTROL, 0);
1143 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1146 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1149 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1152 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1158 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1159 upper_32_bits(fb_location));
1160 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1161 upper_32_bits(fb_location));
1162 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1163 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1164 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1165 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1166 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1167 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1169 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1170 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1171 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1172 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1173 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1174 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1176 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
1177 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1178 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1180 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1184 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1186 viewport_w = crtc->mode.hdisplay;
1187 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1188 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1189 (viewport_w << 16) | viewport_h);
1191 /* pageflip setup */
1192 /* make sure flip is at vb rather than hb */
1193 tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1194 tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1195 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1197 /* set pageflip to happen anywhere in vblank interval */
1198 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1200 if (!atomic && fb && fb != crtc->fb) {
1201 radeon_fb = to_radeon_framebuffer(fb);
1202 rbo = gem_to_radeon_bo(radeon_fb->obj);
1203 r = radeon_bo_reserve(rbo, false);
1204 if (unlikely(r != 0))
1206 radeon_bo_unpin(rbo);
1207 radeon_bo_unreserve(rbo);
1210 /* Bytes per pixel may have changed */
1211 radeon_bandwidth_update(rdev);
1216 static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1217 struct drm_framebuffer *fb,
1218 int x, int y, int atomic)
1220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1221 struct drm_device *dev = crtc->dev;
1222 struct radeon_device *rdev = dev->dev_private;
1223 struct radeon_framebuffer *radeon_fb;
1224 struct drm_gem_object *obj;
1225 struct radeon_bo *rbo;
1226 struct drm_framebuffer *target_fb;
1227 uint64_t fb_location;
1228 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1229 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
1230 u32 tmp, viewport_w, viewport_h;
1234 if (!atomic && !crtc->fb) {
1235 DRM_DEBUG_KMS("No FB bound\n");
1240 radeon_fb = to_radeon_framebuffer(fb);
1244 radeon_fb = to_radeon_framebuffer(crtc->fb);
1245 target_fb = crtc->fb;
1248 obj = radeon_fb->obj;
1249 rbo = gem_to_radeon_bo(obj);
1250 r = radeon_bo_reserve(rbo, false);
1251 if (unlikely(r != 0))
1254 /* If atomic, assume fb object is pinned & idle & fenced and
1255 * just update base pointers
1258 fb_location = radeon_bo_gpu_offset(rbo);
1260 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1261 if (unlikely(r != 0)) {
1262 radeon_bo_unreserve(rbo);
1266 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1267 radeon_bo_unreserve(rbo);
1269 switch (target_fb->bits_per_pixel) {
1272 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1273 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1277 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1278 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1282 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1283 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1285 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1291 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1292 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1294 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1298 DRM_ERROR("Unsupported screen depth %d\n",
1299 target_fb->bits_per_pixel);
1303 if (rdev->family >= CHIP_R600) {
1304 if (tiling_flags & RADEON_TILING_MACRO)
1305 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1306 else if (tiling_flags & RADEON_TILING_MICRO)
1307 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1309 if (tiling_flags & RADEON_TILING_MACRO)
1310 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
1312 if (tiling_flags & RADEON_TILING_MICRO)
1313 fb_format |= AVIVO_D1GRPH_TILED;
1316 if (radeon_crtc->crtc_id == 0)
1317 WREG32(AVIVO_D1VGA_CONTROL, 0);
1319 WREG32(AVIVO_D2VGA_CONTROL, 0);
1321 if (rdev->family >= CHIP_RV770) {
1322 if (radeon_crtc->crtc_id) {
1323 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1324 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1326 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1327 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1330 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1332 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1333 radeon_crtc->crtc_offset, (u32) fb_location);
1334 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1335 if (rdev->family >= CHIP_R600)
1336 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1338 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1339 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1340 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1341 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1342 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1343 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1345 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
1346 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1347 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1349 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1353 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1355 viewport_w = crtc->mode.hdisplay;
1356 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1357 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1358 (viewport_w << 16) | viewport_h);
1360 /* pageflip setup */
1361 /* make sure flip is at vb rather than hb */
1362 tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1363 tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1364 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1366 /* set pageflip to happen anywhere in vblank interval */
1367 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1369 if (!atomic && fb && fb != crtc->fb) {
1370 radeon_fb = to_radeon_framebuffer(fb);
1371 rbo = gem_to_radeon_bo(radeon_fb->obj);
1372 r = radeon_bo_reserve(rbo, false);
1373 if (unlikely(r != 0))
1375 radeon_bo_unpin(rbo);
1376 radeon_bo_unreserve(rbo);
1379 /* Bytes per pixel may have changed */
1380 radeon_bandwidth_update(rdev);
1385 int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1386 struct drm_framebuffer *old_fb)
1388 struct drm_device *dev = crtc->dev;
1389 struct radeon_device *rdev = dev->dev_private;
1391 if (ASIC_IS_DCE4(rdev))
1392 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
1393 else if (ASIC_IS_AVIVO(rdev))
1394 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
1396 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1399 int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1400 struct drm_framebuffer *fb,
1401 int x, int y, enum mode_set_atomic state)
1403 struct drm_device *dev = crtc->dev;
1404 struct radeon_device *rdev = dev->dev_private;
1406 if (ASIC_IS_DCE4(rdev))
1407 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
1408 else if (ASIC_IS_AVIVO(rdev))
1409 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1411 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
1414 /* properly set additional regs when using atombios */
1415 static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1417 struct drm_device *dev = crtc->dev;
1418 struct radeon_device *rdev = dev->dev_private;
1419 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1420 u32 disp_merge_cntl;
1422 switch (radeon_crtc->crtc_id) {
1424 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1425 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1426 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1429 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1430 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1431 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1432 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1433 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1438 static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1440 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1441 struct drm_device *dev = crtc->dev;
1442 struct radeon_device *rdev = dev->dev_private;
1443 struct drm_encoder *test_encoder;
1444 struct drm_crtc *test_crtc;
1445 uint32_t pll_in_use = 0;
1447 if (ASIC_IS_DCE4(rdev)) {
1448 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1449 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1450 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1451 * depending on the asic:
1452 * DCE4: PPLL or ext clock
1453 * DCE5: DCPLL or ext clock
1455 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1456 * PPLL/DCPLL programming and only program the DP DTO for the
1457 * crtc virtual pixel clock.
1459 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
1460 if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
1461 return ATOM_PPLL_INVALID;
1466 /* otherwise, pick one of the plls */
1467 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1468 struct radeon_crtc *radeon_test_crtc;
1470 if (crtc == test_crtc)
1473 radeon_test_crtc = to_radeon_crtc(test_crtc);
1474 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1475 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1476 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1478 if (!(pll_in_use & 1))
1482 return radeon_crtc->crtc_id;
1486 void radeon_atom_dcpll_init(struct radeon_device *rdev)
1488 /* always set DCPLL */
1489 if (ASIC_IS_DCE4(rdev)) {
1490 struct radeon_atom_ss ss;
1491 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1492 ASIC_INTERNAL_SS_ON_DCPLL,
1493 rdev->clock.default_dispclk);
1495 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
1496 /* XXX: DCE5, make sure voltage, dispclk is high enough */
1497 atombios_crtc_set_dcpll(rdev, rdev->clock.default_dispclk);
1499 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
1504 int atombios_crtc_mode_set(struct drm_crtc *crtc,
1505 struct drm_display_mode *mode,
1506 struct drm_display_mode *adjusted_mode,
1507 int x, int y, struct drm_framebuffer *old_fb)
1509 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1510 struct drm_device *dev = crtc->dev;
1511 struct radeon_device *rdev = dev->dev_private;
1512 struct drm_encoder *encoder;
1513 bool is_tvcv = false;
1515 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1517 if (encoder->crtc == crtc) {
1518 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1519 if (radeon_encoder->active_device &
1520 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1525 atombios_crtc_set_pll(crtc, adjusted_mode);
1527 if (ASIC_IS_DCE4(rdev))
1528 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1529 else if (ASIC_IS_AVIVO(rdev)) {
1531 atombios_crtc_set_timing(crtc, adjusted_mode);
1533 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1535 atombios_crtc_set_timing(crtc, adjusted_mode);
1536 if (radeon_crtc->crtc_id == 0)
1537 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1538 radeon_legacy_atom_fixup(crtc);
1540 atombios_crtc_set_base(crtc, x, y, old_fb);
1541 atombios_overscan_setup(crtc, mode, adjusted_mode);
1542 atombios_scaler_setup(crtc);
1546 static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1547 struct drm_display_mode *mode,
1548 struct drm_display_mode *adjusted_mode)
1550 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1555 static void atombios_crtc_prepare(struct drm_crtc *crtc)
1557 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1560 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1562 atombios_lock_crtc(crtc, ATOM_ENABLE);
1563 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1566 static void atombios_crtc_commit(struct drm_crtc *crtc)
1568 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
1569 atombios_lock_crtc(crtc, ATOM_DISABLE);
1572 static void atombios_crtc_disable(struct drm_crtc *crtc)
1574 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1575 struct radeon_atom_ss ss;
1577 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1579 switch (radeon_crtc->pll_id) {
1582 /* disable the ppll */
1583 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1584 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
1589 radeon_crtc->pll_id = -1;
1592 static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1593 .dpms = atombios_crtc_dpms,
1594 .mode_fixup = atombios_crtc_mode_fixup,
1595 .mode_set = atombios_crtc_mode_set,
1596 .mode_set_base = atombios_crtc_set_base,
1597 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
1598 .prepare = atombios_crtc_prepare,
1599 .commit = atombios_crtc_commit,
1600 .load_lut = radeon_crtc_load_lut,
1601 .disable = atombios_crtc_disable,
1604 void radeon_atombios_init_crtc(struct drm_device *dev,
1605 struct radeon_crtc *radeon_crtc)
1607 struct radeon_device *rdev = dev->dev_private;
1609 if (ASIC_IS_DCE4(rdev)) {
1610 switch (radeon_crtc->crtc_id) {
1613 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
1616 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
1619 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
1622 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
1625 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
1628 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
1632 if (radeon_crtc->crtc_id == 1)
1633 radeon_crtc->crtc_offset =
1634 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1636 radeon_crtc->crtc_offset = 0;
1638 radeon_crtc->pll_id = -1;
1639 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);