2 * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
24 #include <linux/delay.h>
25 #include <linux/gpio/consumer.h>
26 #include <linux/i2c.h>
27 #include <linux/media-bus-format.h>
28 #include <linux/module.h>
29 #include <linux/of_platform.h>
30 #include <linux/platform_device.h>
31 #include <linux/pm_runtime.h>
32 #include <linux/regulator/consumer.h>
34 #include <video/display_timing.h>
35 #include <video/of_display_timing.h>
36 #include <video/videomode.h>
38 #include <drm/drm_crtc.h>
39 #include <drm/drm_device.h>
40 #include <drm/drm_edid.h>
41 #include <drm/drm_mipi_dsi.h>
42 #include <drm/drm_panel.h>
45 * struct panel_desc - Describes a simple panel.
49 * @modes: Pointer to array of fixed modes appropriate for this panel.
51 * If only one mode then this can just be the address of the mode.
52 * NOTE: cannot be used with "timings" and also if this is specified
53 * then you cannot override the mode in the device tree.
55 const struct drm_display_mode *modes;
57 /** @num_modes: Number of elements in modes array. */
58 unsigned int num_modes;
61 * @timings: Pointer to array of display timings
63 * NOTE: cannot be used with "modes" and also these will be used to
64 * validate a device tree override if one is present.
66 const struct display_timing *timings;
68 /** @num_timings: Number of elements in timings array. */
69 unsigned int num_timings;
71 /** @bpc: Bits per color. */
74 /** @size: Structure containing the physical size of this panel. */
77 * @size.width: Width (in mm) of the active display area.
82 * @size.height: Height (in mm) of the active display area.
87 /** @delay: Structure containing various delay values for this panel. */
90 * @delay.prepare: Time for the panel to become ready.
92 * The time (in milliseconds) that it takes for the panel to
93 * become ready and start receiving video data
98 * @delay.enable: Time for the panel to display a valid frame.
100 * The time (in milliseconds) that it takes for the panel to
101 * display the first valid frame after starting to receive
107 * @delay.disable: Time for the panel to turn the display off.
109 * The time (in milliseconds) that it takes for the panel to
110 * turn the display off (no content is visible).
112 unsigned int disable;
115 * @delay.unprepare: Time to power down completely.
117 * The time (in milliseconds) that it takes for the panel
118 * to power itself down completely.
120 * This time is used to prevent a future "prepare" from
121 * starting until at least this many milliseconds has passed.
122 * If at prepare time less time has passed since unprepare
123 * finished, the driver waits for the remaining time.
125 unsigned int unprepare;
128 /** @bus_format: See MEDIA_BUS_FMT_... defines. */
131 /** @bus_flags: See DRM_BUS_FLAG_... defines. */
134 /** @connector_type: LVDS, eDP, DSI, DPI, etc. */
138 struct panel_simple {
139 struct drm_panel base;
144 ktime_t unprepared_time;
146 const struct panel_desc *desc;
148 struct regulator *supply;
149 struct i2c_adapter *ddc;
151 struct gpio_desc *enable_gpio;
155 struct drm_display_mode override_mode;
157 enum drm_panel_orientation orientation;
160 static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
162 return container_of(panel, struct panel_simple, base);
165 static unsigned int panel_simple_get_timings_modes(struct panel_simple *panel,
166 struct drm_connector *connector)
168 struct drm_display_mode *mode;
169 unsigned int i, num = 0;
171 for (i = 0; i < panel->desc->num_timings; i++) {
172 const struct display_timing *dt = &panel->desc->timings[i];
175 videomode_from_timing(dt, &vm);
176 mode = drm_mode_create(connector->dev);
178 dev_err(panel->base.dev, "failed to add mode %ux%u\n",
179 dt->hactive.typ, dt->vactive.typ);
183 drm_display_mode_from_videomode(&vm, mode);
185 mode->type |= DRM_MODE_TYPE_DRIVER;
187 if (panel->desc->num_timings == 1)
188 mode->type |= DRM_MODE_TYPE_PREFERRED;
190 drm_mode_probed_add(connector, mode);
197 static unsigned int panel_simple_get_display_modes(struct panel_simple *panel,
198 struct drm_connector *connector)
200 struct drm_display_mode *mode;
201 unsigned int i, num = 0;
203 for (i = 0; i < panel->desc->num_modes; i++) {
204 const struct drm_display_mode *m = &panel->desc->modes[i];
206 mode = drm_mode_duplicate(connector->dev, m);
208 dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n",
209 m->hdisplay, m->vdisplay,
210 drm_mode_vrefresh(m));
214 mode->type |= DRM_MODE_TYPE_DRIVER;
216 if (panel->desc->num_modes == 1)
217 mode->type |= DRM_MODE_TYPE_PREFERRED;
219 drm_mode_set_name(mode);
221 drm_mode_probed_add(connector, mode);
228 static int panel_simple_get_non_edid_modes(struct panel_simple *panel,
229 struct drm_connector *connector)
231 struct drm_display_mode *mode;
232 bool has_override = panel->override_mode.type;
233 unsigned int num = 0;
239 mode = drm_mode_duplicate(connector->dev,
240 &panel->override_mode);
242 drm_mode_probed_add(connector, mode);
245 dev_err(panel->base.dev, "failed to add override mode\n");
249 /* Only add timings if override was not there or failed to validate */
250 if (num == 0 && panel->desc->num_timings)
251 num = panel_simple_get_timings_modes(panel, connector);
254 * Only add fixed modes if timings/override added no mode.
256 * We should only ever have either the display timings specified
257 * or a fixed mode. Anything else is rather bogus.
259 WARN_ON(panel->desc->num_timings && panel->desc->num_modes);
261 num = panel_simple_get_display_modes(panel, connector);
263 connector->display_info.bpc = panel->desc->bpc;
264 connector->display_info.width_mm = panel->desc->size.width;
265 connector->display_info.height_mm = panel->desc->size.height;
266 if (panel->desc->bus_format)
267 drm_display_info_set_bus_formats(&connector->display_info,
268 &panel->desc->bus_format, 1);
269 connector->display_info.bus_flags = panel->desc->bus_flags;
274 static void panel_simple_wait(ktime_t start_ktime, unsigned int min_ms)
276 ktime_t now_ktime, min_ktime;
281 min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms));
282 now_ktime = ktime_get_boottime();
284 if (ktime_before(now_ktime, min_ktime))
285 msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1);
288 static int panel_simple_disable(struct drm_panel *panel)
290 struct panel_simple *p = to_panel_simple(panel);
295 if (p->desc->delay.disable)
296 msleep(p->desc->delay.disable);
303 static int panel_simple_suspend(struct device *dev)
305 struct panel_simple *p = dev_get_drvdata(dev);
307 gpiod_set_value_cansleep(p->enable_gpio, 0);
308 regulator_disable(p->supply);
309 p->unprepared_time = ktime_get_boottime();
317 static int panel_simple_unprepare(struct drm_panel *panel)
319 struct panel_simple *p = to_panel_simple(panel);
322 /* Unpreparing when already unprepared is a no-op */
326 pm_runtime_mark_last_busy(panel->dev);
327 ret = pm_runtime_put_autosuspend(panel->dev);
335 static int panel_simple_resume(struct device *dev)
337 struct panel_simple *p = dev_get_drvdata(dev);
340 panel_simple_wait(p->unprepared_time, p->desc->delay.unprepare);
342 err = regulator_enable(p->supply);
344 dev_err(dev, "failed to enable supply: %d\n", err);
348 gpiod_set_value_cansleep(p->enable_gpio, 1);
350 if (p->desc->delay.prepare)
351 msleep(p->desc->delay.prepare);
356 static int panel_simple_prepare(struct drm_panel *panel)
358 struct panel_simple *p = to_panel_simple(panel);
361 /* Preparing when already prepared is a no-op */
365 ret = pm_runtime_get_sync(panel->dev);
367 pm_runtime_put_autosuspend(panel->dev);
376 static int panel_simple_enable(struct drm_panel *panel)
378 struct panel_simple *p = to_panel_simple(panel);
383 if (p->desc->delay.enable)
384 msleep(p->desc->delay.enable);
391 static int panel_simple_get_modes(struct drm_panel *panel,
392 struct drm_connector *connector)
394 struct panel_simple *p = to_panel_simple(panel);
397 /* probe EDID if a DDC bus is available */
399 pm_runtime_get_sync(panel->dev);
402 p->edid = drm_get_edid(connector, p->ddc);
405 num += drm_add_edid_modes(connector, p->edid);
407 pm_runtime_mark_last_busy(panel->dev);
408 pm_runtime_put_autosuspend(panel->dev);
411 /* add hard-coded panel modes */
412 num += panel_simple_get_non_edid_modes(p, connector);
415 * TODO: Remove once all drm drivers call
416 * drm_connector_set_orientation_from_panel()
418 drm_connector_set_panel_orientation(connector, p->orientation);
423 static int panel_simple_get_timings(struct drm_panel *panel,
424 unsigned int num_timings,
425 struct display_timing *timings)
427 struct panel_simple *p = to_panel_simple(panel);
430 if (p->desc->num_timings < num_timings)
431 num_timings = p->desc->num_timings;
434 for (i = 0; i < num_timings; i++)
435 timings[i] = p->desc->timings[i];
437 return p->desc->num_timings;
440 static enum drm_panel_orientation panel_simple_get_orientation(struct drm_panel *panel)
442 struct panel_simple *p = to_panel_simple(panel);
444 return p->orientation;
447 static const struct drm_panel_funcs panel_simple_funcs = {
448 .disable = panel_simple_disable,
449 .unprepare = panel_simple_unprepare,
450 .prepare = panel_simple_prepare,
451 .enable = panel_simple_enable,
452 .get_modes = panel_simple_get_modes,
453 .get_orientation = panel_simple_get_orientation,
454 .get_timings = panel_simple_get_timings,
457 static struct panel_desc panel_dpi;
459 static int panel_dpi_probe(struct device *dev,
460 struct panel_simple *panel)
462 struct display_timing *timing;
463 const struct device_node *np;
464 struct panel_desc *desc;
465 unsigned int bus_flags;
470 desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
474 timing = devm_kzalloc(dev, sizeof(*timing), GFP_KERNEL);
478 ret = of_get_display_timing(np, "panel-timing", timing);
480 dev_err(dev, "%pOF: no panel-timing node found for \"panel-dpi\" binding\n",
485 desc->timings = timing;
486 desc->num_timings = 1;
488 of_property_read_u32(np, "width-mm", &desc->size.width);
489 of_property_read_u32(np, "height-mm", &desc->size.height);
491 /* Extract bus_flags from display_timing */
493 vm.flags = timing->flags;
494 drm_bus_flags_from_videomode(&vm, &bus_flags);
495 desc->bus_flags = bus_flags;
497 /* We do not know the connector for the DT node, so guess it */
498 desc->connector_type = DRM_MODE_CONNECTOR_DPI;
505 #define PANEL_SIMPLE_BOUNDS_CHECK(to_check, bounds, field) \
506 (to_check->field.typ >= bounds->field.min && \
507 to_check->field.typ <= bounds->field.max)
508 static void panel_simple_parse_panel_timing_node(struct device *dev,
509 struct panel_simple *panel,
510 const struct display_timing *ot)
512 const struct panel_desc *desc = panel->desc;
516 if (WARN_ON(desc->num_modes)) {
517 dev_err(dev, "Reject override mode: panel has a fixed mode\n");
520 if (WARN_ON(!desc->num_timings)) {
521 dev_err(dev, "Reject override mode: no timings specified\n");
525 for (i = 0; i < panel->desc->num_timings; i++) {
526 const struct display_timing *dt = &panel->desc->timings[i];
528 if (!PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hactive) ||
529 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hfront_porch) ||
530 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hback_porch) ||
531 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hsync_len) ||
532 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vactive) ||
533 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vfront_porch) ||
534 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vback_porch) ||
535 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vsync_len))
538 if (ot->flags != dt->flags)
541 videomode_from_timing(ot, &vm);
542 drm_display_mode_from_videomode(&vm, &panel->override_mode);
543 panel->override_mode.type |= DRM_MODE_TYPE_DRIVER |
544 DRM_MODE_TYPE_PREFERRED;
548 if (WARN_ON(!panel->override_mode.type))
549 dev_err(dev, "Reject override mode: No display_timing found\n");
552 static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
554 struct panel_simple *panel;
555 struct display_timing dt;
556 struct device_node *ddc;
561 panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
565 panel->enabled = false;
568 panel->supply = devm_regulator_get(dev, "power");
569 if (IS_ERR(panel->supply))
570 return PTR_ERR(panel->supply);
572 panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
574 if (IS_ERR(panel->enable_gpio))
575 return dev_err_probe(dev, PTR_ERR(panel->enable_gpio),
576 "failed to request GPIO\n");
578 err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation);
580 dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err);
584 ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
586 panel->ddc = of_find_i2c_adapter_by_node(ddc);
590 return -EPROBE_DEFER;
593 if (desc == &panel_dpi) {
594 /* Handle the generic panel-dpi binding */
595 err = panel_dpi_probe(dev, panel);
600 if (!of_get_display_timing(dev->of_node, "panel-timing", &dt))
601 panel_simple_parse_panel_timing_node(dev, panel, &dt);
604 connector_type = desc->connector_type;
605 /* Catch common mistakes for panels. */
606 switch (connector_type) {
608 dev_warn(dev, "Specify missing connector_type\n");
609 connector_type = DRM_MODE_CONNECTOR_DPI;
611 case DRM_MODE_CONNECTOR_LVDS:
612 WARN_ON(desc->bus_flags &
613 ~(DRM_BUS_FLAG_DE_LOW |
614 DRM_BUS_FLAG_DE_HIGH |
615 DRM_BUS_FLAG_DATA_MSB_TO_LSB |
616 DRM_BUS_FLAG_DATA_LSB_TO_MSB));
617 WARN_ON(desc->bus_format != MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
618 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_SPWG &&
619 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA);
620 WARN_ON(desc->bus_format == MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
622 WARN_ON((desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_SPWG ||
623 desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA) &&
626 case DRM_MODE_CONNECTOR_eDP:
627 dev_warn(dev, "eDP panels moved to panel-edp\n");
630 case DRM_MODE_CONNECTOR_DSI:
631 if (desc->bpc != 6 && desc->bpc != 8)
632 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
634 case DRM_MODE_CONNECTOR_DPI:
635 bus_flags = DRM_BUS_FLAG_DE_LOW |
636 DRM_BUS_FLAG_DE_HIGH |
637 DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE |
638 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
639 DRM_BUS_FLAG_DATA_MSB_TO_LSB |
640 DRM_BUS_FLAG_DATA_LSB_TO_MSB |
641 DRM_BUS_FLAG_SYNC_SAMPLE_POSEDGE |
642 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE;
643 if (desc->bus_flags & ~bus_flags)
644 dev_warn(dev, "Unexpected bus_flags(%d)\n", desc->bus_flags & ~bus_flags);
645 if (!(desc->bus_flags & bus_flags))
646 dev_warn(dev, "Specify missing bus_flags\n");
647 if (desc->bus_format == 0)
648 dev_warn(dev, "Specify missing bus_format\n");
649 if (desc->bpc != 6 && desc->bpc != 8)
650 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
653 dev_warn(dev, "Specify a valid connector_type: %d\n", desc->connector_type);
654 connector_type = DRM_MODE_CONNECTOR_DPI;
658 dev_set_drvdata(dev, panel);
661 * We use runtime PM for prepare / unprepare since those power the panel
662 * on and off and those can be very slow operations. This is important
663 * to optimize powering the panel on briefly to read the EDID before
664 * fully enabling the panel.
666 pm_runtime_enable(dev);
667 pm_runtime_set_autosuspend_delay(dev, 1000);
668 pm_runtime_use_autosuspend(dev);
670 drm_panel_init(&panel->base, dev, &panel_simple_funcs, connector_type);
672 err = drm_panel_of_backlight(&panel->base);
674 dev_err_probe(dev, err, "Could not find backlight\n");
675 goto disable_pm_runtime;
678 drm_panel_add(&panel->base);
683 pm_runtime_dont_use_autosuspend(dev);
684 pm_runtime_disable(dev);
687 put_device(&panel->ddc->dev);
692 static void panel_simple_remove(struct device *dev)
694 struct panel_simple *panel = dev_get_drvdata(dev);
696 drm_panel_remove(&panel->base);
697 drm_panel_disable(&panel->base);
698 drm_panel_unprepare(&panel->base);
700 pm_runtime_dont_use_autosuspend(dev);
701 pm_runtime_disable(dev);
703 put_device(&panel->ddc->dev);
706 static void panel_simple_shutdown(struct device *dev)
708 struct panel_simple *panel = dev_get_drvdata(dev);
710 drm_panel_disable(&panel->base);
711 drm_panel_unprepare(&panel->base);
714 static const struct drm_display_mode ampire_am_1280800n3tzqw_t00h_mode = {
717 .hsync_start = 1280 + 40,
718 .hsync_end = 1280 + 40 + 80,
719 .htotal = 1280 + 40 + 80 + 40,
721 .vsync_start = 800 + 3,
722 .vsync_end = 800 + 3 + 10,
723 .vtotal = 800 + 3 + 10 + 10,
724 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
727 static const struct panel_desc ampire_am_1280800n3tzqw_t00h = {
728 .modes = &ire_am_1280800n3tzqw_t00h_mode,
735 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
736 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
737 .connector_type = DRM_MODE_CONNECTOR_LVDS,
740 static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
743 .hsync_start = 480 + 2,
744 .hsync_end = 480 + 2 + 41,
745 .htotal = 480 + 2 + 41 + 2,
747 .vsync_start = 272 + 2,
748 .vsync_end = 272 + 2 + 10,
749 .vtotal = 272 + 2 + 10 + 2,
750 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
753 static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
754 .modes = &ire_am_480272h3tmqw_t01h_mode,
761 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
764 static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
767 .hsync_start = 800 + 0,
768 .hsync_end = 800 + 0 + 255,
769 .htotal = 800 + 0 + 255 + 0,
771 .vsync_start = 480 + 2,
772 .vsync_end = 480 + 2 + 45,
773 .vtotal = 480 + 2 + 45 + 0,
774 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
777 static const struct display_timing ampire_am_800480l1tmqw_t00h_timing = {
778 .pixelclock = { 29930000, 33260000, 36590000 },
779 .hactive = { 800, 800, 800 },
780 .hfront_porch = { 1, 40, 168 },
781 .hback_porch = { 88, 88, 88 },
782 .hsync_len = { 1, 128, 128 },
783 .vactive = { 480, 480, 480 },
784 .vfront_porch = { 1, 35, 37 },
785 .vback_porch = { 8, 8, 8 },
786 .vsync_len = { 1, 2, 2 },
787 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
788 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
789 DISPLAY_FLAGS_SYNC_POSEDGE,
792 static const struct panel_desc ampire_am_800480l1tmqw_t00h = {
793 .timings = &ire_am_800480l1tmqw_t00h_timing,
800 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
801 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
802 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
803 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
804 .connector_type = DRM_MODE_CONNECTOR_DPI,
807 static const struct panel_desc ampire_am800480r3tmqwa1h = {
808 .modes = &ire_am800480r3tmqwa1h_mode,
815 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
818 static const struct display_timing ampire_am800600p5tmqw_tb8h_timing = {
819 .pixelclock = { 34500000, 39600000, 50400000 },
820 .hactive = { 800, 800, 800 },
821 .hfront_porch = { 12, 112, 312 },
822 .hback_porch = { 87, 87, 48 },
823 .hsync_len = { 1, 1, 40 },
824 .vactive = { 600, 600, 600 },
825 .vfront_porch = { 1, 21, 61 },
826 .vback_porch = { 38, 38, 19 },
827 .vsync_len = { 1, 1, 20 },
828 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
829 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
830 DISPLAY_FLAGS_SYNC_POSEDGE,
833 static const struct panel_desc ampire_am800600p5tmqwtb8h = {
834 .timings = &ire_am800600p5tmqw_tb8h_timing,
841 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
842 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
843 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
844 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
845 .connector_type = DRM_MODE_CONNECTOR_DPI,
848 static const struct display_timing santek_st0700i5y_rbslw_f_timing = {
849 .pixelclock = { 26400000, 33300000, 46800000 },
850 .hactive = { 800, 800, 800 },
851 .hfront_porch = { 16, 210, 354 },
852 .hback_porch = { 45, 36, 6 },
853 .hsync_len = { 1, 10, 40 },
854 .vactive = { 480, 480, 480 },
855 .vfront_porch = { 7, 22, 147 },
856 .vback_porch = { 22, 13, 3 },
857 .vsync_len = { 1, 10, 20 },
858 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
859 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE
862 static const struct panel_desc armadeus_st0700_adapt = {
863 .timings = &santek_st0700i5y_rbslw_f_timing,
870 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
871 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
874 static const struct drm_display_mode auo_b101aw03_mode = {
877 .hsync_start = 1024 + 156,
878 .hsync_end = 1024 + 156 + 8,
879 .htotal = 1024 + 156 + 8 + 156,
881 .vsync_start = 600 + 16,
882 .vsync_end = 600 + 16 + 6,
883 .vtotal = 600 + 16 + 6 + 16,
886 static const struct panel_desc auo_b101aw03 = {
887 .modes = &auo_b101aw03_mode,
894 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
895 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
896 .connector_type = DRM_MODE_CONNECTOR_LVDS,
899 static const struct drm_display_mode auo_b101xtn01_mode = {
902 .hsync_start = 1366 + 20,
903 .hsync_end = 1366 + 20 + 70,
904 .htotal = 1366 + 20 + 70,
906 .vsync_start = 768 + 14,
907 .vsync_end = 768 + 14 + 42,
908 .vtotal = 768 + 14 + 42,
909 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
912 static const struct panel_desc auo_b101xtn01 = {
913 .modes = &auo_b101xtn01_mode,
922 static const struct drm_display_mode auo_b116xw03_mode = {
925 .hsync_start = 1366 + 40,
926 .hsync_end = 1366 + 40 + 40,
927 .htotal = 1366 + 40 + 40 + 32,
929 .vsync_start = 768 + 10,
930 .vsync_end = 768 + 10 + 12,
931 .vtotal = 768 + 10 + 12 + 6,
932 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
935 static const struct panel_desc auo_b116xw03 = {
936 .modes = &auo_b116xw03_mode,
949 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
950 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
951 .connector_type = DRM_MODE_CONNECTOR_LVDS,
954 static const struct display_timing auo_g070vvn01_timings = {
955 .pixelclock = { 33300000, 34209000, 45000000 },
956 .hactive = { 800, 800, 800 },
957 .hfront_porch = { 20, 40, 200 },
958 .hback_porch = { 87, 40, 1 },
959 .hsync_len = { 1, 48, 87 },
960 .vactive = { 480, 480, 480 },
961 .vfront_porch = { 5, 13, 200 },
962 .vback_porch = { 31, 31, 29 },
963 .vsync_len = { 1, 1, 3 },
966 static const struct panel_desc auo_g070vvn01 = {
967 .timings = &auo_g070vvn01_timings,
982 static const struct drm_display_mode auo_g101evn010_mode = {
985 .hsync_start = 1280 + 82,
986 .hsync_end = 1280 + 82 + 2,
987 .htotal = 1280 + 82 + 2 + 84,
989 .vsync_start = 800 + 8,
990 .vsync_end = 800 + 8 + 2,
991 .vtotal = 800 + 8 + 2 + 6,
994 static const struct panel_desc auo_g101evn010 = {
995 .modes = &auo_g101evn010_mode,
1002 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1003 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1006 static const struct drm_display_mode auo_g104sn02_mode = {
1009 .hsync_start = 800 + 40,
1010 .hsync_end = 800 + 40 + 216,
1011 .htotal = 800 + 40 + 216 + 128,
1013 .vsync_start = 600 + 10,
1014 .vsync_end = 600 + 10 + 35,
1015 .vtotal = 600 + 10 + 35 + 2,
1018 static const struct panel_desc auo_g104sn02 = {
1019 .modes = &auo_g104sn02_mode,
1026 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1027 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1030 static const struct display_timing auo_g121ean01_timing = {
1031 .pixelclock = { 60000000, 74400000, 90000000 },
1032 .hactive = { 1280, 1280, 1280 },
1033 .hfront_porch = { 20, 50, 100 },
1034 .hback_porch = { 20, 50, 100 },
1035 .hsync_len = { 30, 100, 200 },
1036 .vactive = { 800, 800, 800 },
1037 .vfront_porch = { 2, 10, 25 },
1038 .vback_porch = { 2, 10, 25 },
1039 .vsync_len = { 4, 18, 50 },
1042 static const struct panel_desc auo_g121ean01 = {
1043 .timings = &auo_g121ean01_timing,
1050 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1051 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1054 static const struct display_timing auo_g133han01_timings = {
1055 .pixelclock = { 134000000, 141200000, 149000000 },
1056 .hactive = { 1920, 1920, 1920 },
1057 .hfront_porch = { 39, 58, 77 },
1058 .hback_porch = { 59, 88, 117 },
1059 .hsync_len = { 28, 42, 56 },
1060 .vactive = { 1080, 1080, 1080 },
1061 .vfront_porch = { 3, 8, 11 },
1062 .vback_porch = { 5, 14, 19 },
1063 .vsync_len = { 4, 14, 19 },
1066 static const struct panel_desc auo_g133han01 = {
1067 .timings = &auo_g133han01_timings,
1080 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1081 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1084 static const struct drm_display_mode auo_g156xtn01_mode = {
1087 .hsync_start = 1366 + 33,
1088 .hsync_end = 1366 + 33 + 67,
1091 .vsync_start = 768 + 4,
1092 .vsync_end = 768 + 4 + 4,
1096 static const struct panel_desc auo_g156xtn01 = {
1097 .modes = &auo_g156xtn01_mode,
1104 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1105 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1108 static const struct display_timing auo_g185han01_timings = {
1109 .pixelclock = { 120000000, 144000000, 175000000 },
1110 .hactive = { 1920, 1920, 1920 },
1111 .hfront_porch = { 36, 120, 148 },
1112 .hback_porch = { 24, 88, 108 },
1113 .hsync_len = { 20, 48, 64 },
1114 .vactive = { 1080, 1080, 1080 },
1115 .vfront_porch = { 6, 10, 40 },
1116 .vback_porch = { 2, 5, 20 },
1117 .vsync_len = { 2, 5, 20 },
1120 static const struct panel_desc auo_g185han01 = {
1121 .timings = &auo_g185han01_timings,
1134 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1135 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1138 static const struct display_timing auo_g190ean01_timings = {
1139 .pixelclock = { 90000000, 108000000, 135000000 },
1140 .hactive = { 1280, 1280, 1280 },
1141 .hfront_porch = { 126, 184, 1266 },
1142 .hback_porch = { 84, 122, 844 },
1143 .hsync_len = { 70, 102, 704 },
1144 .vactive = { 1024, 1024, 1024 },
1145 .vfront_porch = { 4, 26, 76 },
1146 .vback_porch = { 2, 8, 25 },
1147 .vsync_len = { 2, 8, 25 },
1150 static const struct panel_desc auo_g190ean01 = {
1151 .timings = &auo_g190ean01_timings,
1164 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1165 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1168 static const struct display_timing auo_p320hvn03_timings = {
1169 .pixelclock = { 106000000, 148500000, 164000000 },
1170 .hactive = { 1920, 1920, 1920 },
1171 .hfront_porch = { 25, 50, 130 },
1172 .hback_porch = { 25, 50, 130 },
1173 .hsync_len = { 20, 40, 105 },
1174 .vactive = { 1080, 1080, 1080 },
1175 .vfront_porch = { 8, 17, 150 },
1176 .vback_porch = { 8, 17, 150 },
1177 .vsync_len = { 4, 11, 100 },
1180 static const struct panel_desc auo_p320hvn03 = {
1181 .timings = &auo_p320hvn03_timings,
1193 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1194 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1197 static const struct drm_display_mode auo_t215hvn01_mode = {
1200 .hsync_start = 1920 + 88,
1201 .hsync_end = 1920 + 88 + 44,
1202 .htotal = 1920 + 88 + 44 + 148,
1204 .vsync_start = 1080 + 4,
1205 .vsync_end = 1080 + 4 + 5,
1206 .vtotal = 1080 + 4 + 5 + 36,
1209 static const struct panel_desc auo_t215hvn01 = {
1210 .modes = &auo_t215hvn01_mode,
1221 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1222 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1225 static const struct drm_display_mode avic_tm070ddh03_mode = {
1228 .hsync_start = 1024 + 160,
1229 .hsync_end = 1024 + 160 + 4,
1230 .htotal = 1024 + 160 + 4 + 156,
1232 .vsync_start = 600 + 17,
1233 .vsync_end = 600 + 17 + 1,
1234 .vtotal = 600 + 17 + 1 + 17,
1237 static const struct panel_desc avic_tm070ddh03 = {
1238 .modes = &avic_tm070ddh03_mode,
1252 static const struct drm_display_mode bananapi_s070wv20_ct16_mode = {
1255 .hsync_start = 800 + 40,
1256 .hsync_end = 800 + 40 + 48,
1257 .htotal = 800 + 40 + 48 + 40,
1259 .vsync_start = 480 + 13,
1260 .vsync_end = 480 + 13 + 3,
1261 .vtotal = 480 + 13 + 3 + 29,
1264 static const struct panel_desc bananapi_s070wv20_ct16 = {
1265 .modes = &bananapi_s070wv20_ct16_mode,
1274 static const struct display_timing boe_ev121wxm_n10_1850_timing = {
1275 .pixelclock = { 69922000, 71000000, 72293000 },
1276 .hactive = { 1280, 1280, 1280 },
1277 .hfront_porch = { 48, 48, 48 },
1278 .hback_porch = { 80, 80, 80 },
1279 .hsync_len = { 32, 32, 32 },
1280 .vactive = { 800, 800, 800 },
1281 .vfront_porch = { 3, 3, 3 },
1282 .vback_porch = { 14, 14, 14 },
1283 .vsync_len = { 6, 6, 6 },
1286 static const struct panel_desc boe_ev121wxm_n10_1850 = {
1287 .timings = &boe_ev121wxm_n10_1850_timing,
1300 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1301 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1302 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1305 static const struct drm_display_mode boe_hv070wsa_mode = {
1308 .hsync_start = 1024 + 30,
1309 .hsync_end = 1024 + 30 + 30,
1310 .htotal = 1024 + 30 + 30 + 30,
1312 .vsync_start = 600 + 10,
1313 .vsync_end = 600 + 10 + 10,
1314 .vtotal = 600 + 10 + 10 + 10,
1317 static const struct panel_desc boe_hv070wsa = {
1318 .modes = &boe_hv070wsa_mode,
1325 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1326 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1327 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1330 static const struct drm_display_mode cdtech_s043wq26h_ct7_mode = {
1333 .hsync_start = 480 + 5,
1334 .hsync_end = 480 + 5 + 5,
1335 .htotal = 480 + 5 + 5 + 40,
1337 .vsync_start = 272 + 8,
1338 .vsync_end = 272 + 8 + 8,
1339 .vtotal = 272 + 8 + 8 + 8,
1340 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1343 static const struct panel_desc cdtech_s043wq26h_ct7 = {
1344 .modes = &cdtech_s043wq26h_ct7_mode,
1351 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1354 /* S070PWS19HP-FC21 2017/04/22 */
1355 static const struct drm_display_mode cdtech_s070pws19hp_fc21_mode = {
1358 .hsync_start = 1024 + 160,
1359 .hsync_end = 1024 + 160 + 20,
1360 .htotal = 1024 + 160 + 20 + 140,
1362 .vsync_start = 600 + 12,
1363 .vsync_end = 600 + 12 + 3,
1364 .vtotal = 600 + 12 + 3 + 20,
1365 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1368 static const struct panel_desc cdtech_s070pws19hp_fc21 = {
1369 .modes = &cdtech_s070pws19hp_fc21_mode,
1376 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1377 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1378 .connector_type = DRM_MODE_CONNECTOR_DPI,
1381 /* S070SWV29HG-DC44 2017/09/21 */
1382 static const struct drm_display_mode cdtech_s070swv29hg_dc44_mode = {
1385 .hsync_start = 800 + 210,
1386 .hsync_end = 800 + 210 + 2,
1387 .htotal = 800 + 210 + 2 + 44,
1389 .vsync_start = 480 + 22,
1390 .vsync_end = 480 + 22 + 2,
1391 .vtotal = 480 + 22 + 2 + 21,
1392 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1395 static const struct panel_desc cdtech_s070swv29hg_dc44 = {
1396 .modes = &cdtech_s070swv29hg_dc44_mode,
1403 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1404 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1405 .connector_type = DRM_MODE_CONNECTOR_DPI,
1408 static const struct drm_display_mode cdtech_s070wv95_ct16_mode = {
1411 .hsync_start = 800 + 40,
1412 .hsync_end = 800 + 40 + 40,
1413 .htotal = 800 + 40 + 40 + 48,
1415 .vsync_start = 480 + 29,
1416 .vsync_end = 480 + 29 + 13,
1417 .vtotal = 480 + 29 + 13 + 3,
1418 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1421 static const struct panel_desc cdtech_s070wv95_ct16 = {
1422 .modes = &cdtech_s070wv95_ct16_mode,
1431 static const struct display_timing chefree_ch101olhlwh_002_timing = {
1432 .pixelclock = { 68900000, 71100000, 73400000 },
1433 .hactive = { 1280, 1280, 1280 },
1434 .hfront_porch = { 65, 80, 95 },
1435 .hback_porch = { 64, 79, 94 },
1436 .hsync_len = { 1, 1, 1 },
1437 .vactive = { 800, 800, 800 },
1438 .vfront_porch = { 7, 11, 14 },
1439 .vback_porch = { 7, 11, 14 },
1440 .vsync_len = { 1, 1, 1 },
1441 .flags = DISPLAY_FLAGS_DE_HIGH,
1444 static const struct panel_desc chefree_ch101olhlwh_002 = {
1445 .timings = &chefree_ch101olhlwh_002_timing,
1456 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1457 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1458 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1461 static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
1464 .hsync_start = 800 + 49,
1465 .hsync_end = 800 + 49 + 33,
1466 .htotal = 800 + 49 + 33 + 17,
1468 .vsync_start = 1280 + 1,
1469 .vsync_end = 1280 + 1 + 7,
1470 .vtotal = 1280 + 1 + 7 + 15,
1471 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1474 static const struct panel_desc chunghwa_claa070wp03xg = {
1475 .modes = &chunghwa_claa070wp03xg_mode,
1482 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1483 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1484 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1487 static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
1490 .hsync_start = 1366 + 58,
1491 .hsync_end = 1366 + 58 + 58,
1492 .htotal = 1366 + 58 + 58 + 58,
1494 .vsync_start = 768 + 4,
1495 .vsync_end = 768 + 4 + 4,
1496 .vtotal = 768 + 4 + 4 + 4,
1499 static const struct panel_desc chunghwa_claa101wa01a = {
1500 .modes = &chunghwa_claa101wa01a_mode,
1507 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1508 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1509 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1512 static const struct drm_display_mode chunghwa_claa101wb01_mode = {
1515 .hsync_start = 1366 + 48,
1516 .hsync_end = 1366 + 48 + 32,
1517 .htotal = 1366 + 48 + 32 + 20,
1519 .vsync_start = 768 + 16,
1520 .vsync_end = 768 + 16 + 8,
1521 .vtotal = 768 + 16 + 8 + 16,
1524 static const struct panel_desc chunghwa_claa101wb01 = {
1525 .modes = &chunghwa_claa101wb01_mode,
1532 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1533 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1534 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1537 static const struct display_timing dataimage_fg040346dsswbg04_timing = {
1538 .pixelclock = { 5000000, 9000000, 12000000 },
1539 .hactive = { 480, 480, 480 },
1540 .hfront_porch = { 12, 12, 12 },
1541 .hback_porch = { 12, 12, 12 },
1542 .hsync_len = { 21, 21, 21 },
1543 .vactive = { 272, 272, 272 },
1544 .vfront_porch = { 4, 4, 4 },
1545 .vback_porch = { 4, 4, 4 },
1546 .vsync_len = { 8, 8, 8 },
1549 static const struct panel_desc dataimage_fg040346dsswbg04 = {
1550 .timings = &dataimage_fg040346dsswbg04_timing,
1557 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1558 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1559 .connector_type = DRM_MODE_CONNECTOR_DPI,
1562 static const struct display_timing dataimage_fg1001l0dsswmg01_timing = {
1563 .pixelclock = { 68900000, 71110000, 73400000 },
1564 .hactive = { 1280, 1280, 1280 },
1565 .vactive = { 800, 800, 800 },
1566 .hback_porch = { 100, 100, 100 },
1567 .hfront_porch = { 100, 100, 100 },
1568 .vback_porch = { 5, 5, 5 },
1569 .vfront_porch = { 5, 5, 5 },
1570 .hsync_len = { 24, 24, 24 },
1571 .vsync_len = { 3, 3, 3 },
1572 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
1573 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
1576 static const struct panel_desc dataimage_fg1001l0dsswmg01 = {
1577 .timings = &dataimage_fg1001l0dsswmg01_timing,
1586 static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
1589 .hsync_start = 800 + 40,
1590 .hsync_end = 800 + 40 + 128,
1591 .htotal = 800 + 40 + 128 + 88,
1593 .vsync_start = 480 + 10,
1594 .vsync_end = 480 + 10 + 2,
1595 .vtotal = 480 + 10 + 2 + 33,
1596 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1599 static const struct panel_desc dataimage_scf0700c48ggu18 = {
1600 .modes = &dataimage_scf0700c48ggu18_mode,
1607 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1608 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1611 static const struct display_timing dlc_dlc0700yzg_1_timing = {
1612 .pixelclock = { 45000000, 51200000, 57000000 },
1613 .hactive = { 1024, 1024, 1024 },
1614 .hfront_porch = { 100, 106, 113 },
1615 .hback_porch = { 100, 106, 113 },
1616 .hsync_len = { 100, 108, 114 },
1617 .vactive = { 600, 600, 600 },
1618 .vfront_porch = { 8, 11, 15 },
1619 .vback_porch = { 8, 11, 15 },
1620 .vsync_len = { 9, 13, 15 },
1621 .flags = DISPLAY_FLAGS_DE_HIGH,
1624 static const struct panel_desc dlc_dlc0700yzg_1 = {
1625 .timings = &dlc_dlc0700yzg_1_timing,
1637 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1638 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1641 static const struct display_timing dlc_dlc1010gig_timing = {
1642 .pixelclock = { 68900000, 71100000, 73400000 },
1643 .hactive = { 1280, 1280, 1280 },
1644 .hfront_porch = { 43, 53, 63 },
1645 .hback_porch = { 43, 53, 63 },
1646 .hsync_len = { 44, 54, 64 },
1647 .vactive = { 800, 800, 800 },
1648 .vfront_porch = { 5, 8, 11 },
1649 .vback_porch = { 5, 8, 11 },
1650 .vsync_len = { 5, 7, 11 },
1651 .flags = DISPLAY_FLAGS_DE_HIGH,
1654 static const struct panel_desc dlc_dlc1010gig = {
1655 .timings = &dlc_dlc1010gig_timing,
1668 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1669 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1672 static const struct drm_display_mode edt_et035012dm6_mode = {
1675 .hsync_start = 320 + 20,
1676 .hsync_end = 320 + 20 + 30,
1677 .htotal = 320 + 20 + 68,
1679 .vsync_start = 240 + 4,
1680 .vsync_end = 240 + 4 + 4,
1681 .vtotal = 240 + 4 + 4 + 14,
1682 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1685 static const struct panel_desc edt_et035012dm6 = {
1686 .modes = &edt_et035012dm6_mode,
1693 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1694 .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
1697 static const struct drm_display_mode edt_etm0350g0dh6_mode = {
1700 .hsync_start = 320 + 20,
1701 .hsync_end = 320 + 20 + 68,
1702 .htotal = 320 + 20 + 68,
1704 .vsync_start = 240 + 4,
1705 .vsync_end = 240 + 4 + 18,
1706 .vtotal = 240 + 4 + 18,
1707 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1710 static const struct panel_desc edt_etm0350g0dh6 = {
1711 .modes = &edt_etm0350g0dh6_mode,
1718 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1719 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1720 .connector_type = DRM_MODE_CONNECTOR_DPI,
1723 static const struct drm_display_mode edt_etm043080dh6gp_mode = {
1726 .hsync_start = 480 + 8,
1727 .hsync_end = 480 + 8 + 4,
1728 .htotal = 480 + 8 + 4 + 41,
1731 * IWG22M: Y resolution changed for "dc_linuxfb" module crashing while
1736 .vsync_start = 288 + 2,
1737 .vsync_end = 288 + 2 + 4,
1738 .vtotal = 288 + 2 + 4 + 10,
1741 static const struct panel_desc edt_etm043080dh6gp = {
1742 .modes = &edt_etm043080dh6gp_mode,
1749 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1750 .connector_type = DRM_MODE_CONNECTOR_DPI,
1753 static const struct drm_display_mode edt_etm0430g0dh6_mode = {
1756 .hsync_start = 480 + 2,
1757 .hsync_end = 480 + 2 + 41,
1758 .htotal = 480 + 2 + 41 + 2,
1760 .vsync_start = 272 + 2,
1761 .vsync_end = 272 + 2 + 10,
1762 .vtotal = 272 + 2 + 10 + 2,
1763 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1766 static const struct panel_desc edt_etm0430g0dh6 = {
1767 .modes = &edt_etm0430g0dh6_mode,
1774 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1775 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
1776 .connector_type = DRM_MODE_CONNECTOR_DPI,
1779 static const struct drm_display_mode edt_et057090dhu_mode = {
1782 .hsync_start = 640 + 16,
1783 .hsync_end = 640 + 16 + 30,
1784 .htotal = 640 + 16 + 30 + 114,
1786 .vsync_start = 480 + 10,
1787 .vsync_end = 480 + 10 + 3,
1788 .vtotal = 480 + 10 + 3 + 32,
1789 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1792 static const struct panel_desc edt_et057090dhu = {
1793 .modes = &edt_et057090dhu_mode,
1800 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1801 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1802 .connector_type = DRM_MODE_CONNECTOR_DPI,
1805 static const struct drm_display_mode edt_etm0700g0dh6_mode = {
1808 .hsync_start = 800 + 40,
1809 .hsync_end = 800 + 40 + 128,
1810 .htotal = 800 + 40 + 128 + 88,
1812 .vsync_start = 480 + 10,
1813 .vsync_end = 480 + 10 + 2,
1814 .vtotal = 480 + 10 + 2 + 33,
1815 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1818 static const struct panel_desc edt_etm0700g0dh6 = {
1819 .modes = &edt_etm0700g0dh6_mode,
1826 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1827 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1828 .connector_type = DRM_MODE_CONNECTOR_DPI,
1831 static const struct panel_desc edt_etm0700g0bdh6 = {
1832 .modes = &edt_etm0700g0dh6_mode,
1839 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1840 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1841 .connector_type = DRM_MODE_CONNECTOR_DPI,
1844 static const struct display_timing edt_etml0700y5dha_timing = {
1845 .pixelclock = { 40800000, 51200000, 67200000 },
1846 .hactive = { 1024, 1024, 1024 },
1847 .hfront_porch = { 30, 106, 125 },
1848 .hback_porch = { 30, 106, 125 },
1849 .hsync_len = { 30, 108, 126 },
1850 .vactive = { 600, 600, 600 },
1851 .vfront_porch = { 3, 12, 67},
1852 .vback_porch = { 3, 12, 67 },
1853 .vsync_len = { 4, 11, 66 },
1854 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
1855 DISPLAY_FLAGS_DE_HIGH,
1858 static const struct panel_desc edt_etml0700y5dha = {
1859 .timings = &edt_etml0700y5dha_timing,
1866 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1867 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1870 static const struct drm_display_mode edt_etmv570g2dhu_mode = {
1874 .hsync_end = 640 + 16,
1875 .htotal = 640 + 16 + 30 + 114,
1877 .vsync_start = 480 + 10,
1878 .vsync_end = 480 + 10 + 3,
1879 .vtotal = 480 + 10 + 3 + 35,
1880 .flags = DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_PHSYNC,
1883 static const struct panel_desc edt_etmv570g2dhu = {
1884 .modes = &edt_etmv570g2dhu_mode,
1891 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1892 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1893 .connector_type = DRM_MODE_CONNECTOR_DPI,
1896 static const struct display_timing eink_vb3300_kca_timing = {
1897 .pixelclock = { 40000000, 40000000, 40000000 },
1898 .hactive = { 334, 334, 334 },
1899 .hfront_porch = { 1, 1, 1 },
1900 .hback_porch = { 1, 1, 1 },
1901 .hsync_len = { 1, 1, 1 },
1902 .vactive = { 1405, 1405, 1405 },
1903 .vfront_porch = { 1, 1, 1 },
1904 .vback_porch = { 1, 1, 1 },
1905 .vsync_len = { 1, 1, 1 },
1906 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
1907 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
1910 static const struct panel_desc eink_vb3300_kca = {
1911 .timings = &eink_vb3300_kca_timing,
1918 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1919 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1920 .connector_type = DRM_MODE_CONNECTOR_DPI,
1923 static const struct display_timing evervision_vgg804821_timing = {
1924 .pixelclock = { 27600000, 33300000, 50000000 },
1925 .hactive = { 800, 800, 800 },
1926 .hfront_porch = { 40, 66, 70 },
1927 .hback_porch = { 40, 67, 70 },
1928 .hsync_len = { 40, 67, 70 },
1929 .vactive = { 480, 480, 480 },
1930 .vfront_porch = { 6, 10, 10 },
1931 .vback_porch = { 7, 11, 11 },
1932 .vsync_len = { 7, 11, 11 },
1933 .flags = DISPLAY_FLAGS_HSYNC_HIGH | DISPLAY_FLAGS_VSYNC_HIGH |
1934 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
1935 DISPLAY_FLAGS_SYNC_NEGEDGE,
1938 static const struct panel_desc evervision_vgg804821 = {
1939 .timings = &evervision_vgg804821_timing,
1946 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1947 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
1950 static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
1953 .hsync_start = 800 + 168,
1954 .hsync_end = 800 + 168 + 64,
1955 .htotal = 800 + 168 + 64 + 88,
1957 .vsync_start = 480 + 37,
1958 .vsync_end = 480 + 37 + 2,
1959 .vtotal = 480 + 37 + 2 + 8,
1962 static const struct panel_desc foxlink_fl500wvr00_a0t = {
1963 .modes = &foxlink_fl500wvr00_a0t_mode,
1970 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1973 static const struct drm_display_mode frida_frd350h54004_modes[] = {
1977 .hsync_start = 320 + 44,
1978 .hsync_end = 320 + 44 + 16,
1979 .htotal = 320 + 44 + 16 + 20,
1981 .vsync_start = 240 + 2,
1982 .vsync_end = 240 + 2 + 6,
1983 .vtotal = 240 + 2 + 6 + 2,
1984 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1989 .hsync_start = 320 + 56,
1990 .hsync_end = 320 + 56 + 16,
1991 .htotal = 320 + 56 + 16 + 40,
1993 .vsync_start = 240 + 2,
1994 .vsync_end = 240 + 2 + 6,
1995 .vtotal = 240 + 2 + 6 + 2,
1996 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2000 static const struct panel_desc frida_frd350h54004 = {
2001 .modes = frida_frd350h54004_modes,
2002 .num_modes = ARRAY_SIZE(frida_frd350h54004_modes),
2008 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2009 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2010 .connector_type = DRM_MODE_CONNECTOR_DPI,
2013 static const struct drm_display_mode friendlyarm_hd702e_mode = {
2016 .hsync_start = 800 + 20,
2017 .hsync_end = 800 + 20 + 24,
2018 .htotal = 800 + 20 + 24 + 20,
2020 .vsync_start = 1280 + 4,
2021 .vsync_end = 1280 + 4 + 8,
2022 .vtotal = 1280 + 4 + 8 + 4,
2023 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2026 static const struct panel_desc friendlyarm_hd702e = {
2027 .modes = &friendlyarm_hd702e_mode,
2035 static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
2038 .hsync_start = 480 + 5,
2039 .hsync_end = 480 + 5 + 1,
2040 .htotal = 480 + 5 + 1 + 40,
2042 .vsync_start = 272 + 8,
2043 .vsync_end = 272 + 8 + 1,
2044 .vtotal = 272 + 8 + 1 + 8,
2047 static const struct panel_desc giantplus_gpg482739qs5 = {
2048 .modes = &giantplus_gpg482739qs5_mode,
2055 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2058 static const struct display_timing giantplus_gpm940b0_timing = {
2059 .pixelclock = { 13500000, 27000000, 27500000 },
2060 .hactive = { 320, 320, 320 },
2061 .hfront_porch = { 14, 686, 718 },
2062 .hback_porch = { 50, 70, 255 },
2063 .hsync_len = { 1, 1, 1 },
2064 .vactive = { 240, 240, 240 },
2065 .vfront_porch = { 1, 1, 179 },
2066 .vback_porch = { 1, 21, 31 },
2067 .vsync_len = { 1, 1, 6 },
2068 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
2071 static const struct panel_desc giantplus_gpm940b0 = {
2072 .timings = &giantplus_gpm940b0_timing,
2079 .bus_format = MEDIA_BUS_FMT_RGB888_3X8,
2080 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2083 static const struct display_timing hannstar_hsd070pww1_timing = {
2084 .pixelclock = { 64300000, 71100000, 82000000 },
2085 .hactive = { 1280, 1280, 1280 },
2086 .hfront_porch = { 1, 1, 10 },
2087 .hback_porch = { 1, 1, 10 },
2089 * According to the data sheet, the minimum horizontal blanking interval
2090 * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
2091 * minimum working horizontal blanking interval to be 60 clocks.
2093 .hsync_len = { 58, 158, 661 },
2094 .vactive = { 800, 800, 800 },
2095 .vfront_porch = { 1, 1, 10 },
2096 .vback_porch = { 1, 1, 10 },
2097 .vsync_len = { 1, 21, 203 },
2098 .flags = DISPLAY_FLAGS_DE_HIGH,
2101 static const struct panel_desc hannstar_hsd070pww1 = {
2102 .timings = &hannstar_hsd070pww1_timing,
2109 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2110 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2113 static const struct display_timing hannstar_hsd100pxn1_timing = {
2114 .pixelclock = { 55000000, 65000000, 75000000 },
2115 .hactive = { 1024, 1024, 1024 },
2116 .hfront_porch = { 40, 40, 40 },
2117 .hback_porch = { 220, 220, 220 },
2118 .hsync_len = { 20, 60, 100 },
2119 .vactive = { 768, 768, 768 },
2120 .vfront_porch = { 7, 7, 7 },
2121 .vback_porch = { 21, 21, 21 },
2122 .vsync_len = { 10, 10, 10 },
2123 .flags = DISPLAY_FLAGS_DE_HIGH,
2126 static const struct panel_desc hannstar_hsd100pxn1 = {
2127 .timings = &hannstar_hsd100pxn1_timing,
2134 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2135 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2138 static const struct display_timing hannstar_hsd101pww2_timing = {
2139 .pixelclock = { 64300000, 71100000, 82000000 },
2140 .hactive = { 1280, 1280, 1280 },
2141 .hfront_porch = { 1, 1, 10 },
2142 .hback_porch = { 1, 1, 10 },
2143 .hsync_len = { 58, 158, 661 },
2144 .vactive = { 800, 800, 800 },
2145 .vfront_porch = { 1, 1, 10 },
2146 .vback_porch = { 1, 1, 10 },
2147 .vsync_len = { 1, 21, 203 },
2148 .flags = DISPLAY_FLAGS_DE_HIGH,
2151 static const struct panel_desc hannstar_hsd101pww2 = {
2152 .timings = &hannstar_hsd101pww2_timing,
2159 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2160 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2163 static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
2166 .hsync_start = 800 + 85,
2167 .hsync_end = 800 + 85 + 86,
2168 .htotal = 800 + 85 + 86 + 85,
2170 .vsync_start = 480 + 16,
2171 .vsync_end = 480 + 16 + 13,
2172 .vtotal = 480 + 16 + 13 + 16,
2175 static const struct panel_desc hitachi_tx23d38vm0caa = {
2176 .modes = &hitachi_tx23d38vm0caa_mode,
2189 static const struct drm_display_mode innolux_at043tn24_mode = {
2192 .hsync_start = 480 + 2,
2193 .hsync_end = 480 + 2 + 41,
2194 .htotal = 480 + 2 + 41 + 2,
2196 .vsync_start = 272 + 2,
2197 .vsync_end = 272 + 2 + 10,
2198 .vtotal = 272 + 2 + 10 + 2,
2199 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2202 static const struct panel_desc innolux_at043tn24 = {
2203 .modes = &innolux_at043tn24_mode,
2210 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2211 .connector_type = DRM_MODE_CONNECTOR_DPI,
2212 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2215 static const struct drm_display_mode innolux_at070tn92_mode = {
2218 .hsync_start = 800 + 210,
2219 .hsync_end = 800 + 210 + 20,
2220 .htotal = 800 + 210 + 20 + 46,
2222 .vsync_start = 480 + 22,
2223 .vsync_end = 480 + 22 + 10,
2224 .vtotal = 480 + 22 + 23 + 10,
2227 static const struct panel_desc innolux_at070tn92 = {
2228 .modes = &innolux_at070tn92_mode,
2234 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2237 static const struct display_timing innolux_g070ace_l01_timing = {
2238 .pixelclock = { 25200000, 35000000, 35700000 },
2239 .hactive = { 800, 800, 800 },
2240 .hfront_porch = { 30, 32, 87 },
2241 .hback_porch = { 30, 32, 87 },
2242 .hsync_len = { 1, 1, 1 },
2243 .vactive = { 480, 480, 480 },
2244 .vfront_porch = { 3, 3, 3 },
2245 .vback_porch = { 13, 13, 13 },
2246 .vsync_len = { 1, 1, 4 },
2247 .flags = DISPLAY_FLAGS_DE_HIGH,
2250 static const struct panel_desc innolux_g070ace_l01 = {
2251 .timings = &innolux_g070ace_l01_timing,
2264 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2265 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2266 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2269 static const struct display_timing innolux_g070y2_l01_timing = {
2270 .pixelclock = { 28000000, 29500000, 32000000 },
2271 .hactive = { 800, 800, 800 },
2272 .hfront_porch = { 61, 91, 141 },
2273 .hback_porch = { 60, 90, 140 },
2274 .hsync_len = { 12, 12, 12 },
2275 .vactive = { 480, 480, 480 },
2276 .vfront_porch = { 4, 9, 30 },
2277 .vback_porch = { 4, 8, 28 },
2278 .vsync_len = { 2, 2, 2 },
2279 .flags = DISPLAY_FLAGS_DE_HIGH,
2282 static const struct panel_desc innolux_g070y2_l01 = {
2283 .timings = &innolux_g070y2_l01_timing,
2296 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2297 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2298 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2301 static const struct drm_display_mode innolux_g070y2_t02_mode = {
2304 .hsync_start = 800 + 210,
2305 .hsync_end = 800 + 210 + 20,
2306 .htotal = 800 + 210 + 20 + 46,
2308 .vsync_start = 480 + 22,
2309 .vsync_end = 480 + 22 + 10,
2310 .vtotal = 480 + 22 + 23 + 10,
2313 static const struct panel_desc innolux_g070y2_t02 = {
2314 .modes = &innolux_g070y2_t02_mode,
2321 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2322 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2323 .connector_type = DRM_MODE_CONNECTOR_DPI,
2326 static const struct display_timing innolux_g101ice_l01_timing = {
2327 .pixelclock = { 60400000, 71100000, 74700000 },
2328 .hactive = { 1280, 1280, 1280 },
2329 .hfront_porch = { 41, 80, 100 },
2330 .hback_porch = { 40, 79, 99 },
2331 .hsync_len = { 1, 1, 1 },
2332 .vactive = { 800, 800, 800 },
2333 .vfront_porch = { 5, 11, 14 },
2334 .vback_porch = { 4, 11, 14 },
2335 .vsync_len = { 1, 1, 1 },
2336 .flags = DISPLAY_FLAGS_DE_HIGH,
2339 static const struct panel_desc innolux_g101ice_l01 = {
2340 .timings = &innolux_g101ice_l01_timing,
2351 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2352 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2355 static const struct display_timing innolux_g121i1_l01_timing = {
2356 .pixelclock = { 67450000, 71000000, 74550000 },
2357 .hactive = { 1280, 1280, 1280 },
2358 .hfront_porch = { 40, 80, 160 },
2359 .hback_porch = { 39, 79, 159 },
2360 .hsync_len = { 1, 1, 1 },
2361 .vactive = { 800, 800, 800 },
2362 .vfront_porch = { 5, 11, 100 },
2363 .vback_porch = { 4, 11, 99 },
2364 .vsync_len = { 1, 1, 1 },
2367 static const struct panel_desc innolux_g121i1_l01 = {
2368 .timings = &innolux_g121i1_l01_timing,
2379 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2380 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2383 static const struct drm_display_mode innolux_g121x1_l03_mode = {
2386 .hsync_start = 1024 + 0,
2387 .hsync_end = 1024 + 1,
2388 .htotal = 1024 + 0 + 1 + 320,
2390 .vsync_start = 768 + 38,
2391 .vsync_end = 768 + 38 + 1,
2392 .vtotal = 768 + 38 + 1 + 0,
2393 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2396 static const struct panel_desc innolux_g121x1_l03 = {
2397 .modes = &innolux_g121x1_l03_mode,
2411 static const struct display_timing innolux_g156hce_l01_timings = {
2412 .pixelclock = { 120000000, 141860000, 150000000 },
2413 .hactive = { 1920, 1920, 1920 },
2414 .hfront_porch = { 80, 90, 100 },
2415 .hback_porch = { 80, 90, 100 },
2416 .hsync_len = { 20, 30, 30 },
2417 .vactive = { 1080, 1080, 1080 },
2418 .vfront_porch = { 3, 10, 20 },
2419 .vback_porch = { 3, 10, 20 },
2420 .vsync_len = { 4, 10, 10 },
2423 static const struct panel_desc innolux_g156hce_l01 = {
2424 .timings = &innolux_g156hce_l01_timings,
2432 .prepare = 1, /* T1+T2 */
2433 .enable = 450, /* T5 */
2434 .disable = 200, /* T6 */
2435 .unprepare = 10, /* T3+T7 */
2437 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2438 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2439 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2442 static const struct drm_display_mode innolux_n156bge_l21_mode = {
2445 .hsync_start = 1366 + 16,
2446 .hsync_end = 1366 + 16 + 34,
2447 .htotal = 1366 + 16 + 34 + 50,
2449 .vsync_start = 768 + 2,
2450 .vsync_end = 768 + 2 + 6,
2451 .vtotal = 768 + 2 + 6 + 12,
2454 static const struct panel_desc innolux_n156bge_l21 = {
2455 .modes = &innolux_n156bge_l21_mode,
2462 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2463 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2464 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2467 static const struct drm_display_mode innolux_zj070na_01p_mode = {
2470 .hsync_start = 1024 + 128,
2471 .hsync_end = 1024 + 128 + 64,
2472 .htotal = 1024 + 128 + 64 + 128,
2474 .vsync_start = 600 + 16,
2475 .vsync_end = 600 + 16 + 4,
2476 .vtotal = 600 + 16 + 4 + 16,
2479 static const struct panel_desc innolux_zj070na_01p = {
2480 .modes = &innolux_zj070na_01p_mode,
2489 static const struct display_timing koe_tx14d24vm1bpa_timing = {
2490 .pixelclock = { 5580000, 5850000, 6200000 },
2491 .hactive = { 320, 320, 320 },
2492 .hfront_porch = { 30, 30, 30 },
2493 .hback_porch = { 30, 30, 30 },
2494 .hsync_len = { 1, 5, 17 },
2495 .vactive = { 240, 240, 240 },
2496 .vfront_porch = { 6, 6, 6 },
2497 .vback_porch = { 5, 5, 5 },
2498 .vsync_len = { 1, 2, 11 },
2499 .flags = DISPLAY_FLAGS_DE_HIGH,
2502 static const struct panel_desc koe_tx14d24vm1bpa = {
2503 .timings = &koe_tx14d24vm1bpa_timing,
2512 static const struct display_timing koe_tx26d202vm0bwa_timing = {
2513 .pixelclock = { 151820000, 156720000, 159780000 },
2514 .hactive = { 1920, 1920, 1920 },
2515 .hfront_porch = { 105, 130, 142 },
2516 .hback_porch = { 45, 70, 82 },
2517 .hsync_len = { 30, 30, 30 },
2518 .vactive = { 1200, 1200, 1200},
2519 .vfront_porch = { 3, 5, 10 },
2520 .vback_porch = { 2, 5, 10 },
2521 .vsync_len = { 5, 5, 5 },
2524 static const struct panel_desc koe_tx26d202vm0bwa = {
2525 .timings = &koe_tx26d202vm0bwa_timing,
2538 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2539 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2540 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2543 static const struct display_timing koe_tx31d200vm0baa_timing = {
2544 .pixelclock = { 39600000, 43200000, 48000000 },
2545 .hactive = { 1280, 1280, 1280 },
2546 .hfront_porch = { 16, 36, 56 },
2547 .hback_porch = { 16, 36, 56 },
2548 .hsync_len = { 8, 8, 8 },
2549 .vactive = { 480, 480, 480 },
2550 .vfront_porch = { 6, 21, 33 },
2551 .vback_porch = { 6, 21, 33 },
2552 .vsync_len = { 8, 8, 8 },
2553 .flags = DISPLAY_FLAGS_DE_HIGH,
2556 static const struct panel_desc koe_tx31d200vm0baa = {
2557 .timings = &koe_tx31d200vm0baa_timing,
2564 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2565 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2568 static const struct display_timing kyo_tcg121xglp_timing = {
2569 .pixelclock = { 52000000, 65000000, 71000000 },
2570 .hactive = { 1024, 1024, 1024 },
2571 .hfront_porch = { 2, 2, 2 },
2572 .hback_porch = { 2, 2, 2 },
2573 .hsync_len = { 86, 124, 244 },
2574 .vactive = { 768, 768, 768 },
2575 .vfront_porch = { 2, 2, 2 },
2576 .vback_porch = { 2, 2, 2 },
2577 .vsync_len = { 6, 34, 73 },
2578 .flags = DISPLAY_FLAGS_DE_HIGH,
2581 static const struct panel_desc kyo_tcg121xglp = {
2582 .timings = &kyo_tcg121xglp_timing,
2589 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2590 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2593 static const struct drm_display_mode lemaker_bl035_rgb_002_mode = {
2596 .hsync_start = 320 + 20,
2597 .hsync_end = 320 + 20 + 30,
2598 .htotal = 320 + 20 + 30 + 38,
2600 .vsync_start = 240 + 4,
2601 .vsync_end = 240 + 4 + 3,
2602 .vtotal = 240 + 4 + 3 + 15,
2605 static const struct panel_desc lemaker_bl035_rgb_002 = {
2606 .modes = &lemaker_bl035_rgb_002_mode,
2612 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2613 .bus_flags = DRM_BUS_FLAG_DE_LOW,
2616 static const struct drm_display_mode lg_lb070wv8_mode = {
2619 .hsync_start = 800 + 88,
2620 .hsync_end = 800 + 88 + 80,
2621 .htotal = 800 + 88 + 80 + 88,
2623 .vsync_start = 480 + 10,
2624 .vsync_end = 480 + 10 + 25,
2625 .vtotal = 480 + 10 + 25 + 10,
2628 static const struct panel_desc lg_lb070wv8 = {
2629 .modes = &lg_lb070wv8_mode,
2636 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2637 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2640 static const struct display_timing logictechno_lt161010_2nh_timing = {
2641 .pixelclock = { 26400000, 33300000, 46800000 },
2642 .hactive = { 800, 800, 800 },
2643 .hfront_porch = { 16, 210, 354 },
2644 .hback_porch = { 46, 46, 46 },
2645 .hsync_len = { 1, 20, 40 },
2646 .vactive = { 480, 480, 480 },
2647 .vfront_porch = { 7, 22, 147 },
2648 .vback_porch = { 23, 23, 23 },
2649 .vsync_len = { 1, 10, 20 },
2650 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2651 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2652 DISPLAY_FLAGS_SYNC_POSEDGE,
2655 static const struct panel_desc logictechno_lt161010_2nh = {
2656 .timings = &logictechno_lt161010_2nh_timing,
2663 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2664 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
2665 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
2666 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
2667 .connector_type = DRM_MODE_CONNECTOR_DPI,
2670 static const struct display_timing logictechno_lt170410_2whc_timing = {
2671 .pixelclock = { 68900000, 71100000, 73400000 },
2672 .hactive = { 1280, 1280, 1280 },
2673 .hfront_porch = { 23, 60, 71 },
2674 .hback_porch = { 23, 60, 71 },
2675 .hsync_len = { 15, 40, 47 },
2676 .vactive = { 800, 800, 800 },
2677 .vfront_porch = { 5, 7, 10 },
2678 .vback_porch = { 5, 7, 10 },
2679 .vsync_len = { 6, 9, 12 },
2680 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2681 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2682 DISPLAY_FLAGS_SYNC_POSEDGE,
2685 static const struct panel_desc logictechno_lt170410_2whc = {
2686 .timings = &logictechno_lt170410_2whc_timing,
2693 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2694 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2695 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2698 static const struct drm_display_mode logictechno_lttd800480070_l2rt_mode = {
2701 .hsync_start = 800 + 112,
2702 .hsync_end = 800 + 112 + 3,
2703 .htotal = 800 + 112 + 3 + 85,
2705 .vsync_start = 480 + 38,
2706 .vsync_end = 480 + 38 + 3,
2707 .vtotal = 480 + 38 + 3 + 29,
2708 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2711 static const struct panel_desc logictechno_lttd800480070_l2rt = {
2712 .modes = &logictechno_lttd800480070_l2rt_mode,
2725 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2726 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2727 .connector_type = DRM_MODE_CONNECTOR_DPI,
2730 static const struct drm_display_mode logictechno_lttd800480070_l6wh_rt_mode = {
2733 .hsync_start = 800 + 154,
2734 .hsync_end = 800 + 154 + 3,
2735 .htotal = 800 + 154 + 3 + 43,
2737 .vsync_start = 480 + 47,
2738 .vsync_end = 480 + 47 + 3,
2739 .vtotal = 480 + 47 + 3 + 20,
2740 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2743 static const struct panel_desc logictechno_lttd800480070_l6wh_rt = {
2744 .modes = &logictechno_lttd800480070_l6wh_rt_mode,
2757 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2758 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2759 .connector_type = DRM_MODE_CONNECTOR_DPI,
2762 static const struct drm_display_mode logicpd_type_28_mode = {
2765 .hsync_start = 480 + 3,
2766 .hsync_end = 480 + 3 + 42,
2767 .htotal = 480 + 3 + 42 + 2,
2770 .vsync_start = 272 + 2,
2771 .vsync_end = 272 + 2 + 11,
2772 .vtotal = 272 + 2 + 11 + 3,
2773 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2776 static const struct panel_desc logicpd_type_28 = {
2777 .modes = &logicpd_type_28_mode,
2790 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2791 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
2792 DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
2793 .connector_type = DRM_MODE_CONNECTOR_DPI,
2796 static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
2799 .hsync_start = 800 + 0,
2800 .hsync_end = 800 + 1,
2801 .htotal = 800 + 0 + 1 + 160,
2803 .vsync_start = 480 + 0,
2804 .vsync_end = 480 + 48 + 1,
2805 .vtotal = 480 + 48 + 1 + 0,
2806 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2809 static const struct panel_desc mitsubishi_aa070mc01 = {
2810 .modes = &mitsubishi_aa070mc01_mode,
2823 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2824 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2825 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2828 static const struct display_timing multi_inno_mi0700s4t_6_timing = {
2829 .pixelclock = { 29000000, 33000000, 38000000 },
2830 .hactive = { 800, 800, 800 },
2831 .hfront_porch = { 180, 210, 240 },
2832 .hback_porch = { 16, 16, 16 },
2833 .hsync_len = { 30, 30, 30 },
2834 .vactive = { 480, 480, 480 },
2835 .vfront_porch = { 12, 22, 32 },
2836 .vback_porch = { 10, 10, 10 },
2837 .vsync_len = { 13, 13, 13 },
2838 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2839 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2840 DISPLAY_FLAGS_SYNC_POSEDGE,
2843 static const struct panel_desc multi_inno_mi0700s4t_6 = {
2844 .timings = &multi_inno_mi0700s4t_6_timing,
2851 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2852 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
2853 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
2854 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
2855 .connector_type = DRM_MODE_CONNECTOR_DPI,
2858 static const struct display_timing multi_inno_mi0800ft_9_timing = {
2859 .pixelclock = { 32000000, 40000000, 50000000 },
2860 .hactive = { 800, 800, 800 },
2861 .hfront_porch = { 16, 210, 354 },
2862 .hback_porch = { 6, 26, 45 },
2863 .hsync_len = { 1, 20, 40 },
2864 .vactive = { 600, 600, 600 },
2865 .vfront_porch = { 1, 12, 77 },
2866 .vback_porch = { 3, 13, 22 },
2867 .vsync_len = { 1, 10, 20 },
2868 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2869 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2870 DISPLAY_FLAGS_SYNC_POSEDGE,
2873 static const struct panel_desc multi_inno_mi0800ft_9 = {
2874 .timings = &multi_inno_mi0800ft_9_timing,
2881 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2882 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
2883 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
2884 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
2885 .connector_type = DRM_MODE_CONNECTOR_DPI,
2888 static const struct display_timing multi_inno_mi1010ait_1cp_timing = {
2889 .pixelclock = { 68900000, 70000000, 73400000 },
2890 .hactive = { 1280, 1280, 1280 },
2891 .hfront_porch = { 30, 60, 71 },
2892 .hback_porch = { 30, 60, 71 },
2893 .hsync_len = { 10, 10, 48 },
2894 .vactive = { 800, 800, 800 },
2895 .vfront_porch = { 5, 10, 10 },
2896 .vback_porch = { 5, 10, 10 },
2897 .vsync_len = { 5, 6, 13 },
2898 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2899 DISPLAY_FLAGS_DE_HIGH,
2902 static const struct panel_desc multi_inno_mi1010ait_1cp = {
2903 .timings = &multi_inno_mi1010ait_1cp_timing,
2914 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2915 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2916 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2919 static const struct display_timing nec_nl12880bc20_05_timing = {
2920 .pixelclock = { 67000000, 71000000, 75000000 },
2921 .hactive = { 1280, 1280, 1280 },
2922 .hfront_porch = { 2, 30, 30 },
2923 .hback_porch = { 6, 100, 100 },
2924 .hsync_len = { 2, 30, 30 },
2925 .vactive = { 800, 800, 800 },
2926 .vfront_porch = { 5, 5, 5 },
2927 .vback_porch = { 11, 11, 11 },
2928 .vsync_len = { 7, 7, 7 },
2931 static const struct panel_desc nec_nl12880bc20_05 = {
2932 .timings = &nec_nl12880bc20_05_timing,
2943 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2944 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2947 static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
2950 .hsync_start = 480 + 2,
2951 .hsync_end = 480 + 2 + 41,
2952 .htotal = 480 + 2 + 41 + 2,
2954 .vsync_start = 272 + 2,
2955 .vsync_end = 272 + 2 + 4,
2956 .vtotal = 272 + 2 + 4 + 2,
2957 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2960 static const struct panel_desc nec_nl4827hc19_05b = {
2961 .modes = &nec_nl4827hc19_05b_mode,
2968 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2969 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2972 static const struct drm_display_mode netron_dy_e231732_mode = {
2975 .hsync_start = 1024 + 160,
2976 .hsync_end = 1024 + 160 + 70,
2977 .htotal = 1024 + 160 + 70 + 90,
2979 .vsync_start = 600 + 127,
2980 .vsync_end = 600 + 127 + 20,
2981 .vtotal = 600 + 127 + 20 + 3,
2984 static const struct panel_desc netron_dy_e231732 = {
2985 .modes = &netron_dy_e231732_mode,
2991 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2994 static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
2997 .hsync_start = 480 + 2,
2998 .hsync_end = 480 + 2 + 41,
2999 .htotal = 480 + 2 + 41 + 2,
3001 .vsync_start = 272 + 2,
3002 .vsync_end = 272 + 2 + 10,
3003 .vtotal = 272 + 2 + 10 + 2,
3004 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3007 static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
3008 .modes = &newhaven_nhd_43_480272ef_atxl_mode,
3015 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3016 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3017 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3018 .connector_type = DRM_MODE_CONNECTOR_DPI,
3021 static const struct display_timing nlt_nl192108ac18_02d_timing = {
3022 .pixelclock = { 130000000, 148350000, 163000000 },
3023 .hactive = { 1920, 1920, 1920 },
3024 .hfront_porch = { 80, 100, 100 },
3025 .hback_porch = { 100, 120, 120 },
3026 .hsync_len = { 50, 60, 60 },
3027 .vactive = { 1080, 1080, 1080 },
3028 .vfront_porch = { 12, 30, 30 },
3029 .vback_porch = { 4, 10, 10 },
3030 .vsync_len = { 4, 5, 5 },
3033 static const struct panel_desc nlt_nl192108ac18_02d = {
3034 .timings = &nlt_nl192108ac18_02d_timing,
3044 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3045 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3048 static const struct drm_display_mode nvd_9128_mode = {
3051 .hsync_start = 800 + 130,
3052 .hsync_end = 800 + 130 + 98,
3053 .htotal = 800 + 0 + 130 + 98,
3055 .vsync_start = 480 + 10,
3056 .vsync_end = 480 + 10 + 50,
3057 .vtotal = 480 + 0 + 10 + 50,
3060 static const struct panel_desc nvd_9128 = {
3061 .modes = &nvd_9128_mode,
3068 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3069 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3072 static const struct display_timing okaya_rs800480t_7x0gp_timing = {
3073 .pixelclock = { 30000000, 30000000, 40000000 },
3074 .hactive = { 800, 800, 800 },
3075 .hfront_porch = { 40, 40, 40 },
3076 .hback_porch = { 40, 40, 40 },
3077 .hsync_len = { 1, 48, 48 },
3078 .vactive = { 480, 480, 480 },
3079 .vfront_porch = { 13, 13, 13 },
3080 .vback_porch = { 29, 29, 29 },
3081 .vsync_len = { 3, 3, 3 },
3082 .flags = DISPLAY_FLAGS_DE_HIGH,
3085 static const struct panel_desc okaya_rs800480t_7x0gp = {
3086 .timings = &okaya_rs800480t_7x0gp_timing,
3099 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3102 static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
3105 .hsync_start = 480 + 5,
3106 .hsync_end = 480 + 5 + 30,
3107 .htotal = 480 + 5 + 30 + 10,
3109 .vsync_start = 272 + 8,
3110 .vsync_end = 272 + 8 + 5,
3111 .vtotal = 272 + 8 + 5 + 3,
3114 static const struct panel_desc olimex_lcd_olinuxino_43ts = {
3115 .modes = &olimex_lcd_olinuxino_43ts_mode,
3121 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3125 * 800x480 CVT. The panel appears to be quite accepting, at least as far as
3126 * pixel clocks, but this is the timing that was being used in the Adafruit
3127 * installation instructions.
3129 static const struct drm_display_mode ontat_yx700wv03_mode = {
3139 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3144 * https://www.adafruit.com/images/product-files/2406/c3163.pdf
3146 static const struct panel_desc ontat_yx700wv03 = {
3147 .modes = &ontat_yx700wv03_mode,
3154 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3157 static const struct drm_display_mode ortustech_com37h3m_mode = {
3160 .hsync_start = 480 + 40,
3161 .hsync_end = 480 + 40 + 10,
3162 .htotal = 480 + 40 + 10 + 40,
3164 .vsync_start = 640 + 4,
3165 .vsync_end = 640 + 4 + 2,
3166 .vtotal = 640 + 4 + 2 + 4,
3167 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3170 static const struct panel_desc ortustech_com37h3m = {
3171 .modes = &ortustech_com37h3m_mode,
3175 .width = 56, /* 56.16mm */
3176 .height = 75, /* 74.88mm */
3178 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3179 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3180 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3183 static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
3186 .hsync_start = 480 + 10,
3187 .hsync_end = 480 + 10 + 10,
3188 .htotal = 480 + 10 + 10 + 15,
3190 .vsync_start = 800 + 3,
3191 .vsync_end = 800 + 3 + 3,
3192 .vtotal = 800 + 3 + 3 + 3,
3195 static const struct panel_desc ortustech_com43h4m85ulc = {
3196 .modes = &ortustech_com43h4m85ulc_mode,
3203 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3204 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3205 .connector_type = DRM_MODE_CONNECTOR_DPI,
3208 static const struct drm_display_mode osddisplays_osd070t1718_19ts_mode = {
3211 .hsync_start = 800 + 210,
3212 .hsync_end = 800 + 210 + 30,
3213 .htotal = 800 + 210 + 30 + 16,
3215 .vsync_start = 480 + 22,
3216 .vsync_end = 480 + 22 + 13,
3217 .vtotal = 480 + 22 + 13 + 10,
3218 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3221 static const struct panel_desc osddisplays_osd070t1718_19ts = {
3222 .modes = &osddisplays_osd070t1718_19ts_mode,
3229 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3230 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3231 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3232 .connector_type = DRM_MODE_CONNECTOR_DPI,
3235 static const struct drm_display_mode pda_91_00156_a0_mode = {
3238 .hsync_start = 800 + 1,
3239 .hsync_end = 800 + 1 + 64,
3240 .htotal = 800 + 1 + 64 + 64,
3242 .vsync_start = 480 + 1,
3243 .vsync_end = 480 + 1 + 23,
3244 .vtotal = 480 + 1 + 23 + 22,
3247 static const struct panel_desc pda_91_00156_a0 = {
3248 .modes = &pda_91_00156_a0_mode,
3254 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3257 static const struct drm_display_mode powertip_ph800480t013_idf02_mode = {
3260 .hsync_start = 800 + 54,
3261 .hsync_end = 800 + 54 + 2,
3262 .htotal = 800 + 54 + 2 + 44,
3264 .vsync_start = 480 + 49,
3265 .vsync_end = 480 + 49 + 2,
3266 .vtotal = 480 + 49 + 2 + 22,
3267 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3270 static const struct panel_desc powertip_ph800480t013_idf02 = {
3271 .modes = &powertip_ph800480t013_idf02_mode,
3278 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
3279 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3280 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3281 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3282 .connector_type = DRM_MODE_CONNECTOR_DPI,
3285 static const struct drm_display_mode qd43003c0_40_mode = {
3288 .hsync_start = 480 + 8,
3289 .hsync_end = 480 + 8 + 4,
3290 .htotal = 480 + 8 + 4 + 39,
3292 .vsync_start = 272 + 4,
3293 .vsync_end = 272 + 4 + 10,
3294 .vtotal = 272 + 4 + 10 + 2,
3297 static const struct panel_desc qd43003c0_40 = {
3298 .modes = &qd43003c0_40_mode,
3305 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3308 static const struct drm_display_mode qishenglong_gopher2b_lcd_modes[] = {
3312 .hsync_start = 480 + 77,
3313 .hsync_end = 480 + 77 + 41,
3314 .htotal = 480 + 77 + 41 + 2,
3316 .vsync_start = 272 + 16,
3317 .vsync_end = 272 + 16 + 10,
3318 .vtotal = 272 + 16 + 10 + 2,
3319 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3324 .hsync_start = 480 + 17,
3325 .hsync_end = 480 + 17 + 41,
3326 .htotal = 480 + 17 + 41 + 2,
3328 .vsync_start = 272 + 116,
3329 .vsync_end = 272 + 116 + 10,
3330 .vtotal = 272 + 116 + 10 + 2,
3331 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3335 static const struct panel_desc qishenglong_gopher2b_lcd = {
3336 .modes = qishenglong_gopher2b_lcd_modes,
3337 .num_modes = ARRAY_SIZE(qishenglong_gopher2b_lcd_modes),
3343 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3344 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3345 .connector_type = DRM_MODE_CONNECTOR_DPI,
3348 static const struct display_timing rocktech_rk043fn48h_timing = {
3349 .pixelclock = { 6000000, 9000000, 12000000 },
3350 .hactive = { 480, 480, 480 },
3351 .hback_porch = { 8, 43, 43 },
3352 .hfront_porch = { 2, 8, 8 },
3353 .hsync_len = { 1, 1, 1 },
3354 .vactive = { 272, 272, 272 },
3355 .vback_porch = { 2, 12, 12 },
3356 .vfront_porch = { 1, 4, 4 },
3357 .vsync_len = { 1, 10, 10 },
3358 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW |
3359 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
3362 static const struct panel_desc rocktech_rk043fn48h = {
3363 .timings = &rocktech_rk043fn48h_timing,
3370 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3371 .connector_type = DRM_MODE_CONNECTOR_DPI,
3374 static const struct display_timing rocktech_rk070er9427_timing = {
3375 .pixelclock = { 26400000, 33300000, 46800000 },
3376 .hactive = { 800, 800, 800 },
3377 .hfront_porch = { 16, 210, 354 },
3378 .hback_porch = { 46, 46, 46 },
3379 .hsync_len = { 1, 1, 1 },
3380 .vactive = { 480, 480, 480 },
3381 .vfront_porch = { 7, 22, 147 },
3382 .vback_porch = { 23, 23, 23 },
3383 .vsync_len = { 1, 1, 1 },
3384 .flags = DISPLAY_FLAGS_DE_HIGH,
3387 static const struct panel_desc rocktech_rk070er9427 = {
3388 .timings = &rocktech_rk070er9427_timing,
3401 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3404 static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = {
3407 .hsync_start = 1280 + 48,
3408 .hsync_end = 1280 + 48 + 32,
3409 .htotal = 1280 + 48 + 32 + 80,
3411 .vsync_start = 800 + 2,
3412 .vsync_end = 800 + 2 + 5,
3413 .vtotal = 800 + 2 + 5 + 16,
3416 static const struct panel_desc rocktech_rk101ii01d_ct = {
3417 .modes = &rocktech_rk101ii01d_ct_mode,
3428 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3429 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3430 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3433 static const struct display_timing samsung_ltl101al01_timing = {
3434 .pixelclock = { 66663000, 66663000, 66663000 },
3435 .hactive = { 1280, 1280, 1280 },
3436 .hfront_porch = { 18, 18, 18 },
3437 .hback_porch = { 36, 36, 36 },
3438 .hsync_len = { 16, 16, 16 },
3439 .vactive = { 800, 800, 800 },
3440 .vfront_porch = { 4, 4, 4 },
3441 .vback_porch = { 16, 16, 16 },
3442 .vsync_len = { 3, 3, 3 },
3443 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
3446 static const struct panel_desc samsung_ltl101al01 = {
3447 .timings = &samsung_ltl101al01_timing,
3460 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3461 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3464 static const struct drm_display_mode samsung_ltn101nt05_mode = {
3467 .hsync_start = 1024 + 24,
3468 .hsync_end = 1024 + 24 + 136,
3469 .htotal = 1024 + 24 + 136 + 160,
3471 .vsync_start = 600 + 3,
3472 .vsync_end = 600 + 3 + 6,
3473 .vtotal = 600 + 3 + 6 + 61,
3476 static const struct panel_desc samsung_ltn101nt05 = {
3477 .modes = &samsung_ltn101nt05_mode,
3484 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
3485 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3486 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3489 static const struct display_timing satoz_sat050at40h12r2_timing = {
3490 .pixelclock = {33300000, 33300000, 50000000},
3491 .hactive = {800, 800, 800},
3492 .hfront_porch = {16, 210, 354},
3493 .hback_porch = {46, 46, 46},
3494 .hsync_len = {1, 1, 40},
3495 .vactive = {480, 480, 480},
3496 .vfront_porch = {7, 22, 147},
3497 .vback_porch = {23, 23, 23},
3498 .vsync_len = {1, 1, 20},
3501 static const struct panel_desc satoz_sat050at40h12r2 = {
3502 .timings = &satoz_sat050at40h12r2_timing,
3509 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3510 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3513 static const struct drm_display_mode sharp_lq070y3dg3b_mode = {
3516 .hsync_start = 800 + 64,
3517 .hsync_end = 800 + 64 + 128,
3518 .htotal = 800 + 64 + 128 + 64,
3520 .vsync_start = 480 + 8,
3521 .vsync_end = 480 + 8 + 2,
3522 .vtotal = 480 + 8 + 2 + 35,
3523 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
3526 static const struct panel_desc sharp_lq070y3dg3b = {
3527 .modes = &sharp_lq070y3dg3b_mode,
3531 .width = 152, /* 152.4mm */
3532 .height = 91, /* 91.4mm */
3534 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3535 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3536 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3539 static const struct drm_display_mode sharp_lq035q7db03_mode = {
3542 .hsync_start = 240 + 16,
3543 .hsync_end = 240 + 16 + 7,
3544 .htotal = 240 + 16 + 7 + 5,
3546 .vsync_start = 320 + 9,
3547 .vsync_end = 320 + 9 + 1,
3548 .vtotal = 320 + 9 + 1 + 7,
3551 static const struct panel_desc sharp_lq035q7db03 = {
3552 .modes = &sharp_lq035q7db03_mode,
3559 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3562 static const struct display_timing sharp_lq101k1ly04_timing = {
3563 .pixelclock = { 60000000, 65000000, 80000000 },
3564 .hactive = { 1280, 1280, 1280 },
3565 .hfront_porch = { 20, 20, 20 },
3566 .hback_porch = { 20, 20, 20 },
3567 .hsync_len = { 10, 10, 10 },
3568 .vactive = { 800, 800, 800 },
3569 .vfront_porch = { 4, 4, 4 },
3570 .vback_porch = { 4, 4, 4 },
3571 .vsync_len = { 4, 4, 4 },
3572 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
3575 static const struct panel_desc sharp_lq101k1ly04 = {
3576 .timings = &sharp_lq101k1ly04_timing,
3583 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
3584 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3587 static const struct drm_display_mode sharp_ls020b1dd01d_modes[] = {
3591 .hsync_start = 240 + 58,
3592 .hsync_end = 240 + 58 + 1,
3593 .htotal = 240 + 58 + 1 + 1,
3595 .vsync_start = 160 + 24,
3596 .vsync_end = 160 + 24 + 10,
3597 .vtotal = 160 + 24 + 10 + 6,
3598 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
3603 .hsync_start = 240 + 8,
3604 .hsync_end = 240 + 8 + 1,
3605 .htotal = 240 + 8 + 1 + 1,
3607 .vsync_start = 160 + 24,
3608 .vsync_end = 160 + 24 + 10,
3609 .vtotal = 160 + 24 + 10 + 6,
3610 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
3614 static const struct panel_desc sharp_ls020b1dd01d = {
3615 .modes = sharp_ls020b1dd01d_modes,
3616 .num_modes = ARRAY_SIZE(sharp_ls020b1dd01d_modes),
3622 .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
3623 .bus_flags = DRM_BUS_FLAG_DE_HIGH
3624 | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
3625 | DRM_BUS_FLAG_SHARP_SIGNALS,
3628 static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
3631 .hsync_start = 800 + 1,
3632 .hsync_end = 800 + 1 + 64,
3633 .htotal = 800 + 1 + 64 + 64,
3635 .vsync_start = 480 + 1,
3636 .vsync_end = 480 + 1 + 23,
3637 .vtotal = 480 + 1 + 23 + 22,
3640 static const struct panel_desc shelly_sca07010_bfn_lnn = {
3641 .modes = &shelly_sca07010_bfn_lnn_mode,
3647 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3650 static const struct drm_display_mode starry_kr070pe2t_mode = {
3653 .hsync_start = 800 + 209,
3654 .hsync_end = 800 + 209 + 1,
3655 .htotal = 800 + 209 + 1 + 45,
3657 .vsync_start = 480 + 22,
3658 .vsync_end = 480 + 22 + 1,
3659 .vtotal = 480 + 22 + 1 + 22,
3662 static const struct panel_desc starry_kr070pe2t = {
3663 .modes = &starry_kr070pe2t_mode,
3670 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3671 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
3672 .connector_type = DRM_MODE_CONNECTOR_DPI,
3675 static const struct display_timing startek_kd070wvfpa_mode = {
3676 .pixelclock = { 25200000, 27200000, 30500000 },
3677 .hactive = { 800, 800, 800 },
3678 .hfront_porch = { 19, 44, 115 },
3679 .hback_porch = { 5, 16, 101 },
3680 .hsync_len = { 1, 2, 100 },
3681 .vactive = { 480, 480, 480 },
3682 .vfront_porch = { 5, 43, 67 },
3683 .vback_porch = { 5, 5, 67 },
3684 .vsync_len = { 1, 2, 66 },
3685 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3686 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
3687 DISPLAY_FLAGS_SYNC_POSEDGE,
3690 static const struct panel_desc startek_kd070wvfpa = {
3691 .timings = &startek_kd070wvfpa_mode,
3703 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3704 .connector_type = DRM_MODE_CONNECTOR_DPI,
3705 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
3706 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3707 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3710 static const struct display_timing tsd_tst043015cmhx_timing = {
3711 .pixelclock = { 5000000, 9000000, 12000000 },
3712 .hactive = { 480, 480, 480 },
3713 .hfront_porch = { 4, 5, 65 },
3714 .hback_porch = { 36, 40, 255 },
3715 .hsync_len = { 1, 1, 1 },
3716 .vactive = { 272, 272, 272 },
3717 .vfront_porch = { 2, 8, 97 },
3718 .vback_porch = { 3, 8, 31 },
3719 .vsync_len = { 1, 1, 1 },
3721 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
3722 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
3725 static const struct panel_desc tsd_tst043015cmhx = {
3726 .timings = &tsd_tst043015cmhx_timing,
3733 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3734 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3737 static const struct drm_display_mode tfc_s9700rtwv43tr_01b_mode = {
3740 .hsync_start = 800 + 39,
3741 .hsync_end = 800 + 39 + 47,
3742 .htotal = 800 + 39 + 47 + 39,
3744 .vsync_start = 480 + 13,
3745 .vsync_end = 480 + 13 + 2,
3746 .vtotal = 480 + 13 + 2 + 29,
3749 static const struct panel_desc tfc_s9700rtwv43tr_01b = {
3750 .modes = &tfc_s9700rtwv43tr_01b_mode,
3757 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3758 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3761 static const struct display_timing tianma_tm070jdhg30_timing = {
3762 .pixelclock = { 62600000, 68200000, 78100000 },
3763 .hactive = { 1280, 1280, 1280 },
3764 .hfront_porch = { 15, 64, 159 },
3765 .hback_porch = { 5, 5, 5 },
3766 .hsync_len = { 1, 1, 256 },
3767 .vactive = { 800, 800, 800 },
3768 .vfront_porch = { 3, 40, 99 },
3769 .vback_porch = { 2, 2, 2 },
3770 .vsync_len = { 1, 1, 128 },
3771 .flags = DISPLAY_FLAGS_DE_HIGH,
3774 static const struct panel_desc tianma_tm070jdhg30 = {
3775 .timings = &tianma_tm070jdhg30_timing,
3782 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3783 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3786 static const struct panel_desc tianma_tm070jvhg33 = {
3787 .timings = &tianma_tm070jdhg30_timing,
3794 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3795 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3798 static const struct display_timing tianma_tm070rvhg71_timing = {
3799 .pixelclock = { 27700000, 29200000, 39600000 },
3800 .hactive = { 800, 800, 800 },
3801 .hfront_porch = { 12, 40, 212 },
3802 .hback_porch = { 88, 88, 88 },
3803 .hsync_len = { 1, 1, 40 },
3804 .vactive = { 480, 480, 480 },
3805 .vfront_porch = { 1, 13, 88 },
3806 .vback_porch = { 32, 32, 32 },
3807 .vsync_len = { 1, 1, 3 },
3808 .flags = DISPLAY_FLAGS_DE_HIGH,
3811 static const struct panel_desc tianma_tm070rvhg71 = {
3812 .timings = &tianma_tm070rvhg71_timing,
3819 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3820 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3823 static const struct drm_display_mode ti_nspire_cx_lcd_mode[] = {
3827 .hsync_start = 320 + 50,
3828 .hsync_end = 320 + 50 + 6,
3829 .htotal = 320 + 50 + 6 + 38,
3831 .vsync_start = 240 + 3,
3832 .vsync_end = 240 + 3 + 1,
3833 .vtotal = 240 + 3 + 1 + 17,
3834 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3838 static const struct panel_desc ti_nspire_cx_lcd_panel = {
3839 .modes = ti_nspire_cx_lcd_mode,
3846 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3847 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
3850 static const struct drm_display_mode ti_nspire_classic_lcd_mode[] = {
3854 .hsync_start = 320 + 6,
3855 .hsync_end = 320 + 6 + 6,
3856 .htotal = 320 + 6 + 6 + 6,
3858 .vsync_start = 240 + 0,
3859 .vsync_end = 240 + 0 + 1,
3860 .vtotal = 240 + 0 + 1 + 0,
3861 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3865 static const struct panel_desc ti_nspire_classic_lcd_panel = {
3866 .modes = ti_nspire_classic_lcd_mode,
3868 /* The grayscale panel has 8 bit for the color .. Y (black) */
3874 /* This is the grayscale bus format */
3875 .bus_format = MEDIA_BUS_FMT_Y8_1X8,
3876 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3879 static const struct drm_display_mode toshiba_lt089ac29000_mode = {
3882 .hsync_start = 1280 + 192,
3883 .hsync_end = 1280 + 192 + 128,
3884 .htotal = 1280 + 192 + 128 + 64,
3886 .vsync_start = 768 + 20,
3887 .vsync_end = 768 + 20 + 7,
3888 .vtotal = 768 + 20 + 7 + 3,
3891 static const struct panel_desc toshiba_lt089ac29000 = {
3892 .modes = &toshiba_lt089ac29000_mode,
3898 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
3899 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3900 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3903 static const struct drm_display_mode tpk_f07a_0102_mode = {
3906 .hsync_start = 800 + 40,
3907 .hsync_end = 800 + 40 + 128,
3908 .htotal = 800 + 40 + 128 + 88,
3910 .vsync_start = 480 + 10,
3911 .vsync_end = 480 + 10 + 2,
3912 .vtotal = 480 + 10 + 2 + 33,
3915 static const struct panel_desc tpk_f07a_0102 = {
3916 .modes = &tpk_f07a_0102_mode,
3922 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3925 static const struct drm_display_mode tpk_f10a_0102_mode = {
3928 .hsync_start = 1024 + 176,
3929 .hsync_end = 1024 + 176 + 5,
3930 .htotal = 1024 + 176 + 5 + 88,
3932 .vsync_start = 600 + 20,
3933 .vsync_end = 600 + 20 + 5,
3934 .vtotal = 600 + 20 + 5 + 25,
3937 static const struct panel_desc tpk_f10a_0102 = {
3938 .modes = &tpk_f10a_0102_mode,
3946 static const struct display_timing urt_umsh_8596md_timing = {
3947 .pixelclock = { 33260000, 33260000, 33260000 },
3948 .hactive = { 800, 800, 800 },
3949 .hfront_porch = { 41, 41, 41 },
3950 .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
3951 .hsync_len = { 71, 128, 128 },
3952 .vactive = { 480, 480, 480 },
3953 .vfront_porch = { 10, 10, 10 },
3954 .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
3955 .vsync_len = { 2, 2, 2 },
3956 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
3957 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
3960 static const struct panel_desc urt_umsh_8596md_lvds = {
3961 .timings = &urt_umsh_8596md_timing,
3968 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
3969 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3972 static const struct panel_desc urt_umsh_8596md_parallel = {
3973 .timings = &urt_umsh_8596md_timing,
3980 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3983 static const struct drm_display_mode vivax_tpc9150_panel_mode = {
3986 .hsync_start = 1024 + 160,
3987 .hsync_end = 1024 + 160 + 100,
3988 .htotal = 1024 + 160 + 100 + 60,
3990 .vsync_start = 600 + 12,
3991 .vsync_end = 600 + 12 + 10,
3992 .vtotal = 600 + 12 + 10 + 13,
3995 static const struct panel_desc vivax_tpc9150_panel = {
3996 .modes = &vivax_tpc9150_panel_mode,
4003 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
4004 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
4005 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4008 static const struct drm_display_mode vl050_8048nt_c01_mode = {
4011 .hsync_start = 800 + 210,
4012 .hsync_end = 800 + 210 + 20,
4013 .htotal = 800 + 210 + 20 + 46,
4015 .vsync_start = 480 + 22,
4016 .vsync_end = 480 + 22 + 10,
4017 .vtotal = 480 + 22 + 10 + 23,
4018 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4021 static const struct panel_desc vl050_8048nt_c01 = {
4022 .modes = &vl050_8048nt_c01_mode,
4029 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4030 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4033 static const struct drm_display_mode winstar_wf35ltiacd_mode = {
4036 .hsync_start = 320 + 20,
4037 .hsync_end = 320 + 20 + 30,
4038 .htotal = 320 + 20 + 30 + 38,
4040 .vsync_start = 240 + 4,
4041 .vsync_end = 240 + 4 + 3,
4042 .vtotal = 240 + 4 + 3 + 15,
4043 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4046 static const struct panel_desc winstar_wf35ltiacd = {
4047 .modes = &winstar_wf35ltiacd_mode,
4054 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4057 static const struct drm_display_mode yes_optoelectronics_ytc700tlag_05_201c_mode = {
4060 .hsync_start = 1024 + 100,
4061 .hsync_end = 1024 + 100 + 100,
4062 .htotal = 1024 + 100 + 100 + 120,
4064 .vsync_start = 600 + 10,
4065 .vsync_end = 600 + 10 + 10,
4066 .vtotal = 600 + 10 + 10 + 15,
4067 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
4070 static const struct panel_desc yes_optoelectronics_ytc700tlag_05_201c = {
4071 .modes = &yes_optoelectronics_ytc700tlag_05_201c_mode,
4078 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
4079 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4080 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4083 static const struct drm_display_mode arm_rtsm_mode[] = {
4087 .hsync_start = 1024 + 24,
4088 .hsync_end = 1024 + 24 + 136,
4089 .htotal = 1024 + 24 + 136 + 160,
4091 .vsync_start = 768 + 3,
4092 .vsync_end = 768 + 3 + 6,
4093 .vtotal = 768 + 3 + 6 + 29,
4094 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4098 static const struct panel_desc arm_rtsm = {
4099 .modes = arm_rtsm_mode,
4106 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4109 static const struct of_device_id platform_of_match[] = {
4111 .compatible = "ampire,am-1280800n3tzqw-t00h",
4112 .data = &ire_am_1280800n3tzqw_t00h,
4114 .compatible = "ampire,am-480272h3tmqw-t01h",
4115 .data = &ire_am_480272h3tmqw_t01h,
4117 .compatible = "ampire,am-800480l1tmqw-t00h",
4118 .data = &ire_am_800480l1tmqw_t00h,
4120 .compatible = "ampire,am800480r3tmqwa1h",
4121 .data = &ire_am800480r3tmqwa1h,
4123 .compatible = "ampire,am800600p5tmqw-tb8h",
4124 .data = &ire_am800600p5tmqwtb8h,
4126 .compatible = "arm,rtsm-display",
4129 .compatible = "armadeus,st0700-adapt",
4130 .data = &armadeus_st0700_adapt,
4132 .compatible = "auo,b101aw03",
4133 .data = &auo_b101aw03,
4135 .compatible = "auo,b101xtn01",
4136 .data = &auo_b101xtn01,
4138 .compatible = "auo,b116xw03",
4139 .data = &auo_b116xw03,
4141 .compatible = "auo,g070vvn01",
4142 .data = &auo_g070vvn01,
4144 .compatible = "auo,g101evn010",
4145 .data = &auo_g101evn010,
4147 .compatible = "auo,g104sn02",
4148 .data = &auo_g104sn02,
4150 .compatible = "auo,g121ean01",
4151 .data = &auo_g121ean01,
4153 .compatible = "auo,g133han01",
4154 .data = &auo_g133han01,
4156 .compatible = "auo,g156xtn01",
4157 .data = &auo_g156xtn01,
4159 .compatible = "auo,g185han01",
4160 .data = &auo_g185han01,
4162 .compatible = "auo,g190ean01",
4163 .data = &auo_g190ean01,
4165 .compatible = "auo,p320hvn03",
4166 .data = &auo_p320hvn03,
4168 .compatible = "auo,t215hvn01",
4169 .data = &auo_t215hvn01,
4171 .compatible = "avic,tm070ddh03",
4172 .data = &avic_tm070ddh03,
4174 .compatible = "bananapi,s070wv20-ct16",
4175 .data = &bananapi_s070wv20_ct16,
4177 .compatible = "boe,ev121wxm-n10-1850",
4178 .data = &boe_ev121wxm_n10_1850,
4180 .compatible = "boe,hv070wsa-100",
4181 .data = &boe_hv070wsa
4183 .compatible = "cdtech,s043wq26h-ct7",
4184 .data = &cdtech_s043wq26h_ct7,
4186 .compatible = "cdtech,s070pws19hp-fc21",
4187 .data = &cdtech_s070pws19hp_fc21,
4189 .compatible = "cdtech,s070swv29hg-dc44",
4190 .data = &cdtech_s070swv29hg_dc44,
4192 .compatible = "cdtech,s070wv95-ct16",
4193 .data = &cdtech_s070wv95_ct16,
4195 .compatible = "chefree,ch101olhlwh-002",
4196 .data = &chefree_ch101olhlwh_002,
4198 .compatible = "chunghwa,claa070wp03xg",
4199 .data = &chunghwa_claa070wp03xg,
4201 .compatible = "chunghwa,claa101wa01a",
4202 .data = &chunghwa_claa101wa01a
4204 .compatible = "chunghwa,claa101wb01",
4205 .data = &chunghwa_claa101wb01
4207 .compatible = "dataimage,fg040346dsswbg04",
4208 .data = &dataimage_fg040346dsswbg04,
4210 .compatible = "dataimage,fg1001l0dsswmg01",
4211 .data = &dataimage_fg1001l0dsswmg01,
4213 .compatible = "dataimage,scf0700c48ggu18",
4214 .data = &dataimage_scf0700c48ggu18,
4216 .compatible = "dlc,dlc0700yzg-1",
4217 .data = &dlc_dlc0700yzg_1,
4219 .compatible = "dlc,dlc1010gig",
4220 .data = &dlc_dlc1010gig,
4222 .compatible = "edt,et035012dm6",
4223 .data = &edt_et035012dm6,
4225 .compatible = "edt,etm0350g0dh6",
4226 .data = &edt_etm0350g0dh6,
4228 .compatible = "edt,etm043080dh6gp",
4229 .data = &edt_etm043080dh6gp,
4231 .compatible = "edt,etm0430g0dh6",
4232 .data = &edt_etm0430g0dh6,
4234 .compatible = "edt,et057090dhu",
4235 .data = &edt_et057090dhu,
4237 .compatible = "edt,et070080dh6",
4238 .data = &edt_etm0700g0dh6,
4240 .compatible = "edt,etm0700g0dh6",
4241 .data = &edt_etm0700g0dh6,
4243 .compatible = "edt,etm0700g0bdh6",
4244 .data = &edt_etm0700g0bdh6,
4246 .compatible = "edt,etm0700g0edh6",
4247 .data = &edt_etm0700g0bdh6,
4249 .compatible = "edt,etml0700y5dha",
4250 .data = &edt_etml0700y5dha,
4252 .compatible = "edt,etmv570g2dhu",
4253 .data = &edt_etmv570g2dhu,
4255 .compatible = "eink,vb3300-kca",
4256 .data = &eink_vb3300_kca,
4258 .compatible = "evervision,vgg804821",
4259 .data = &evervision_vgg804821,
4261 .compatible = "foxlink,fl500wvr00-a0t",
4262 .data = &foxlink_fl500wvr00_a0t,
4264 .compatible = "frida,frd350h54004",
4265 .data = &frida_frd350h54004,
4267 .compatible = "friendlyarm,hd702e",
4268 .data = &friendlyarm_hd702e,
4270 .compatible = "giantplus,gpg482739qs5",
4271 .data = &giantplus_gpg482739qs5
4273 .compatible = "giantplus,gpm940b0",
4274 .data = &giantplus_gpm940b0,
4276 .compatible = "hannstar,hsd070pww1",
4277 .data = &hannstar_hsd070pww1,
4279 .compatible = "hannstar,hsd100pxn1",
4280 .data = &hannstar_hsd100pxn1,
4282 .compatible = "hannstar,hsd101pww2",
4283 .data = &hannstar_hsd101pww2,
4285 .compatible = "hit,tx23d38vm0caa",
4286 .data = &hitachi_tx23d38vm0caa
4288 .compatible = "innolux,at043tn24",
4289 .data = &innolux_at043tn24,
4291 .compatible = "innolux,at070tn92",
4292 .data = &innolux_at070tn92,
4294 .compatible = "innolux,g070ace-l01",
4295 .data = &innolux_g070ace_l01,
4297 .compatible = "innolux,g070y2-l01",
4298 .data = &innolux_g070y2_l01,
4300 .compatible = "innolux,g070y2-t02",
4301 .data = &innolux_g070y2_t02,
4303 .compatible = "innolux,g101ice-l01",
4304 .data = &innolux_g101ice_l01
4306 .compatible = "innolux,g121i1-l01",
4307 .data = &innolux_g121i1_l01
4309 .compatible = "innolux,g121x1-l03",
4310 .data = &innolux_g121x1_l03,
4312 .compatible = "innolux,g156hce-l01",
4313 .data = &innolux_g156hce_l01,
4315 .compatible = "innolux,n156bge-l21",
4316 .data = &innolux_n156bge_l21,
4318 .compatible = "innolux,zj070na-01p",
4319 .data = &innolux_zj070na_01p,
4321 .compatible = "koe,tx14d24vm1bpa",
4322 .data = &koe_tx14d24vm1bpa,
4324 .compatible = "koe,tx26d202vm0bwa",
4325 .data = &koe_tx26d202vm0bwa,
4327 .compatible = "koe,tx31d200vm0baa",
4328 .data = &koe_tx31d200vm0baa,
4330 .compatible = "kyo,tcg121xglp",
4331 .data = &kyo_tcg121xglp,
4333 .compatible = "lemaker,bl035-rgb-002",
4334 .data = &lemaker_bl035_rgb_002,
4336 .compatible = "lg,lb070wv8",
4337 .data = &lg_lb070wv8,
4339 .compatible = "logicpd,type28",
4340 .data = &logicpd_type_28,
4342 .compatible = "logictechno,lt161010-2nhc",
4343 .data = &logictechno_lt161010_2nh,
4345 .compatible = "logictechno,lt161010-2nhr",
4346 .data = &logictechno_lt161010_2nh,
4348 .compatible = "logictechno,lt170410-2whc",
4349 .data = &logictechno_lt170410_2whc,
4351 .compatible = "logictechno,lttd800480070-l2rt",
4352 .data = &logictechno_lttd800480070_l2rt,
4354 .compatible = "logictechno,lttd800480070-l6wh-rt",
4355 .data = &logictechno_lttd800480070_l6wh_rt,
4357 .compatible = "mitsubishi,aa070mc01-ca1",
4358 .data = &mitsubishi_aa070mc01,
4360 .compatible = "multi-inno,mi0700s4t-6",
4361 .data = &multi_inno_mi0700s4t_6,
4363 .compatible = "multi-inno,mi0800ft-9",
4364 .data = &multi_inno_mi0800ft_9,
4366 .compatible = "multi-inno,mi1010ait-1cp",
4367 .data = &multi_inno_mi1010ait_1cp,
4369 .compatible = "nec,nl12880bc20-05",
4370 .data = &nec_nl12880bc20_05,
4372 .compatible = "nec,nl4827hc19-05b",
4373 .data = &nec_nl4827hc19_05b,
4375 .compatible = "netron-dy,e231732",
4376 .data = &netron_dy_e231732,
4378 .compatible = "newhaven,nhd-4.3-480272ef-atxl",
4379 .data = &newhaven_nhd_43_480272ef_atxl,
4381 .compatible = "nlt,nl192108ac18-02d",
4382 .data = &nlt_nl192108ac18_02d,
4384 .compatible = "nvd,9128",
4387 .compatible = "okaya,rs800480t-7x0gp",
4388 .data = &okaya_rs800480t_7x0gp,
4390 .compatible = "olimex,lcd-olinuxino-43-ts",
4391 .data = &olimex_lcd_olinuxino_43ts,
4393 .compatible = "ontat,yx700wv03",
4394 .data = &ontat_yx700wv03,
4396 .compatible = "ortustech,com37h3m05dtc",
4397 .data = &ortustech_com37h3m,
4399 .compatible = "ortustech,com37h3m99dtc",
4400 .data = &ortustech_com37h3m,
4402 .compatible = "ortustech,com43h4m85ulc",
4403 .data = &ortustech_com43h4m85ulc,
4405 .compatible = "osddisplays,osd070t1718-19ts",
4406 .data = &osddisplays_osd070t1718_19ts,
4408 .compatible = "pda,91-00156-a0",
4409 .data = &pda_91_00156_a0,
4411 .compatible = "powertip,ph800480t013-idf02",
4412 .data = &powertip_ph800480t013_idf02,
4414 .compatible = "qiaodian,qd43003c0-40",
4415 .data = &qd43003c0_40,
4417 .compatible = "qishenglong,gopher2b-lcd",
4418 .data = &qishenglong_gopher2b_lcd,
4420 .compatible = "rocktech,rk043fn48h",
4421 .data = &rocktech_rk043fn48h,
4423 .compatible = "rocktech,rk070er9427",
4424 .data = &rocktech_rk070er9427,
4426 .compatible = "rocktech,rk101ii01d-ct",
4427 .data = &rocktech_rk101ii01d_ct,
4429 .compatible = "samsung,ltl101al01",
4430 .data = &samsung_ltl101al01,
4432 .compatible = "samsung,ltn101nt05",
4433 .data = &samsung_ltn101nt05,
4435 .compatible = "satoz,sat050at40h12r2",
4436 .data = &satoz_sat050at40h12r2,
4438 .compatible = "sharp,lq035q7db03",
4439 .data = &sharp_lq035q7db03,
4441 .compatible = "sharp,lq070y3dg3b",
4442 .data = &sharp_lq070y3dg3b,
4444 .compatible = "sharp,lq101k1ly04",
4445 .data = &sharp_lq101k1ly04,
4447 .compatible = "sharp,ls020b1dd01d",
4448 .data = &sharp_ls020b1dd01d,
4450 .compatible = "shelly,sca07010-bfn-lnn",
4451 .data = &shelly_sca07010_bfn_lnn,
4453 .compatible = "starry,kr070pe2t",
4454 .data = &starry_kr070pe2t,
4456 .compatible = "startek,kd070wvfpa",
4457 .data = &startek_kd070wvfpa,
4459 .compatible = "team-source-display,tst043015cmhx",
4460 .data = &tsd_tst043015cmhx,
4462 .compatible = "tfc,s9700rtwv43tr-01b",
4463 .data = &tfc_s9700rtwv43tr_01b,
4465 .compatible = "tianma,tm070jdhg30",
4466 .data = &tianma_tm070jdhg30,
4468 .compatible = "tianma,tm070jvhg33",
4469 .data = &tianma_tm070jvhg33,
4471 .compatible = "tianma,tm070rvhg71",
4472 .data = &tianma_tm070rvhg71,
4474 .compatible = "ti,nspire-cx-lcd-panel",
4475 .data = &ti_nspire_cx_lcd_panel,
4477 .compatible = "ti,nspire-classic-lcd-panel",
4478 .data = &ti_nspire_classic_lcd_panel,
4480 .compatible = "toshiba,lt089ac29000",
4481 .data = &toshiba_lt089ac29000,
4483 .compatible = "tpk,f07a-0102",
4484 .data = &tpk_f07a_0102,
4486 .compatible = "tpk,f10a-0102",
4487 .data = &tpk_f10a_0102,
4489 .compatible = "urt,umsh-8596md-t",
4490 .data = &urt_umsh_8596md_parallel,
4492 .compatible = "urt,umsh-8596md-1t",
4493 .data = &urt_umsh_8596md_parallel,
4495 .compatible = "urt,umsh-8596md-7t",
4496 .data = &urt_umsh_8596md_parallel,
4498 .compatible = "urt,umsh-8596md-11t",
4499 .data = &urt_umsh_8596md_lvds,
4501 .compatible = "urt,umsh-8596md-19t",
4502 .data = &urt_umsh_8596md_lvds,
4504 .compatible = "urt,umsh-8596md-20t",
4505 .data = &urt_umsh_8596md_parallel,
4507 .compatible = "vivax,tpc9150-panel",
4508 .data = &vivax_tpc9150_panel,
4510 .compatible = "vxt,vl050-8048nt-c01",
4511 .data = &vl050_8048nt_c01,
4513 .compatible = "winstar,wf35ltiacd",
4514 .data = &winstar_wf35ltiacd,
4516 .compatible = "yes-optoelectronics,ytc700tlag-05-201c",
4517 .data = &yes_optoelectronics_ytc700tlag_05_201c,
4519 /* Must be the last entry */
4520 .compatible = "panel-dpi",
4526 MODULE_DEVICE_TABLE(of, platform_of_match);
4528 static int panel_simple_platform_probe(struct platform_device *pdev)
4530 const struct panel_desc *desc;
4532 desc = of_device_get_match_data(&pdev->dev);
4536 return panel_simple_probe(&pdev->dev, desc);
4539 static void panel_simple_platform_remove(struct platform_device *pdev)
4541 panel_simple_remove(&pdev->dev);
4544 static void panel_simple_platform_shutdown(struct platform_device *pdev)
4546 panel_simple_shutdown(&pdev->dev);
4549 static const struct dev_pm_ops panel_simple_pm_ops = {
4550 SET_RUNTIME_PM_OPS(panel_simple_suspend, panel_simple_resume, NULL)
4551 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
4552 pm_runtime_force_resume)
4555 static struct platform_driver panel_simple_platform_driver = {
4557 .name = "panel-simple",
4558 .of_match_table = platform_of_match,
4559 .pm = &panel_simple_pm_ops,
4561 .probe = panel_simple_platform_probe,
4562 .remove_new = panel_simple_platform_remove,
4563 .shutdown = panel_simple_platform_shutdown,
4566 struct panel_desc_dsi {
4567 struct panel_desc desc;
4569 unsigned long flags;
4570 enum mipi_dsi_pixel_format format;
4574 static const struct drm_display_mode auo_b080uan01_mode = {
4577 .hsync_start = 1200 + 62,
4578 .hsync_end = 1200 + 62 + 4,
4579 .htotal = 1200 + 62 + 4 + 62,
4581 .vsync_start = 1920 + 9,
4582 .vsync_end = 1920 + 9 + 2,
4583 .vtotal = 1920 + 9 + 2 + 8,
4586 static const struct panel_desc_dsi auo_b080uan01 = {
4588 .modes = &auo_b080uan01_mode,
4595 .connector_type = DRM_MODE_CONNECTOR_DSI,
4597 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
4598 .format = MIPI_DSI_FMT_RGB888,
4602 static const struct drm_display_mode boe_tv080wum_nl0_mode = {
4605 .hsync_start = 1200 + 120,
4606 .hsync_end = 1200 + 120 + 20,
4607 .htotal = 1200 + 120 + 20 + 21,
4609 .vsync_start = 1920 + 21,
4610 .vsync_end = 1920 + 21 + 3,
4611 .vtotal = 1920 + 21 + 3 + 18,
4612 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4615 static const struct panel_desc_dsi boe_tv080wum_nl0 = {
4617 .modes = &boe_tv080wum_nl0_mode,
4623 .connector_type = DRM_MODE_CONNECTOR_DSI,
4625 .flags = MIPI_DSI_MODE_VIDEO |
4626 MIPI_DSI_MODE_VIDEO_BURST |
4627 MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
4628 .format = MIPI_DSI_FMT_RGB888,
4632 static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
4635 .hsync_start = 800 + 32,
4636 .hsync_end = 800 + 32 + 1,
4637 .htotal = 800 + 32 + 1 + 57,
4639 .vsync_start = 1280 + 28,
4640 .vsync_end = 1280 + 28 + 1,
4641 .vtotal = 1280 + 28 + 1 + 14,
4644 static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
4646 .modes = &lg_ld070wx3_sl01_mode,
4653 .connector_type = DRM_MODE_CONNECTOR_DSI,
4655 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
4656 .format = MIPI_DSI_FMT_RGB888,
4660 static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
4663 .hsync_start = 720 + 12,
4664 .hsync_end = 720 + 12 + 4,
4665 .htotal = 720 + 12 + 4 + 112,
4667 .vsync_start = 1280 + 8,
4668 .vsync_end = 1280 + 8 + 4,
4669 .vtotal = 1280 + 8 + 4 + 12,
4672 static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
4674 .modes = &lg_lh500wx1_sd03_mode,
4681 .connector_type = DRM_MODE_CONNECTOR_DSI,
4683 .flags = MIPI_DSI_MODE_VIDEO,
4684 .format = MIPI_DSI_FMT_RGB888,
4688 static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
4691 .hsync_start = 1920 + 154,
4692 .hsync_end = 1920 + 154 + 16,
4693 .htotal = 1920 + 154 + 16 + 32,
4695 .vsync_start = 1200 + 17,
4696 .vsync_end = 1200 + 17 + 2,
4697 .vtotal = 1200 + 17 + 2 + 16,
4700 static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
4702 .modes = &panasonic_vvx10f004b00_mode,
4709 .connector_type = DRM_MODE_CONNECTOR_DSI,
4711 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
4712 MIPI_DSI_CLOCK_NON_CONTINUOUS,
4713 .format = MIPI_DSI_FMT_RGB888,
4717 static const struct drm_display_mode lg_acx467akm_7_mode = {
4720 .hsync_start = 1080 + 2,
4721 .hsync_end = 1080 + 2 + 2,
4722 .htotal = 1080 + 2 + 2 + 2,
4724 .vsync_start = 1920 + 2,
4725 .vsync_end = 1920 + 2 + 2,
4726 .vtotal = 1920 + 2 + 2 + 2,
4729 static const struct panel_desc_dsi lg_acx467akm_7 = {
4731 .modes = &lg_acx467akm_7_mode,
4738 .connector_type = DRM_MODE_CONNECTOR_DSI,
4741 .format = MIPI_DSI_FMT_RGB888,
4745 static const struct drm_display_mode osd101t2045_53ts_mode = {
4748 .hsync_start = 1920 + 112,
4749 .hsync_end = 1920 + 112 + 16,
4750 .htotal = 1920 + 112 + 16 + 32,
4752 .vsync_start = 1200 + 16,
4753 .vsync_end = 1200 + 16 + 2,
4754 .vtotal = 1200 + 16 + 2 + 16,
4755 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4758 static const struct panel_desc_dsi osd101t2045_53ts = {
4760 .modes = &osd101t2045_53ts_mode,
4767 .connector_type = DRM_MODE_CONNECTOR_DSI,
4769 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
4770 MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
4771 MIPI_DSI_MODE_NO_EOT_PACKET,
4772 .format = MIPI_DSI_FMT_RGB888,
4776 static const struct of_device_id dsi_of_match[] = {
4778 .compatible = "auo,b080uan01",
4779 .data = &auo_b080uan01
4781 .compatible = "boe,tv080wum-nl0",
4782 .data = &boe_tv080wum_nl0
4784 .compatible = "lg,ld070wx3-sl01",
4785 .data = &lg_ld070wx3_sl01
4787 .compatible = "lg,lh500wx1-sd03",
4788 .data = &lg_lh500wx1_sd03
4790 .compatible = "panasonic,vvx10f004b00",
4791 .data = &panasonic_vvx10f004b00
4793 .compatible = "lg,acx467akm-7",
4794 .data = &lg_acx467akm_7
4796 .compatible = "osddisplays,osd101t2045-53ts",
4797 .data = &osd101t2045_53ts
4802 MODULE_DEVICE_TABLE(of, dsi_of_match);
4804 static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
4806 const struct panel_desc_dsi *desc;
4809 desc = of_device_get_match_data(&dsi->dev);
4813 err = panel_simple_probe(&dsi->dev, &desc->desc);
4817 dsi->mode_flags = desc->flags;
4818 dsi->format = desc->format;
4819 dsi->lanes = desc->lanes;
4821 err = mipi_dsi_attach(dsi);
4823 struct panel_simple *panel = mipi_dsi_get_drvdata(dsi);
4825 drm_panel_remove(&panel->base);
4831 static void panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
4835 err = mipi_dsi_detach(dsi);
4837 dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
4839 panel_simple_remove(&dsi->dev);
4842 static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
4844 panel_simple_shutdown(&dsi->dev);
4847 static struct mipi_dsi_driver panel_simple_dsi_driver = {
4849 .name = "panel-simple-dsi",
4850 .of_match_table = dsi_of_match,
4851 .pm = &panel_simple_pm_ops,
4853 .probe = panel_simple_dsi_probe,
4854 .remove = panel_simple_dsi_remove,
4855 .shutdown = panel_simple_dsi_shutdown,
4858 static int __init panel_simple_init(void)
4862 err = platform_driver_register(&panel_simple_platform_driver);
4866 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
4867 err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
4869 goto err_did_platform_register;
4874 err_did_platform_register:
4875 platform_driver_unregister(&panel_simple_platform_driver);
4879 module_init(panel_simple_init);
4881 static void __exit panel_simple_exit(void)
4883 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
4884 mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
4886 platform_driver_unregister(&panel_simple_platform_driver);
4888 module_exit(panel_simple_exit);
4890 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
4891 MODULE_DESCRIPTION("DRM Driver for Simple Panels");
4892 MODULE_LICENSE("GPL and additional rights");