2 * Copyright 2007 Dave Airlied
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
30 #include <linux/dma-mapping.h>
31 #include <linux/swiotlb.h>
33 #include "nouveau_drv.h"
34 #include "nouveau_chan.h"
35 #include "nouveau_fence.h"
37 #include "nouveau_bo.h"
38 #include "nouveau_ttm.h"
39 #include "nouveau_gem.h"
40 #include "nouveau_mem.h"
41 #include "nouveau_vmm.h"
43 #include <nvif/class.h>
44 #include <nvif/if500b.h>
45 #include <nvif/if900b.h>
48 * NV10-NV40 tiling helpers
52 nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
53 u32 addr, u32 size, u32 pitch, u32 flags)
55 struct nouveau_drm *drm = nouveau_drm(dev);
56 int i = reg - drm->tile.reg;
57 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
58 struct nvkm_fb_tile *tile = &fb->tile.region[i];
60 nouveau_fence_unref(®->fence);
63 nvkm_fb_tile_fini(fb, i, tile);
66 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
68 nvkm_fb_tile_prog(fb, i, tile);
71 static struct nouveau_drm_tile *
72 nv10_bo_get_tile_region(struct drm_device *dev, int i)
74 struct nouveau_drm *drm = nouveau_drm(dev);
75 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
77 spin_lock(&drm->tile.lock);
80 (!tile->fence || nouveau_fence_done(tile->fence)))
85 spin_unlock(&drm->tile.lock);
90 nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91 struct dma_fence *fence)
93 struct nouveau_drm *drm = nouveau_drm(dev);
96 spin_lock(&drm->tile.lock);
97 tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
99 spin_unlock(&drm->tile.lock);
103 static struct nouveau_drm_tile *
104 nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
105 u32 size, u32 pitch, u32 zeta)
107 struct nouveau_drm *drm = nouveau_drm(dev);
108 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
109 struct nouveau_drm_tile *tile, *found = NULL;
112 for (i = 0; i < fb->tile.regions; i++) {
113 tile = nv10_bo_get_tile_region(dev, i);
115 if (pitch && !found) {
119 } else if (tile && fb->tile.region[i].pitch) {
120 /* Kill an unused tile region. */
121 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
124 nv10_bo_put_tile_region(dev, tile, NULL);
128 nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta);
133 nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
135 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
136 struct drm_device *dev = drm->dev;
137 struct nouveau_bo *nvbo = nouveau_bo(bo);
139 WARN_ON(nvbo->pin_refcnt > 0);
140 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
143 * If nouveau_bo_new() allocated this buffer, the GEM object was never
144 * initialized, so don't attempt to release it.
147 drm_gem_object_release(&bo->base);
153 roundup_64(u64 x, u32 y)
161 nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
162 int *align, u64 *size)
164 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
165 struct nvif_device *device = &drm->client.device;
167 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
169 if (device->info.chipset >= 0x40) {
171 *size = roundup_64(*size, 64 * nvbo->mode);
173 } else if (device->info.chipset >= 0x30) {
175 *size = roundup_64(*size, 64 * nvbo->mode);
177 } else if (device->info.chipset >= 0x20) {
179 *size = roundup_64(*size, 64 * nvbo->mode);
181 } else if (device->info.chipset >= 0x10) {
183 *size = roundup_64(*size, 32 * nvbo->mode);
187 *size = roundup_64(*size, (1 << nvbo->page));
188 *align = max((1 << nvbo->page), *align);
191 *size = roundup_64(*size, PAGE_SIZE);
195 nouveau_bo_alloc(struct nouveau_cli *cli, u64 *size, int *align, u32 flags,
196 u32 tile_mode, u32 tile_flags)
198 struct nouveau_drm *drm = cli->drm;
199 struct nouveau_bo *nvbo;
200 struct nvif_mmu *mmu = &cli->mmu;
201 struct nvif_vmm *vmm = cli->svm.cli ? &cli->svm.vmm : &cli->vmm.vmm;
205 NV_WARN(drm, "skipped size %016llx\n", *size);
206 return ERR_PTR(-EINVAL);
209 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
211 return ERR_PTR(-ENOMEM);
212 INIT_LIST_HEAD(&nvbo->head);
213 INIT_LIST_HEAD(&nvbo->entry);
214 INIT_LIST_HEAD(&nvbo->vma_list);
215 nvbo->bo.bdev = &drm->ttm.bdev;
217 /* This is confusing, and doesn't actually mean we want an uncached
218 * mapping, but is what NOUVEAU_GEM_DOMAIN_COHERENT gets translated
219 * into in nouveau_gem_new().
221 if (flags & TTM_PL_FLAG_UNCACHED) {
222 /* Determine if we can get a cache-coherent map, forcing
223 * uncached mapping if we can't.
225 if (!nouveau_drm_use_coherent_gpu_mapping(drm))
226 nvbo->force_coherent = true;
229 if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) {
230 nvbo->kind = (tile_flags & 0x0000ff00) >> 8;
231 if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
233 return ERR_PTR(-EINVAL);
236 nvbo->comp = mmu->kind[nvbo->kind] != nvbo->kind;
238 if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
239 nvbo->kind = (tile_flags & 0x00007f00) >> 8;
240 nvbo->comp = (tile_flags & 0x00030000) >> 16;
241 if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
243 return ERR_PTR(-EINVAL);
246 nvbo->zeta = (tile_flags & 0x00000007);
248 nvbo->mode = tile_mode;
249 nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG);
251 /* Determine the desirable target GPU page size for the buffer. */
252 for (i = 0; i < vmm->page_nr; i++) {
253 /* Because we cannot currently allow VMM maps to fail
254 * during buffer migration, we need to determine page
255 * size for the buffer up-front, and pre-allocate its
258 * Skip page sizes that can't support needed domains.
260 if (cli->device.info.family > NV_DEVICE_INFO_V0_CURIE &&
261 (flags & TTM_PL_FLAG_VRAM) && !vmm->page[i].vram)
263 if ((flags & TTM_PL_FLAG_TT) &&
264 (!vmm->page[i].host || vmm->page[i].shift > PAGE_SHIFT))
267 /* Select this page size if it's the first that supports
268 * the potential memory domains, or when it's compatible
269 * with the requested compression settings.
271 if (pi < 0 || !nvbo->comp || vmm->page[i].comp)
274 /* Stop once the buffer is larger than the current page size. */
275 if (*size >= 1ULL << vmm->page[i].shift)
280 return ERR_PTR(-EINVAL);
282 /* Disable compression if suitable settings couldn't be found. */
283 if (nvbo->comp && !vmm->page[pi].comp) {
284 if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100)
285 nvbo->kind = mmu->kind[nvbo->kind];
288 nvbo->page = vmm->page[pi].shift;
290 nouveau_bo_fixup_align(nvbo, flags, align, size);
296 nouveau_bo_init(struct nouveau_bo *nvbo, u64 size, int align, u32 flags,
297 struct sg_table *sg, struct dma_resv *robj)
299 int type = sg ? ttm_bo_type_sg : ttm_bo_type_device;
303 acc_size = ttm_bo_dma_acc_size(nvbo->bo.bdev, size, sizeof(*nvbo));
305 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
306 nouveau_bo_placement_set(nvbo, flags, 0);
308 ret = ttm_bo_init(nvbo->bo.bdev, &nvbo->bo, size, type,
309 &nvbo->placement, align >> PAGE_SHIFT, false,
310 acc_size, sg, robj, nouveau_bo_del_ttm);
312 /* ttm will call nouveau_bo_del_ttm if it fails.. */
320 nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
321 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
322 struct sg_table *sg, struct dma_resv *robj,
323 struct nouveau_bo **pnvbo)
325 struct nouveau_bo *nvbo;
328 nvbo = nouveau_bo_alloc(cli, &size, &align, flags, tile_mode,
331 return PTR_ERR(nvbo);
333 ret = nouveau_bo_init(nvbo, size, align, flags, sg, robj);
342 set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
346 if (type & TTM_PL_FLAG_VRAM)
347 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
348 if (type & TTM_PL_FLAG_TT)
349 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
350 if (type & TTM_PL_FLAG_SYSTEM)
351 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
355 set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
357 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
358 u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
359 unsigned i, fpfn, lpfn;
361 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
362 nvbo->mode && (type & TTM_PL_FLAG_VRAM) &&
363 nvbo->bo.mem.num_pages < vram_pages / 4) {
365 * Make sure that the color and depth buffers are handled
366 * by independent memory controller units. Up to a 9x
367 * speed up when alpha-blending and depth-test are enabled
371 fpfn = vram_pages / 2;
375 lpfn = vram_pages / 2;
377 for (i = 0; i < nvbo->placement.num_placement; ++i) {
378 nvbo->placements[i].fpfn = fpfn;
379 nvbo->placements[i].lpfn = lpfn;
381 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
382 nvbo->busy_placements[i].fpfn = fpfn;
383 nvbo->busy_placements[i].lpfn = lpfn;
389 nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
391 struct ttm_placement *pl = &nvbo->placement;
392 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
393 TTM_PL_MASK_CACHING) |
394 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
396 pl->placement = nvbo->placements;
397 set_placement_list(nvbo->placements, &pl->num_placement,
400 pl->busy_placement = nvbo->busy_placements;
401 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
404 set_placement_range(nvbo, type);
408 nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
410 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
411 struct ttm_buffer_object *bo = &nvbo->bo;
412 bool force = false, evict = false;
415 ret = ttm_bo_reserve(bo, false, false, NULL);
419 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
420 memtype == TTM_PL_FLAG_VRAM && contig) {
428 if (nvbo->pin_refcnt) {
429 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
430 NV_ERROR(drm, "bo %p pinned elsewhere: "
431 "0x%08x vs 0x%08x\n", bo,
432 1 << bo->mem.mem_type, memtype);
440 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
441 ret = nouveau_bo_validate(nvbo, false, false);
447 nouveau_bo_placement_set(nvbo, memtype, 0);
449 /* drop pin_refcnt temporarily, so we don't trip the assertion
450 * in nouveau_bo_move() that makes sure we're not trying to
451 * move a pinned buffer
454 ret = nouveau_bo_validate(nvbo, false, false);
459 switch (bo->mem.mem_type) {
461 drm->gem.vram_available -= bo->mem.size;
464 drm->gem.gart_available -= bo->mem.size;
472 nvbo->contig = false;
473 ttm_bo_unreserve(bo);
478 nouveau_bo_unpin(struct nouveau_bo *nvbo)
480 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
481 struct ttm_buffer_object *bo = &nvbo->bo;
484 ret = ttm_bo_reserve(bo, false, false, NULL);
488 ref = --nvbo->pin_refcnt;
489 WARN_ON_ONCE(ref < 0);
493 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
495 ret = nouveau_bo_validate(nvbo, false, false);
497 switch (bo->mem.mem_type) {
499 drm->gem.vram_available += bo->mem.size;
502 drm->gem.gart_available += bo->mem.size;
510 ttm_bo_unreserve(bo);
515 nouveau_bo_map(struct nouveau_bo *nvbo)
519 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
523 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
525 ttm_bo_unreserve(&nvbo->bo);
530 nouveau_bo_unmap(struct nouveau_bo *nvbo)
535 ttm_bo_kunmap(&nvbo->kmap);
539 nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
541 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
542 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
548 /* Don't waste time looping if the object is coherent */
549 if (nvbo->force_coherent)
552 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
553 dma_sync_single_for_device(drm->dev->dev,
554 ttm_dma->dma_address[i],
555 PAGE_SIZE, DMA_TO_DEVICE);
559 nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
561 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
562 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
568 /* Don't waste time looping if the object is coherent */
569 if (nvbo->force_coherent)
572 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
573 dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i],
574 PAGE_SIZE, DMA_FROM_DEVICE);
578 nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
581 struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
584 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, &ctx);
588 nouveau_bo_sync_for_device(nvbo);
594 nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
597 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
602 iowrite16_native(val, (void __force __iomem *)mem);
608 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
611 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
616 return ioread32_native((void __force __iomem *)mem);
622 nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
625 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
630 iowrite32_native(val, (void __force __iomem *)mem);
635 static struct ttm_tt *
636 nouveau_ttm_tt_create(struct ttm_buffer_object *bo, uint32_t page_flags)
638 #if IS_ENABLED(CONFIG_AGP)
639 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
641 if (drm->agp.bridge) {
642 return ttm_agp_tt_create(bo, drm->agp.bridge, page_flags);
646 return nouveau_sgdma_create_ttm(bo, page_flags);
650 nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
651 struct ttm_mem_type_manager *man)
653 struct nouveau_drm *drm = nouveau_bdev(bdev);
654 struct nvif_mmu *mmu = &drm->client.mmu;
659 man->available_caching = TTM_PL_MASK_CACHING;
660 man->default_caching = TTM_PL_FLAG_CACHED;
663 man->flags = TTM_MEMTYPE_FLAG_FIXED;
664 man->available_caching = TTM_PL_FLAG_UNCACHED |
666 man->default_caching = TTM_PL_FLAG_WC;
668 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
669 /* Some BARs do not support being ioremapped WC */
670 const u8 type = mmu->type[drm->ttm.type_vram].type;
671 if (type & NVIF_MEM_UNCACHED) {
672 man->available_caching = TTM_PL_FLAG_UNCACHED;
673 man->default_caching = TTM_PL_FLAG_UNCACHED;
676 man->func = &nouveau_vram_manager;
677 man->use_io_reserve_lru = true;
679 man->func = &ttm_bo_manager_func;
683 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
684 man->func = &nouveau_gart_manager;
686 if (!drm->agp.bridge)
687 man->func = &nv04_gart_manager;
689 man->func = &ttm_bo_manager_func;
691 if (drm->agp.bridge) {
693 man->available_caching = TTM_PL_FLAG_UNCACHED |
695 man->default_caching = TTM_PL_FLAG_WC;
698 man->available_caching = TTM_PL_MASK_CACHING;
699 man->default_caching = TTM_PL_FLAG_CACHED;
710 nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
712 struct nouveau_bo *nvbo = nouveau_bo(bo);
714 switch (bo->mem.mem_type) {
716 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
720 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
724 *pl = nvbo->placement;
728 nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
729 struct ttm_mem_reg *reg)
731 struct nouveau_mem *old_mem = nouveau_mem(&bo->mem);
732 struct nouveau_mem *new_mem = nouveau_mem(reg);
733 struct nvif_vmm *vmm = &drm->client.vmm.vmm;
736 ret = nvif_vmm_get(vmm, LAZY, false, old_mem->mem.page, 0,
737 old_mem->mem.size, &old_mem->vma[0]);
741 ret = nvif_vmm_get(vmm, LAZY, false, new_mem->mem.page, 0,
742 new_mem->mem.size, &old_mem->vma[1]);
746 ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]);
750 ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]);
753 nvif_vmm_put(vmm, &old_mem->vma[1]);
754 nvif_vmm_put(vmm, &old_mem->vma[0]);
760 nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
761 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
763 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
764 struct nouveau_channel *chan = drm->ttm.chan;
765 struct nouveau_cli *cli = (void *)chan->user.client;
766 struct nouveau_fence *fence;
769 /* create temporary vmas for the transfer and attach them to the
770 * old nvkm_mem node, these will get cleaned up after ttm has
771 * destroyed the ttm_mem_reg
773 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
774 ret = nouveau_bo_move_prep(drm, bo, new_reg);
779 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
780 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
782 ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
784 ret = nouveau_fence_new(chan, false, &fence);
786 ret = ttm_bo_move_accel_cleanup(bo,
790 nouveau_fence_unref(&fence);
794 mutex_unlock(&cli->mutex);
799 nouveau_bo_move_init(struct nouveau_drm *drm)
801 static const struct _method_table {
805 int (*exec)(struct nouveau_channel *,
806 struct ttm_buffer_object *,
807 struct ttm_mem_reg *, struct ttm_mem_reg *);
808 int (*init)(struct nouveau_channel *, u32 handle);
810 { "COPY", 4, 0xc5b5, nve0_bo_move_copy, nve0_bo_move_init },
811 { "GRCE", 0, 0xc5b5, nve0_bo_move_copy, nvc0_bo_move_init },
812 { "COPY", 4, 0xc3b5, nve0_bo_move_copy, nve0_bo_move_init },
813 { "GRCE", 0, 0xc3b5, nve0_bo_move_copy, nvc0_bo_move_init },
814 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
815 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
816 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
817 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
818 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
819 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
820 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
821 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
822 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
823 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
824 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
825 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
826 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
827 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
828 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
831 const struct _method_table *mthd = _methods;
832 const char *name = "CPU";
836 struct nouveau_channel *chan;
845 ret = nvif_object_ctor(&chan->user, "ttmBoMove",
846 mthd->oclass | (mthd->engine << 16),
847 mthd->oclass, NULL, 0,
850 ret = mthd->init(chan, drm->ttm.copy.handle);
852 nvif_object_dtor(&drm->ttm.copy);
856 drm->ttm.move = mthd->exec;
857 drm->ttm.chan = chan;
861 } while ((++mthd)->exec);
863 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
867 nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
868 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
870 struct ttm_operation_ctx ctx = { intr, no_wait_gpu };
871 struct ttm_place placement_memtype = {
874 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
876 struct ttm_placement placement;
877 struct ttm_mem_reg tmp_reg;
880 placement.num_placement = placement.num_busy_placement = 1;
881 placement.placement = placement.busy_placement = &placement_memtype;
884 tmp_reg.mm_node = NULL;
885 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, &ctx);
889 ret = ttm_tt_bind(bo->ttm, &tmp_reg, &ctx);
893 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
897 ret = ttm_bo_move_ttm(bo, &ctx, new_reg);
899 ttm_bo_mem_put(bo, &tmp_reg);
904 nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
905 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
907 struct ttm_operation_ctx ctx = { intr, no_wait_gpu };
908 struct ttm_place placement_memtype = {
911 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
913 struct ttm_placement placement;
914 struct ttm_mem_reg tmp_reg;
917 placement.num_placement = placement.num_busy_placement = 1;
918 placement.placement = placement.busy_placement = &placement_memtype;
921 tmp_reg.mm_node = NULL;
922 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, &ctx);
926 ret = ttm_bo_move_ttm(bo, &ctx, &tmp_reg);
930 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
935 ttm_bo_mem_put(bo, &tmp_reg);
940 nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
941 struct ttm_mem_reg *new_reg)
943 struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL;
944 struct nouveau_bo *nvbo = nouveau_bo(bo);
945 struct nouveau_vma *vma;
947 /* ttm can now (stupidly) pass the driver bos it didn't create... */
948 if (bo->destroy != nouveau_bo_del_ttm)
951 if (mem && new_reg->mem_type != TTM_PL_SYSTEM &&
952 mem->mem.page == nvbo->page) {
953 list_for_each_entry(vma, &nvbo->vma_list, head) {
954 nouveau_vma_map(vma, mem);
957 list_for_each_entry(vma, &nvbo->vma_list, head) {
958 WARN_ON(ttm_bo_wait(bo, false, false));
959 nouveau_vma_unmap(vma);
964 if (new_reg->mm_node)
965 nvbo->offset = (new_reg->start << PAGE_SHIFT);
973 nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
974 struct nouveau_drm_tile **new_tile)
976 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
977 struct drm_device *dev = drm->dev;
978 struct nouveau_bo *nvbo = nouveau_bo(bo);
979 u64 offset = new_reg->start << PAGE_SHIFT;
982 if (new_reg->mem_type != TTM_PL_VRAM)
985 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
986 *new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
987 nvbo->mode, nvbo->zeta);
994 nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
995 struct nouveau_drm_tile *new_tile,
996 struct nouveau_drm_tile **old_tile)
998 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
999 struct drm_device *dev = drm->dev;
1000 struct dma_fence *fence = dma_resv_get_excl(bo->base.resv);
1002 nv10_bo_put_tile_region(dev, *old_tile, fence);
1003 *old_tile = new_tile;
1007 nouveau_bo_move(struct ttm_buffer_object *bo, bool evict,
1008 struct ttm_operation_ctx *ctx,
1009 struct ttm_mem_reg *new_reg)
1011 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1012 struct nouveau_bo *nvbo = nouveau_bo(bo);
1013 struct ttm_mem_reg *old_reg = &bo->mem;
1014 struct nouveau_drm_tile *new_tile = NULL;
1017 ret = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
1021 if (nvbo->pin_refcnt)
1022 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1024 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1025 ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
1031 if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1032 BUG_ON(bo->mem.mm_node != NULL);
1034 new_reg->mm_node = NULL;
1038 /* Hardware assisted copy. */
1039 if (drm->ttm.move) {
1040 if (new_reg->mem_type == TTM_PL_SYSTEM)
1041 ret = nouveau_bo_move_flipd(bo, evict,
1043 ctx->no_wait_gpu, new_reg);
1044 else if (old_reg->mem_type == TTM_PL_SYSTEM)
1045 ret = nouveau_bo_move_flips(bo, evict,
1047 ctx->no_wait_gpu, new_reg);
1049 ret = nouveau_bo_move_m2mf(bo, evict,
1051 ctx->no_wait_gpu, new_reg);
1056 /* Fallback to software copy. */
1057 ret = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
1059 ret = ttm_bo_move_memcpy(bo, ctx, new_reg);
1062 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1064 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1066 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1073 nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1075 struct nouveau_bo *nvbo = nouveau_bo(bo);
1077 return drm_vma_node_verify_access(&nvbo->bo.base.vma_node,
1078 filp->private_data);
1082 nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1084 struct nouveau_drm *drm = nouveau_bdev(bdev);
1085 struct nvkm_device *device = nvxx_device(&drm->client.device);
1086 struct nouveau_mem *mem = nouveau_mem(reg);
1088 reg->bus.addr = NULL;
1089 reg->bus.offset = 0;
1090 reg->bus.size = reg->num_pages << PAGE_SHIFT;
1092 reg->bus.is_iomem = false;
1094 switch (reg->mem_type) {
1099 #if IS_ENABLED(CONFIG_AGP)
1100 if (drm->agp.bridge) {
1101 reg->bus.offset = reg->start << PAGE_SHIFT;
1102 reg->bus.base = drm->agp.base;
1103 reg->bus.is_iomem = !drm->agp.cma;
1106 if (drm->client.mem->oclass < NVIF_CLASS_MEM_NV50 || !mem->kind)
1109 fallthrough; /* tiled memory */
1111 reg->bus.offset = reg->start << PAGE_SHIFT;
1112 reg->bus.base = device->func->resource_addr(device, 1);
1113 reg->bus.is_iomem = true;
1114 if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
1116 struct nv50_mem_map_v0 nv50;
1117 struct gf100_mem_map_v0 gf100;
1123 switch (mem->mem.object.oclass) {
1124 case NVIF_CLASS_MEM_NV50:
1125 args.nv50.version = 0;
1127 args.nv50.kind = mem->kind;
1128 args.nv50.comp = mem->comp;
1129 argc = sizeof(args.nv50);
1131 case NVIF_CLASS_MEM_GF100:
1132 args.gf100.version = 0;
1134 args.gf100.kind = mem->kind;
1135 argc = sizeof(args.gf100);
1142 ret = nvif_object_map_handle(&mem->mem.object,
1146 if (WARN_ON(ret == 0))
1152 reg->bus.offset = handle;
1162 nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
1164 struct nouveau_drm *drm = nouveau_bdev(bdev);
1165 struct nouveau_mem *mem = nouveau_mem(reg);
1167 if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
1168 switch (reg->mem_type) {
1171 nvif_object_unmap_handle(&mem->mem.object);
1174 nvif_object_unmap_handle(&mem->mem.object);
1183 nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1185 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1186 struct nouveau_bo *nvbo = nouveau_bo(bo);
1187 struct nvkm_device *device = nvxx_device(&drm->client.device);
1188 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
1191 /* as long as the bo isn't in vram, and isn't tiled, we've got
1192 * nothing to do here.
1194 if (bo->mem.mem_type != TTM_PL_VRAM) {
1195 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1199 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1200 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1202 ret = nouveau_bo_validate(nvbo, false, false);
1209 /* make sure bo is in mappable vram */
1210 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1211 bo->mem.start + bo->mem.num_pages < mappable)
1214 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1215 nvbo->placements[i].fpfn = 0;
1216 nvbo->placements[i].lpfn = mappable;
1219 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1220 nvbo->busy_placements[i].fpfn = 0;
1221 nvbo->busy_placements[i].lpfn = mappable;
1224 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1225 return nouveau_bo_validate(nvbo, false, false);
1229 nouveau_ttm_tt_populate(struct ttm_tt *ttm, struct ttm_operation_ctx *ctx)
1231 struct ttm_dma_tt *ttm_dma = (void *)ttm;
1232 struct nouveau_drm *drm;
1236 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1238 if (ttm->state != tt_unpopulated)
1241 if (slave && ttm->sg) {
1242 /* make userspace faulting work */
1243 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1244 ttm_dma->dma_address, ttm->num_pages);
1245 ttm->state = tt_unbound;
1249 drm = nouveau_bdev(ttm->bdev);
1250 dev = drm->dev->dev;
1252 #if IS_ENABLED(CONFIG_AGP)
1253 if (drm->agp.bridge) {
1254 return ttm_agp_tt_populate(ttm, ctx);
1258 #if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1259 if (swiotlb_nr_tbl()) {
1260 return ttm_dma_populate((void *)ttm, dev, ctx);
1264 r = ttm_pool_populate(ttm, ctx);
1269 for (i = 0; i < ttm->num_pages; i++) {
1272 addr = dma_map_page(dev, ttm->pages[i], 0, PAGE_SIZE,
1275 if (dma_mapping_error(dev, addr)) {
1277 dma_unmap_page(dev, ttm_dma->dma_address[i],
1278 PAGE_SIZE, DMA_BIDIRECTIONAL);
1279 ttm_dma->dma_address[i] = 0;
1281 ttm_pool_unpopulate(ttm);
1285 ttm_dma->dma_address[i] = addr;
1291 nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1293 struct ttm_dma_tt *ttm_dma = (void *)ttm;
1294 struct nouveau_drm *drm;
1297 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1302 drm = nouveau_bdev(ttm->bdev);
1303 dev = drm->dev->dev;
1305 #if IS_ENABLED(CONFIG_AGP)
1306 if (drm->agp.bridge) {
1307 ttm_agp_tt_unpopulate(ttm);
1312 #if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
1313 if (swiotlb_nr_tbl()) {
1314 ttm_dma_unpopulate((void *)ttm, dev);
1319 for (i = 0; i < ttm->num_pages; i++) {
1320 if (ttm_dma->dma_address[i]) {
1321 dma_unmap_page(dev, ttm_dma->dma_address[i], PAGE_SIZE,
1326 ttm_pool_unpopulate(ttm);
1330 nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1332 struct dma_resv *resv = nvbo->bo.base.resv;
1335 dma_resv_add_excl_fence(resv, &fence->base);
1337 dma_resv_add_shared_fence(resv, &fence->base);
1340 struct ttm_bo_driver nouveau_bo_driver = {
1341 .ttm_tt_create = &nouveau_ttm_tt_create,
1342 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1343 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1344 .init_mem_type = nouveau_bo_init_mem_type,
1345 .eviction_valuable = ttm_bo_eviction_valuable,
1346 .evict_flags = nouveau_bo_evict_flags,
1347 .move_notify = nouveau_bo_move_ntfy,
1348 .move = nouveau_bo_move,
1349 .verify_access = nouveau_bo_verify_access,
1350 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1351 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1352 .io_mem_free = &nouveau_ttm_io_mem_free,