ffaf04e1305b7ec277cb398b6489b9026dc42dd3
[platform/kernel/linux-starfive.git] / drivers / gpu / drm / meson / meson_registers.h
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
4  */
5
6 #ifndef __MESON_REGISTERS_H
7 #define __MESON_REGISTERS_H
8
9 #include <linux/io.h>
10
11 /* Shift all registers by 2 */
12 #define _REG(reg)       ((reg) << 2)
13
14 #define writel_bits_relaxed(mask, val, addr) \
15         writel_relaxed((readl_relaxed(addr) & ~(mask)) | ((val) & (mask)), addr)
16
17 /* vpp2 */
18 #define VPP2_DUMMY_DATA 0x1900
19 #define VPP2_LINE_IN_LENGTH 0x1901
20 #define VPP2_PIC_IN_HEIGHT 0x1902
21 #define VPP2_SCALE_COEF_IDX 0x1903
22 #define VPP2_SCALE_COEF 0x1904
23 #define VPP2_VSC_REGION12_STARTP 0x1905
24 #define VPP2_VSC_REGION34_STARTP 0x1906
25 #define VPP2_VSC_REGION4_ENDP 0x1907
26 #define VPP2_VSC_START_PHASE_STEP 0x1908
27 #define VPP2_VSC_REGION0_PHASE_SLOPE 0x1909
28 #define VPP2_VSC_REGION1_PHASE_SLOPE 0x190a
29 #define VPP2_VSC_REGION3_PHASE_SLOPE 0x190b
30 #define VPP2_VSC_REGION4_PHASE_SLOPE 0x190c
31 #define VPP2_VSC_PHASE_CTRL 0x190d
32 #define VPP2_VSC_INI_PHASE 0x190e
33 #define VPP2_HSC_REGION12_STARTP 0x1910
34 #define VPP2_HSC_REGION34_STARTP 0x1911
35 #define VPP2_HSC_REGION4_ENDP 0x1912
36 #define VPP2_HSC_START_PHASE_STEP 0x1913
37 #define VPP2_HSC_REGION0_PHASE_SLOPE 0x1914
38 #define VPP2_HSC_REGION1_PHASE_SLOPE 0x1915
39 #define VPP2_HSC_REGION3_PHASE_SLOPE 0x1916
40 #define VPP2_HSC_REGION4_PHASE_SLOPE 0x1917
41 #define VPP2_HSC_PHASE_CTRL 0x1918
42 #define VPP2_SC_MISC 0x1919
43 #define VPP2_PREBLEND_VD1_H_START_END 0x191a
44 #define VPP2_PREBLEND_VD1_V_START_END 0x191b
45 #define VPP2_POSTBLEND_VD1_H_START_END 0x191c
46 #define VPP2_POSTBLEND_VD1_V_START_END 0x191d
47 #define VPP2_PREBLEND_H_SIZE 0x1920
48 #define VPP2_POSTBLEND_H_SIZE 0x1921
49 #define VPP2_HOLD_LINES 0x1922
50 #define VPP2_BLEND_ONECOLOR_CTRL 0x1923
51 #define VPP2_PREBLEND_CURRENT_XY 0x1924
52 #define VPP2_POSTBLEND_CURRENT_XY 0x1925
53 #define VPP2_MISC 0x1926
54 #define VPP2_OFIFO_SIZE 0x1927
55 #define VPP2_FIFO_STATUS 0x1928
56 #define VPP2_SMOKE_CTRL 0x1929
57 #define VPP2_SMOKE1_VAL 0x192a
58 #define VPP2_SMOKE2_VAL 0x192b
59 #define VPP2_SMOKE1_H_START_END 0x192d
60 #define VPP2_SMOKE1_V_START_END 0x192e
61 #define VPP2_SMOKE2_H_START_END 0x192f
62 #define VPP2_SMOKE2_V_START_END 0x1930
63 #define VPP2_SCO_FIFO_CTRL 0x1933
64 #define VPP2_HSC_PHASE_CTRL1 0x1934
65 #define VPP2_HSC_INI_PAT_CTRL 0x1935
66 #define VPP2_VADJ_CTRL 0x1940
67 #define VPP2_VADJ1_Y 0x1941
68 #define VPP2_VADJ1_MA_MB 0x1942
69 #define VPP2_VADJ1_MC_MD 0x1943
70 #define VPP2_VADJ2_Y 0x1944
71 #define VPP2_VADJ2_MA_MB 0x1945
72 #define VPP2_VADJ2_MC_MD 0x1946
73 #define VPP2_MATRIX_PROBE_COLOR 0x195c
74 #define VPP2_MATRIX_HL_COLOR 0x195d
75 #define VPP2_MATRIX_PROBE_POS 0x195e
76 #define VPP2_MATRIX_CTRL 0x195f
77 #define VPP2_MATRIX_COEF00_01 0x1960
78 #define VPP2_MATRIX_COEF02_10 0x1961
79 #define VPP2_MATRIX_COEF11_12 0x1962
80 #define VPP2_MATRIX_COEF20_21 0x1963
81 #define VPP2_MATRIX_COEF22 0x1964
82 #define VPP2_MATRIX_OFFSET0_1 0x1965
83 #define VPP2_MATRIX_OFFSET2 0x1966
84 #define VPP2_MATRIX_PRE_OFFSET0_1 0x1967
85 #define VPP2_MATRIX_PRE_OFFSET2 0x1968
86 #define VPP2_DUMMY_DATA1 0x1969
87 #define VPP2_GAINOFF_CTRL0 0x196a
88 #define VPP2_GAINOFF_CTRL1 0x196b
89 #define VPP2_GAINOFF_CTRL2 0x196c
90 #define VPP2_GAINOFF_CTRL3 0x196d
91 #define VPP2_GAINOFF_CTRL4 0x196e
92 #define VPP2_CHROMA_ADDR_PORT 0x1970
93 #define VPP2_CHROMA_DATA_PORT 0x1971
94 #define VPP2_GCLK_CTRL0 0x1972
95 #define VPP2_GCLK_CTRL1 0x1973
96 #define VPP2_SC_GCLK_CTRL 0x1974
97 #define VPP2_MISC1 0x1976
98 #define VPP2_DNLP_CTRL_00 0x1981
99 #define VPP2_DNLP_CTRL_01 0x1982
100 #define VPP2_DNLP_CTRL_02 0x1983
101 #define VPP2_DNLP_CTRL_03 0x1984
102 #define VPP2_DNLP_CTRL_04 0x1985
103 #define VPP2_DNLP_CTRL_05 0x1986
104 #define VPP2_DNLP_CTRL_06 0x1987
105 #define VPP2_DNLP_CTRL_07 0x1988
106 #define VPP2_DNLP_CTRL_08 0x1989
107 #define VPP2_DNLP_CTRL_09 0x198a
108 #define VPP2_DNLP_CTRL_10 0x198b
109 #define VPP2_DNLP_CTRL_11 0x198c
110 #define VPP2_DNLP_CTRL_12 0x198d
111 #define VPP2_DNLP_CTRL_13 0x198e
112 #define VPP2_DNLP_CTRL_14 0x198f
113 #define VPP2_DNLP_CTRL_15 0x1990
114 #define VPP2_VE_ENABLE_CTRL 0x19a1
115 #define VPP2_VE_DEMO_LEFT_TOP_SCREEN_WIDTH 0x19a2
116 #define VPP2_VE_DEMO_CENTER_BAR 0x19a3
117 #define VPP2_VE_H_V_SIZE 0x19a4
118 #define VPP2_VDO_MEAS_CTRL 0x19a8
119 #define VPP2_VDO_MEAS_VS_COUNT_HI 0x19a9
120 #define VPP2_VDO_MEAS_VS_COUNT_LO 0x19aa
121 #define VPP2_OSD_VSC_PHASE_STEP 0x19c0
122 #define VPP2_OSD_VSC_INI_PHASE 0x19c1
123 #define VPP2_OSD_VSC_CTRL0 0x19c2
124 #define VPP2_OSD_HSC_PHASE_STEP 0x19c3
125 #define VPP2_OSD_HSC_INI_PHASE 0x19c4
126 #define VPP2_OSD_HSC_CTRL0 0x19c5
127 #define VPP2_OSD_HSC_INI_PAT_CTRL 0x19c6
128 #define VPP2_OSD_SC_DUMMY_DATA 0x19c7
129 #define VPP2_OSD_SC_CTRL0 0x19c8
130 #define VPP2_OSD_SCI_WH_M1 0x19c9
131 #define VPP2_OSD_SCO_H_START_END 0x19ca
132 #define VPP2_OSD_SCO_V_START_END 0x19cb
133 #define VPP2_OSD_SCALE_COEF_IDX 0x19cc
134 #define VPP2_OSD_SCALE_COEF 0x19cd
135 #define VPP2_INT_LINE_NUM 0x19ce
136
137 /* viu */
138 #define VIU_ADDR_START 0x1a00
139 #define VIU_ADDR_END 0x1aff
140 #define VIU_SW_RESET 0x1a01
141 #define VIU_MISC_CTRL0 0x1a06
142 #define VIU_MISC_CTRL1 0x1a07
143 #define D2D3_INTF_LENGTH 0x1a08
144 #define D2D3_INTF_CTRL0 0x1a09
145 #define VIU_OSD1_CTRL_STAT 0x1a10
146 #define VIU_OSD1_CTRL_STAT2 0x1a2d
147 #define VIU_OSD1_COLOR_ADDR 0x1a11
148 #define VIU_OSD1_COLOR 0x1a12
149 #define VIU_OSD1_TCOLOR_AG0 0x1a17
150 #define VIU_OSD1_TCOLOR_AG1 0x1a18
151 #define VIU_OSD1_TCOLOR_AG2 0x1a19
152 #define VIU_OSD1_TCOLOR_AG3 0x1a1a
153 #define VIU_OSD1_BLK0_CFG_W0 0x1a1b
154 #define VIU_OSD1_BLK1_CFG_W0 0x1a1f
155 #define VIU_OSD1_BLK2_CFG_W0 0x1a23
156 #define VIU_OSD1_BLK3_CFG_W0 0x1a27
157 #define VIU_OSD1_BLK0_CFG_W1 0x1a1c
158 #define VIU_OSD1_BLK1_CFG_W1 0x1a20
159 #define VIU_OSD1_BLK2_CFG_W1 0x1a24
160 #define VIU_OSD1_BLK3_CFG_W1 0x1a28
161 #define VIU_OSD1_BLK0_CFG_W2 0x1a1d
162 #define VIU_OSD1_BLK1_CFG_W2 0x1a21
163 #define VIU_OSD1_BLK2_CFG_W2 0x1a25
164 #define VIU_OSD1_BLK3_CFG_W2 0x1a29
165 #define VIU_OSD1_BLK0_CFG_W3 0x1a1e
166 #define VIU_OSD1_BLK1_CFG_W3 0x1a22
167 #define VIU_OSD1_BLK2_CFG_W3 0x1a26
168 #define VIU_OSD1_BLK3_CFG_W3 0x1a2a
169 #define VIU_OSD1_BLK0_CFG_W4 0x1a13
170 #define VIU_OSD1_BLK1_CFG_W4 0x1a14
171 #define VIU_OSD1_BLK2_CFG_W4 0x1a15
172 #define VIU_OSD1_BLK3_CFG_W4 0x1a16
173 #define VIU_OSD1_FIFO_CTRL_STAT 0x1a2b
174 #define VIU_OSD1_TEST_RDDATA 0x1a2c
175 #define VIU_OSD1_PROT_CTRL 0x1a2e
176 #define VIU_OSD2_CTRL_STAT 0x1a30
177 #define VIU_OSD2_CTRL_STAT2 0x1a4d
178 #define VIU_OSD2_COLOR_ADDR 0x1a31
179 #define VIU_OSD2_COLOR 0x1a32
180 #define VIU_OSD2_HL1_H_START_END 0x1a33
181 #define VIU_OSD2_HL1_V_START_END 0x1a34
182 #define VIU_OSD2_HL2_H_START_END 0x1a35
183 #define VIU_OSD2_HL2_V_START_END 0x1a36
184 #define VIU_OSD2_TCOLOR_AG0 0x1a37
185 #define VIU_OSD2_TCOLOR_AG1 0x1a38
186 #define VIU_OSD2_TCOLOR_AG2 0x1a39
187 #define VIU_OSD2_TCOLOR_AG3 0x1a3a
188 #define VIU_OSD2_BLK0_CFG_W0 0x1a3b
189 #define VIU_OSD2_BLK1_CFG_W0 0x1a3f
190 #define VIU_OSD2_BLK2_CFG_W0 0x1a43
191 #define VIU_OSD2_BLK3_CFG_W0 0x1a47
192 #define VIU_OSD2_BLK0_CFG_W1 0x1a3c
193 #define VIU_OSD2_BLK1_CFG_W1 0x1a40
194 #define VIU_OSD2_BLK2_CFG_W1 0x1a44
195 #define VIU_OSD2_BLK3_CFG_W1 0x1a48
196 #define VIU_OSD2_BLK0_CFG_W2 0x1a3d
197 #define VIU_OSD2_BLK1_CFG_W2 0x1a41
198 #define VIU_OSD2_BLK2_CFG_W2 0x1a45
199 #define VIU_OSD2_BLK3_CFG_W2 0x1a49
200 #define VIU_OSD2_BLK0_CFG_W3 0x1a3e
201 #define VIU_OSD2_BLK1_CFG_W3 0x1a42
202 #define VIU_OSD2_BLK2_CFG_W3 0x1a46
203 #define VIU_OSD2_BLK3_CFG_W3 0x1a4a
204 #define VIU_OSD2_BLK0_CFG_W4 0x1a64
205 #define VIU_OSD2_BLK1_CFG_W4 0x1a65
206 #define VIU_OSD2_BLK2_CFG_W4 0x1a66
207 #define VIU_OSD2_BLK3_CFG_W4 0x1a67
208 #define VIU_OSD2_FIFO_CTRL_STAT 0x1a4b
209 #define VIU_OSD2_TEST_RDDATA 0x1a4c
210 #define VIU_OSD2_PROT_CTRL 0x1a4e
211 #define VIU_OSD2_MALI_UNPACK_CTRL 0x1abd
212 #define VIU_OSD2_DIMM_CTRL 0x1acf
213
214 #define VIU_OSD3_CTRL_STAT 0x3d80
215 #define VIU_OSD3_CTRL_STAT2 0x3d81
216 #define VIU_OSD3_COLOR_ADDR 0x3d82
217 #define VIU_OSD3_COLOR 0x3d83
218 #define VIU_OSD3_TCOLOR_AG0 0x3d84
219 #define VIU_OSD3_TCOLOR_AG1 0x3d85
220 #define VIU_OSD3_TCOLOR_AG2 0x3d86
221 #define VIU_OSD3_TCOLOR_AG3 0x3d87
222 #define VIU_OSD3_BLK0_CFG_W0 0x3d88
223 #define VIU_OSD3_BLK0_CFG_W1 0x3d8c
224 #define VIU_OSD3_BLK0_CFG_W2 0x3d90
225 #define VIU_OSD3_BLK0_CFG_W3 0x3d94
226 #define VIU_OSD3_BLK0_CFG_W4 0x3d98
227 #define VIU_OSD3_BLK1_CFG_W4 0x3d99
228 #define VIU_OSD3_BLK2_CFG_W4 0x3d9a
229 #define VIU_OSD3_FIFO_CTRL_STAT 0x3d9c
230 #define VIU_OSD3_TEST_RDDATA 0x3d9d
231 #define VIU_OSD3_PROT_CTRL 0x3d9e
232 #define VIU_OSD3_MALI_UNPACK_CTRL 0x3d9f
233 #define VIU_OSD3_DIMM_CTRL 0x3da0
234
235 #define VD1_IF0_GEN_REG 0x1a50
236 #define VD1_IF0_CANVAS0 0x1a51
237 #define VD1_IF0_CANVAS1 0x1a52
238 #define VD1_IF0_LUMA_X0 0x1a53
239 #define VD1_IF0_LUMA_Y0 0x1a54
240 #define VD1_IF0_CHROMA_X0 0x1a55
241 #define VD1_IF0_CHROMA_Y0 0x1a56
242 #define VD1_IF0_LUMA_X1 0x1a57
243 #define VD1_IF0_LUMA_Y1 0x1a58
244 #define VD1_IF0_CHROMA_X1 0x1a59
245 #define VD1_IF0_CHROMA_Y1 0x1a5a
246 #define VD1_IF0_RPT_LOOP 0x1a5b
247 #define VD1_IF0_LUMA0_RPT_PAT 0x1a5c
248 #define VD1_IF0_CHROMA0_RPT_PAT 0x1a5d
249 #define VD1_IF0_LUMA1_RPT_PAT 0x1a5e
250 #define VD1_IF0_CHROMA1_RPT_PAT 0x1a5f
251 #define VD1_IF0_LUMA_PSEL 0x1a60
252 #define VD1_IF0_CHROMA_PSEL 0x1a61
253 #define VD1_IF0_DUMMY_PIXEL 0x1a62
254 #define VD1_IF0_LUMA_FIFO_SIZE 0x1a63
255 #define VD1_IF0_RANGE_MAP_Y 0x1a6a
256 #define VD1_IF0_RANGE_MAP_CB 0x1a6b
257 #define VD1_IF0_RANGE_MAP_CR 0x1a6c
258 #define VD1_IF0_GEN_REG2 0x1a6d
259 #define VD1_IF0_PROT_CNTL 0x1a6e
260 #define VIU_VD1_FMT_CTRL 0x1a68
261 #define VIU_VD1_FMT_W 0x1a69
262 #define VD2_IF0_GEN_REG 0x1a70
263 #define VD2_IF0_CANVAS0 0x1a71
264 #define VD2_IF0_CANVAS1 0x1a72
265 #define VD2_IF0_LUMA_X0 0x1a73
266 #define VD2_IF0_LUMA_Y0 0x1a74
267 #define VD2_IF0_CHROMA_X0 0x1a75
268 #define VD2_IF0_CHROMA_Y0 0x1a76
269 #define VD2_IF0_LUMA_X1 0x1a77
270 #define VD2_IF0_LUMA_Y1 0x1a78
271 #define VD2_IF0_CHROMA_X1 0x1a79
272 #define VD2_IF0_CHROMA_Y1 0x1a7a
273 #define VD2_IF0_RPT_LOOP 0x1a7b
274 #define VD2_IF0_LUMA0_RPT_PAT 0x1a7c
275 #define VD2_IF0_CHROMA0_RPT_PAT 0x1a7d
276 #define VD2_IF0_LUMA1_RPT_PAT 0x1a7e
277 #define VD2_IF0_CHROMA1_RPT_PAT 0x1a7f
278 #define VD2_IF0_LUMA_PSEL 0x1a80
279 #define VD2_IF0_CHROMA_PSEL 0x1a81
280 #define VD2_IF0_DUMMY_PIXEL 0x1a82
281 #define VD2_IF0_LUMA_FIFO_SIZE 0x1a83
282 #define VD2_IF0_RANGE_MAP_Y 0x1a8a
283 #define VD2_IF0_RANGE_MAP_CB 0x1a8b
284 #define VD2_IF0_RANGE_MAP_CR 0x1a8c
285 #define VD2_IF0_GEN_REG2 0x1a8d
286 #define VD2_IF0_PROT_CNTL 0x1a8e
287 #define VIU_VD2_FMT_CTRL 0x1a88
288 #define VIU_VD2_FMT_W 0x1a89
289
290 /* VIU Matrix Registers */
291 #define VIU_OSD1_MATRIX_CTRL 0x1a90
292 #define VIU_OSD1_MATRIX_COEF00_01 0x1a91
293 #define VIU_OSD1_MATRIX_COEF02_10 0x1a92
294 #define VIU_OSD1_MATRIX_COEF11_12 0x1a93
295 #define VIU_OSD1_MATRIX_COEF20_21 0x1a94
296 #define VIU_OSD1_MATRIX_COLMOD_COEF42 0x1a95
297 #define VIU_OSD1_MATRIX_OFFSET0_1 0x1a96
298 #define VIU_OSD1_MATRIX_OFFSET2 0x1a97
299 #define VIU_OSD1_MATRIX_PRE_OFFSET0_1 0x1a98
300 #define VIU_OSD1_MATRIX_PRE_OFFSET2 0x1a99
301 #define VIU_OSD1_MATRIX_COEF22_30 0x1a9d
302 #define VIU_OSD1_MATRIX_COEF31_32 0x1a9e
303 #define VIU_OSD1_MATRIX_COEF40_41 0x1a9f
304 #define VD1_IF0_GEN_REG3 0x1aa7
305
306 #define VIU_OSD_BLENDO_H_START_END 0x1aa9
307 #define VIU_OSD_BLENDO_V_START_END 0x1aaa
308 #define VIU_OSD_BLEND_GEN_CTRL0 0x1aab
309 #define VIU_OSD_BLEND_GEN_CTRL1 0x1aac
310 #define VIU_OSD_BLEND_DUMMY_DATA 0x1aad
311 #define VIU_OSD_BLEND_CURRENT_XY 0x1aae
312
313 #define VIU_OSD2_MATRIX_CTRL 0x1ab0
314 #define VIU_OSD2_MATRIX_COEF00_01 0x1ab1
315 #define VIU_OSD2_MATRIX_COEF02_10 0x1ab2
316 #define VIU_OSD2_MATRIX_COEF11_12 0x1ab3
317 #define VIU_OSD2_MATRIX_COEF20_21 0x1ab4
318 #define VIU_OSD2_MATRIX_COEF22 0x1ab5
319 #define VIU_OSD2_MATRIX_OFFSET0_1 0x1ab6
320 #define VIU_OSD2_MATRIX_OFFSET2 0x1ab7
321 #define VIU_OSD2_MATRIX_PRE_OFFSET0_1 0x1ab8
322 #define VIU_OSD2_MATRIX_PRE_OFFSET2 0x1ab9
323 #define VIU_OSD2_MATRIX_PROBE_COLOR 0x1aba
324 #define VIU_OSD2_MATRIX_HL_COLOR 0x1abb
325 #define VIU_OSD2_MATRIX_PROBE_POS 0x1abc
326 #define VIU_OSD1_EOTF_CTL 0x1ad4
327 #define VIU_OSD1_EOTF_COEF00_01 0x1ad5
328 #define VIU_OSD1_EOTF_COEF02_10 0x1ad6
329 #define VIU_OSD1_EOTF_COEF11_12 0x1ad7
330 #define VIU_OSD1_EOTF_COEF20_21 0x1ad8
331 #define VIU_OSD1_EOTF_COEF22_RS 0x1ad9
332 #define VIU_OSD1_EOTF_LUT_ADDR_PORT 0x1ada
333 #define VIU_OSD1_EOTF_LUT_DATA_PORT 0x1adb
334 #define VIU_OSD1_OETF_CTL 0x1adc
335 #define VIU_OSD1_OETF_LUT_ADDR_PORT 0x1add
336 #define VIU_OSD1_OETF_LUT_DATA_PORT 0x1ade
337 #define AFBC_ENABLE 0x1ae0
338
339 /* vpp */
340 #define VPP_DUMMY_DATA 0x1d00
341 #define VPP_LINE_IN_LENGTH 0x1d01
342 #define VPP_PIC_IN_HEIGHT 0x1d02
343 #define VPP_SCALE_COEF_IDX 0x1d03
344 #define         VPP_SCALE_HORIZONTAL_COEF       BIT(8)
345 #define VPP_SCALE_COEF 0x1d04
346 #define VPP_VSC_REGION12_STARTP 0x1d05
347 #define VPP_VSC_REGION34_STARTP 0x1d06
348 #define VPP_VSC_REGION4_ENDP 0x1d07
349 #define VPP_VSC_START_PHASE_STEP 0x1d08
350 #define VPP_VSC_REGION0_PHASE_SLOPE 0x1d09
351 #define VPP_VSC_REGION1_PHASE_SLOPE 0x1d0a
352 #define VPP_VSC_REGION3_PHASE_SLOPE 0x1d0b
353 #define VPP_VSC_REGION4_PHASE_SLOPE 0x1d0c
354 #define VPP_VSC_PHASE_CTRL 0x1d0d
355 #define VPP_VSC_INI_PHASE 0x1d0e
356 #define VPP_HSC_REGION12_STARTP 0x1d10
357 #define VPP_HSC_REGION34_STARTP 0x1d11
358 #define VPP_HSC_REGION4_ENDP 0x1d12
359 #define VPP_HSC_START_PHASE_STEP 0x1d13
360 #define VPP_HSC_REGION0_PHASE_SLOPE 0x1d14
361 #define VPP_HSC_REGION1_PHASE_SLOPE 0x1d15
362 #define VPP_HSC_REGION3_PHASE_SLOPE 0x1d16
363 #define VPP_HSC_REGION4_PHASE_SLOPE 0x1d17
364 #define VPP_HSC_PHASE_CTRL 0x1d18
365 #define VPP_SC_MISC 0x1d19
366 #define         VPP_SC_VD_EN_ENABLE             BIT(15)
367 #define         VPP_SC_TOP_EN_ENABLE            BIT(16)
368 #define         VPP_SC_HSC_EN_ENABLE            BIT(17)
369 #define         VPP_SC_VSC_EN_ENABLE            BIT(18)
370 #define         VPP_VSC_BANK_LENGTH(length)     (length & 0x7)
371 #define         VPP_HSC_BANK_LENGTH(length)     ((length & 0x7) << 8)
372 #define VPP_PREBLEND_VD1_H_START_END 0x1d1a
373 #define VPP_PREBLEND_VD1_V_START_END 0x1d1b
374 #define VPP_POSTBLEND_VD1_H_START_END 0x1d1c
375 #define VPP_POSTBLEND_VD1_V_START_END 0x1d1d
376 #define VPP_BLEND_VD2_H_START_END 0x1d1e
377 #define VPP_BLEND_VD2_V_START_END 0x1d1f
378 #define VPP_PREBLEND_H_SIZE 0x1d20
379 #define VPP_POSTBLEND_H_SIZE 0x1d21
380 #define VPP_HOLD_LINES 0x1d22
381 #define         VPP_POSTBLEND_HOLD_LINES(lines) (lines & 0xf)
382 #define         VPP_PREBLEND_HOLD_LINES(lines)  ((lines & 0xf) << 8)
383 #define VPP_BLEND_ONECOLOR_CTRL 0x1d23
384 #define VPP_PREBLEND_CURRENT_XY 0x1d24
385 #define VPP_POSTBLEND_CURRENT_XY 0x1d25
386 #define VPP_MISC 0x1d26
387 #define         VPP_PREBLEND_ENABLE     BIT(6)
388 #define         VPP_POSTBLEND_ENABLE    BIT(7)
389 #define         VPP_OSD2_ALPHA_PREMULT  BIT(8)
390 #define         VPP_OSD1_ALPHA_PREMULT  BIT(9)
391 #define         VPP_VD1_POSTBLEND       BIT(10)
392 #define         VPP_VD2_POSTBLEND       BIT(11)
393 #define         VPP_OSD1_POSTBLEND      BIT(12)
394 #define         VPP_OSD2_POSTBLEND      BIT(13)
395 #define         VPP_VD1_PREBLEND        BIT(14)
396 #define         VPP_VD2_PREBLEND        BIT(15)
397 #define         VPP_OSD1_PREBLEND       BIT(16)
398 #define         VPP_OSD2_PREBLEND       BIT(17)
399 #define         VPP_COLOR_MNG_ENABLE    BIT(28)
400 #define VPP_OFIFO_SIZE 0x1d27
401 #define         VPP_OFIFO_SIZE_MASK             GENMASK(13, 0)
402 #define         VPP_OFIFO_SIZE_DEFAULT          (0xfff << 20 | 0x1000)
403 #define VPP_FIFO_STATUS 0x1d28
404 #define VPP_SMOKE_CTRL 0x1d29
405 #define VPP_SMOKE1_VAL 0x1d2a
406 #define VPP_SMOKE2_VAL 0x1d2b
407 #define VPP_SMOKE3_VAL 0x1d2c
408 #define VPP_SMOKE1_H_START_END 0x1d2d
409 #define VPP_SMOKE1_V_START_END 0x1d2e
410 #define VPP_SMOKE2_H_START_END 0x1d2f
411 #define VPP_SMOKE2_V_START_END 0x1d30
412 #define VPP_SMOKE3_H_START_END 0x1d31
413 #define VPP_SMOKE3_V_START_END 0x1d32
414 #define VPP_SCO_FIFO_CTRL 0x1d33
415 #define VPP_HSC_PHASE_CTRL1 0x1d34
416 #define VPP_HSC_INI_PAT_CTRL 0x1d35
417 #define VPP_VADJ_CTRL 0x1d40
418 #define         VPP_MINUS_BLACK_LVL_VADJ1_ENABLE BIT(1)
419
420 #define VPP_VADJ1_Y 0x1d41
421 #define VPP_VADJ1_MA_MB 0x1d42
422 #define VPP_VADJ1_MC_MD 0x1d43
423 #define VPP_VADJ2_Y 0x1d44
424 #define VPP_VADJ2_MA_MB 0x1d45
425 #define VPP_VADJ2_MC_MD 0x1d46
426 #define VPP_HSHARP_CTRL 0x1d50
427 #define VPP_HSHARP_LUMA_THRESH01 0x1d51
428 #define VPP_HSHARP_LUMA_THRESH23 0x1d52
429 #define VPP_HSHARP_CHROMA_THRESH01 0x1d53
430 #define VPP_HSHARP_CHROMA_THRESH23 0x1d54
431 #define VPP_HSHARP_LUMA_GAIN 0x1d55
432 #define VPP_HSHARP_CHROMA_GAIN 0x1d56
433 #define VPP_MATRIX_PROBE_COLOR 0x1d5c
434 #define VPP_MATRIX_HL_COLOR 0x1d5d
435 #define VPP_MATRIX_PROBE_POS 0x1d5e
436 #define VPP_MATRIX_CTRL 0x1d5f
437 #define VPP_MATRIX_COEF00_01 0x1d60
438 #define VPP_MATRIX_COEF02_10 0x1d61
439 #define VPP_MATRIX_COEF11_12 0x1d62
440 #define VPP_MATRIX_COEF20_21 0x1d63
441 #define VPP_MATRIX_COEF22 0x1d64
442 #define VPP_MATRIX_OFFSET0_1 0x1d65
443 #define VPP_MATRIX_OFFSET2 0x1d66
444 #define VPP_MATRIX_PRE_OFFSET0_1 0x1d67
445 #define VPP_MATRIX_PRE_OFFSET2 0x1d68
446 #define VPP_DUMMY_DATA1 0x1d69
447 #define VPP_GAINOFF_CTRL0 0x1d6a
448 #define VPP_GAINOFF_CTRL1 0x1d6b
449 #define VPP_GAINOFF_CTRL2 0x1d6c
450 #define VPP_GAINOFF_CTRL3 0x1d6d
451 #define VPP_GAINOFF_CTRL4 0x1d6e
452 #define VPP_CHROMA_ADDR_PORT 0x1d70
453 #define VPP_CHROMA_DATA_PORT 0x1d71
454 #define VPP_GCLK_CTRL0 0x1d72
455 #define VPP_GCLK_CTRL1 0x1d73
456 #define VPP_SC_GCLK_CTRL 0x1d74
457 #define VPP_MISC1 0x1d76
458 #define VPP_BLACKEXT_CTRL 0x1d80
459 #define VPP_DNLP_CTRL_00 0x1d81
460 #define VPP_DNLP_CTRL_01 0x1d82
461 #define VPP_DNLP_CTRL_02 0x1d83
462 #define VPP_DNLP_CTRL_03 0x1d84
463 #define VPP_DNLP_CTRL_04 0x1d85
464 #define VPP_DNLP_CTRL_05 0x1d86
465 #define VPP_DNLP_CTRL_06 0x1d87
466 #define VPP_DNLP_CTRL_07 0x1d88
467 #define VPP_DNLP_CTRL_08 0x1d89
468 #define VPP_DNLP_CTRL_09 0x1d8a
469 #define VPP_DNLP_CTRL_10 0x1d8b
470 #define VPP_DNLP_CTRL_11 0x1d8c
471 #define VPP_DNLP_CTRL_12 0x1d8d
472 #define VPP_DNLP_CTRL_13 0x1d8e
473 #define VPP_DNLP_CTRL_14 0x1d8f
474 #define VPP_DNLP_CTRL_15 0x1d90
475 #define VPP_PEAKING_HGAIN 0x1d91
476 #define VPP_PEAKING_VGAIN 0x1d92
477 #define VPP_PEAKING_NLP_1 0x1d93
478 #define VPP_DOLBY_CTRL 0x1d93
479 #define VPP_PPS_DUMMY_DATA_MODE (1 << 17)
480 #define VPP_PEAKING_NLP_2 0x1d94
481 #define VPP_PEAKING_NLP_3 0x1d95
482 #define VPP_PEAKING_NLP_4 0x1d96
483 #define VPP_PEAKING_NLP_5 0x1d97
484 #define VPP_SHARP_LIMIT 0x1d98
485 #define VPP_VLTI_CTRL 0x1d99
486 #define VPP_HLTI_CTRL 0x1d9a
487 #define VPP_CTI_CTRL 0x1d9b
488 #define VPP_BLUE_STRETCH_1 0x1d9c
489 #define VPP_BLUE_STRETCH_2 0x1d9d
490 #define VPP_BLUE_STRETCH_3 0x1d9e
491 #define VPP_CCORING_CTRL 0x1da0
492 #define VPP_VE_ENABLE_CTRL 0x1da1
493 #define VPP_VE_DEMO_LEFT_TOP_SCREEN_WIDTH 0x1da2
494 #define VPP_VE_DEMO_CENTER_BAR 0x1da3
495 #define VPP_VE_H_V_SIZE 0x1da4
496 #define VPP_VDO_MEAS_CTRL 0x1da8
497 #define VPP_VDO_MEAS_VS_COUNT_HI 0x1da9
498 #define VPP_VDO_MEAS_VS_COUNT_LO 0x1daa
499 #define VPP_INPUT_CTRL 0x1dab
500 #define VPP_CTI_CTRL2 0x1dac
501 #define VPP_PEAKING_SAT_THD1 0x1dad
502 #define VPP_PEAKING_SAT_THD2 0x1dae
503 #define VPP_PEAKING_SAT_THD3 0x1daf
504 #define VPP_PEAKING_SAT_THD4 0x1db0
505 #define VPP_PEAKING_SAT_THD5 0x1db1
506 #define VPP_PEAKING_SAT_THD6 0x1db2
507 #define VPP_PEAKING_SAT_THD7 0x1db3
508 #define VPP_PEAKING_SAT_THD8 0x1db4
509 #define VPP_PEAKING_SAT_THD9 0x1db5
510 #define VPP_PEAKING_GAIN_ADD1 0x1db6
511 #define VPP_PEAKING_GAIN_ADD2 0x1db7
512 #define VPP_PEAKING_DNLP 0x1db8
513 #define VPP_SHARP_DEMO_WIN_CTRL1 0x1db9
514 #define VPP_SHARP_DEMO_WIN_CTRL2 0x1dba
515 #define VPP_FRONT_HLTI_CTRL 0x1dbb
516 #define VPP_FRONT_CTI_CTRL 0x1dbc
517 #define VPP_FRONT_CTI_CTRL2 0x1dbd
518 #define VPP_OSD_VSC_PHASE_STEP 0x1dc0
519 #define VPP_OSD_VSC_INI_PHASE 0x1dc1
520 #define VPP_OSD_VSC_CTRL0 0x1dc2
521 #define VPP_OSD_HSC_PHASE_STEP 0x1dc3
522 #define VPP_OSD_HSC_INI_PHASE 0x1dc4
523 #define VPP_OSD_HSC_CTRL0 0x1dc5
524 #define VPP_OSD_HSC_INI_PAT_CTRL 0x1dc6
525 #define VPP_OSD_SC_DUMMY_DATA 0x1dc7
526 #define VPP_OSD_SC_CTRL0 0x1dc8
527 #define VPP_OSD_SCI_WH_M1 0x1dc9
528 #define VPP_OSD_SCO_H_START_END 0x1dca
529 #define VPP_OSD_SCO_V_START_END 0x1dcb
530 #define VPP_OSD_SCALE_COEF_IDX 0x1dcc
531 #define VPP_OSD_SCALE_COEF 0x1dcd
532 #define VPP_INT_LINE_NUM 0x1dce
533
534 #define VPP_WRAP_OSD1_MATRIX_COEF00_01 0x3d60
535 #define VPP_WRAP_OSD1_MATRIX_COEF02_10 0x3d61
536 #define VPP_WRAP_OSD1_MATRIX_COEF11_12 0x3d62
537 #define VPP_WRAP_OSD1_MATRIX_COEF20_21 0x3d63
538 #define VPP_WRAP_OSD1_MATRIX_COEF22 0x3d64
539 #define VPP_WRAP_OSD1_MATRIX_COEF13_14 0x3d65
540 #define VPP_WRAP_OSD1_MATRIX_COEF23_24 0x3d66
541 #define VPP_WRAP_OSD1_MATRIX_COEF15_25 0x3d67
542 #define VPP_WRAP_OSD1_MATRIX_CLIP 0x3d68
543 #define VPP_WRAP_OSD1_MATRIX_OFFSET0_1 0x3d69
544 #define VPP_WRAP_OSD1_MATRIX_OFFSET2 0x3d6a
545 #define VPP_WRAP_OSD1_MATRIX_PRE_OFFSET0_1 0x3d6b
546 #define VPP_WRAP_OSD1_MATRIX_PRE_OFFSET2 0x3d6c
547 #define VPP_WRAP_OSD1_MATRIX_EN_CTRL 0x3d6d
548
549 #define VPP_WRAP_OSD2_MATRIX_COEF00_01 0x3d70
550 #define VPP_WRAP_OSD2_MATRIX_COEF02_10 0x3d71
551 #define VPP_WRAP_OSD2_MATRIX_COEF11_12 0x3d72
552 #define VPP_WRAP_OSD2_MATRIX_COEF20_21 0x3d73
553 #define VPP_WRAP_OSD2_MATRIX_COEF22 0x3d74
554 #define VPP_WRAP_OSD2_MATRIX_COEF13_14 0x3d75
555 #define VPP_WRAP_OSD2_MATRIX_COEF23_24 0x3d76
556 #define VPP_WRAP_OSD2_MATRIX_COEF15_25 0x3d77
557 #define VPP_WRAP_OSD2_MATRIX_CLIP 0x3d78
558 #define VPP_WRAP_OSD2_MATRIX_OFFSET0_1 0x3d79
559 #define VPP_WRAP_OSD2_MATRIX_OFFSET2 0x3d7a
560 #define VPP_WRAP_OSD2_MATRIX_PRE_OFFSET0_1 0x3d7b
561 #define VPP_WRAP_OSD2_MATRIX_PRE_OFFSET2 0x3d7c
562 #define VPP_WRAP_OSD2_MATRIX_EN_CTRL 0x3d7d
563
564 #define VPP_WRAP_OSD3_MATRIX_COEF00_01 0x3db0
565 #define VPP_WRAP_OSD3_MATRIX_COEF02_10 0x3db1
566 #define VPP_WRAP_OSD3_MATRIX_COEF11_12 0x3db2
567 #define VPP_WRAP_OSD3_MATRIX_COEF20_21 0x3db3
568 #define VPP_WRAP_OSD3_MATRIX_COEF22 0x3db4
569 #define VPP_WRAP_OSD3_MATRIX_COEF13_14 0x3db5
570 #define VPP_WRAP_OSD3_MATRIX_COEF23_24 0x3db6
571 #define VPP_WRAP_OSD3_MATRIX_COEF15_25 0x3db7
572 #define VPP_WRAP_OSD3_MATRIX_CLIP 0x3db8
573 #define VPP_WRAP_OSD3_MATRIX_OFFSET0_1 0x3db9
574 #define VPP_WRAP_OSD3_MATRIX_OFFSET2 0x3dba
575 #define VPP_WRAP_OSD3_MATRIX_PRE_OFFSET0_1 0x3dbb
576 #define VPP_WRAP_OSD3_MATRIX_PRE_OFFSET2 0x3dbc
577 #define VPP_WRAP_OSD3_MATRIX_EN_CTRL 0x3dbd
578
579 /* osd2 scaler */
580 #define OSD2_VSC_PHASE_STEP 0x3d00
581 #define OSD2_VSC_INI_PHASE 0x3d01
582 #define OSD2_VSC_CTRL0 0x3d02
583 #define OSD2_HSC_PHASE_STEP 0x3d03
584 #define OSD2_HSC_INI_PHASE 0x3d04
585 #define OSD2_HSC_CTRL0 0x3d05
586 #define OSD2_HSC_INI_PAT_CTRL 0x3d06
587 #define OSD2_SC_DUMMY_DATA 0x3d07
588 #define OSD2_SC_CTRL0 0x3d08
589 #define OSD2_SCI_WH_M1 0x3d09
590 #define OSD2_SCO_H_START_END 0x3d0a
591 #define OSD2_SCO_V_START_END 0x3d0b
592 #define OSD2_SCALE_COEF_IDX 0x3d18
593 #define OSD2_SCALE_COEF 0x3d19
594
595 /* osd34 scaler */
596 #define OSD34_SCALE_COEF_IDX 0x3d1e
597 #define OSD34_SCALE_COEF 0x3d1f
598 #define OSD34_VSC_PHASE_STEP 0x3d20
599 #define OSD34_VSC_INI_PHASE 0x3d21
600 #define OSD34_VSC_CTRL0 0x3d22
601 #define OSD34_HSC_PHASE_STEP 0x3d23
602 #define OSD34_HSC_INI_PHASE 0x3d24
603 #define OSD34_HSC_CTRL0 0x3d25
604 #define OSD34_HSC_INI_PAT_CTRL 0x3d26
605 #define OSD34_SC_DUMMY_DATA 0x3d27
606 #define OSD34_SC_CTRL0 0x3d28
607 #define OSD34_SCI_WH_M1 0x3d29
608 #define OSD34_SCO_H_START_END 0x3d2a
609 #define OSD34_SCO_V_START_END 0x3d2b
610 /* viu2 */
611 #define VIU2_ADDR_START 0x1e00
612 #define VIU2_ADDR_END 0x1eff
613 #define VIU2_SW_RESET 0x1e01
614 #define VIU2_OSD1_CTRL_STAT 0x1e10
615 #define VIU2_OSD1_CTRL_STAT2 0x1e2d
616 #define VIU2_OSD1_COLOR_ADDR 0x1e11
617 #define VIU2_OSD1_COLOR 0x1e12
618 #define VIU2_OSD1_TCOLOR_AG0 0x1e17
619 #define VIU2_OSD1_TCOLOR_AG1 0x1e18
620 #define VIU2_OSD1_TCOLOR_AG2 0x1e19
621 #define VIU2_OSD1_TCOLOR_AG3 0x1e1a
622 #define VIU2_OSD1_BLK0_CFG_W0 0x1e1b
623 #define VIU2_OSD1_BLK1_CFG_W0 0x1e1f
624 #define VIU2_OSD1_BLK2_CFG_W0 0x1e23
625 #define VIU2_OSD1_BLK3_CFG_W0 0x1e27
626 #define VIU2_OSD1_BLK0_CFG_W1 0x1e1c
627 #define VIU2_OSD1_BLK1_CFG_W1 0x1e20
628 #define VIU2_OSD1_BLK2_CFG_W1 0x1e24
629 #define VIU2_OSD1_BLK3_CFG_W1 0x1e28
630 #define VIU2_OSD1_BLK0_CFG_W2 0x1e1d
631 #define VIU2_OSD1_BLK1_CFG_W2 0x1e21
632 #define VIU2_OSD1_BLK2_CFG_W2 0x1e25
633 #define VIU2_OSD1_BLK3_CFG_W2 0x1e29
634 #define VIU2_OSD1_BLK0_CFG_W3 0x1e1e
635 #define VIU2_OSD1_BLK1_CFG_W3 0x1e22
636 #define VIU2_OSD1_BLK2_CFG_W3 0x1e26
637 #define VIU2_OSD1_BLK3_CFG_W3 0x1e2a
638 #define VIU2_OSD1_BLK0_CFG_W4 0x1e13
639 #define VIU2_OSD1_BLK1_CFG_W4 0x1e14
640 #define VIU2_OSD1_BLK2_CFG_W4 0x1e15
641 #define VIU2_OSD1_BLK3_CFG_W4 0x1e16
642 #define VIU2_OSD1_FIFO_CTRL_STAT 0x1e2b
643 #define VIU2_OSD1_TEST_RDDATA 0x1e2c
644 #define VIU2_OSD1_PROT_CTRL 0x1e2e
645 #define VIU2_OSD2_CTRL_STAT 0x1e30
646 #define VIU2_OSD2_CTRL_STAT2 0x1e4d
647 #define VIU2_OSD2_COLOR_ADDR 0x1e31
648 #define VIU2_OSD2_COLOR 0x1e32
649 #define VIU2_OSD2_HL1_H_START_END 0x1e33
650 #define VIU2_OSD2_HL1_V_START_END 0x1e34
651 #define VIU2_OSD2_HL2_H_START_END 0x1e35
652 #define VIU2_OSD2_HL2_V_START_END 0x1e36
653 #define VIU2_OSD2_TCOLOR_AG0 0x1e37
654 #define VIU2_OSD2_TCOLOR_AG1 0x1e38
655 #define VIU2_OSD2_TCOLOR_AG2 0x1e39
656 #define VIU2_OSD2_TCOLOR_AG3 0x1e3a
657 #define VIU2_OSD2_BLK0_CFG_W0 0x1e3b
658 #define VIU2_OSD2_BLK1_CFG_W0 0x1e3f
659 #define VIU2_OSD2_BLK2_CFG_W0 0x1e43
660 #define VIU2_OSD2_BLK3_CFG_W0 0x1e47
661 #define VIU2_OSD2_BLK0_CFG_W1 0x1e3c
662 #define VIU2_OSD2_BLK1_CFG_W1 0x1e40
663 #define VIU2_OSD2_BLK2_CFG_W1 0x1e44
664 #define VIU2_OSD2_BLK3_CFG_W1 0x1e48
665 #define VIU2_OSD2_BLK0_CFG_W2 0x1e3d
666 #define VIU2_OSD2_BLK1_CFG_W2 0x1e41
667 #define VIU2_OSD2_BLK2_CFG_W2 0x1e45
668 #define VIU2_OSD2_BLK3_CFG_W2 0x1e49
669 #define VIU2_OSD2_BLK0_CFG_W3 0x1e3e
670 #define VIU2_OSD2_BLK1_CFG_W3 0x1e42
671 #define VIU2_OSD2_BLK2_CFG_W3 0x1e46
672 #define VIU2_OSD2_BLK3_CFG_W3 0x1e4a
673 #define VIU2_OSD2_BLK0_CFG_W4 0x1e64
674 #define VIU2_OSD2_BLK1_CFG_W4 0x1e65
675 #define VIU2_OSD2_BLK2_CFG_W4 0x1e66
676 #define VIU2_OSD2_BLK3_CFG_W4 0x1e67
677 #define VIU2_OSD2_FIFO_CTRL_STAT 0x1e4b
678 #define VIU2_OSD2_TEST_RDDATA 0x1e4c
679 #define VIU2_OSD2_PROT_CTRL 0x1e4e
680 #define VIU2_VD1_IF0_GEN_REG 0x1e50
681 #define VIU2_VD1_IF0_CANVAS0 0x1e51
682 #define VIU2_VD1_IF0_CANVAS1 0x1e52
683 #define VIU2_VD1_IF0_LUMA_X0 0x1e53
684 #define VIU2_VD1_IF0_LUMA_Y0 0x1e54
685 #define VIU2_VD1_IF0_CHROMA_X0 0x1e55
686 #define VIU2_VD1_IF0_CHROMA_Y0 0x1e56
687 #define VIU2_VD1_IF0_LUMA_X1 0x1e57
688 #define VIU2_VD1_IF0_LUMA_Y1 0x1e58
689 #define VIU2_VD1_IF0_CHROMA_X1 0x1e59
690 #define VIU2_VD1_IF0_CHROMA_Y1 0x1e5a
691 #define VIU2_VD1_IF0_RPT_LOOP 0x1e5b
692 #define VIU2_VD1_IF0_LUMA0_RPT_PAT 0x1e5c
693 #define VIU2_VD1_IF0_CHROMA0_RPT_PAT 0x1e5d
694 #define VIU2_VD1_IF0_LUMA1_RPT_PAT 0x1e5e
695 #define VIU2_VD1_IF0_CHROMA1_RPT_PAT 0x1e5f
696 #define VIU2_VD1_IF0_LUMA_PSEL 0x1e60
697 #define VIU2_VD1_IF0_CHROMA_PSEL 0x1e61
698 #define VIU2_VD1_IF0_DUMMY_PIXEL 0x1e62
699 #define VIU2_VD1_IF0_LUMA_FIFO_SIZE 0x1e63
700 #define VIU2_VD1_IF0_RANGE_MAP_Y 0x1e6a
701 #define VIU2_VD1_IF0_RANGE_MAP_CB 0x1e6b
702 #define VIU2_VD1_IF0_RANGE_MAP_CR 0x1e6c
703 #define VIU2_VD1_IF0_GEN_REG2 0x1e6d
704 #define VIU2_VD1_IF0_PROT_CNTL 0x1e6e
705 #define VIU2_VD1_FMT_CTRL 0x1e68
706 #define VIU2_VD1_FMT_W 0x1e69
707
708 /* encode */
709 #define ENCP_VFIFO2VD_CTL 0x1b58
710 #define ENCP_VFIFO2VD_PIXEL_START 0x1b59
711 #define ENCP_VFIFO2VD_PIXEL_END 0x1b5a
712 #define ENCP_VFIFO2VD_LINE_TOP_START 0x1b5b
713 #define ENCP_VFIFO2VD_LINE_TOP_END 0x1b5c
714 #define ENCP_VFIFO2VD_LINE_BOT_START 0x1b5d
715 #define ENCP_VFIFO2VD_LINE_BOT_END 0x1b5e
716 #define VENC_SYNC_ROUTE 0x1b60
717 #define VENC_VIDEO_EXSRC 0x1b61
718 #define VENC_DVI_SETTING 0x1b62
719 #define VENC_C656_CTRL 0x1b63
720 #define VENC_UPSAMPLE_CTRL0 0x1b64
721 #define VENC_UPSAMPLE_CTRL1 0x1b65
722 #define VENC_UPSAMPLE_CTRL2 0x1b66
723 #define TCON_INVERT_CTL 0x1b67
724 #define VENC_VIDEO_PROG_MODE 0x1b68
725 #define VENC_ENCI_LINE 0x1b69
726 #define VENC_ENCI_PIXEL 0x1b6a
727 #define VENC_ENCP_LINE 0x1b6b
728 #define VENC_ENCP_PIXEL 0x1b6c
729 #define VENC_STATA 0x1b6d
730 #define VENC_INTCTRL 0x1b6e
731 #define VENC_INTFLAG 0x1b6f
732 #define VENC_VIDEO_TST_EN 0x1b70
733 #define VENC_VIDEO_TST_MDSEL 0x1b71
734 #define VENC_VIDEO_TST_Y 0x1b72
735 #define VENC_VIDEO_TST_CB 0x1b73
736 #define VENC_VIDEO_TST_CR 0x1b74
737 #define VENC_VIDEO_TST_CLRBAR_STRT 0x1b75
738 #define VENC_VIDEO_TST_CLRBAR_WIDTH 0x1b76
739 #define VENC_VIDEO_TST_VDCNT_STSET 0x1b77
740 #define VENC_VDAC_DACSEL0 0x1b78
741 #define VENC_VDAC_DACSEL1 0x1b79
742 #define VENC_VDAC_DACSEL2 0x1b7a
743 #define VENC_VDAC_DACSEL3 0x1b7b
744 #define VENC_VDAC_DACSEL4 0x1b7c
745 #define VENC_VDAC_DACSEL5 0x1b7d
746 #define VENC_VDAC_SETTING 0x1b7e
747 #define VENC_VDAC_TST_VAL 0x1b7f
748 #define VENC_VDAC_DAC0_GAINCTRL 0x1bf0
749 #define VENC_VDAC_DAC0_OFFSET 0x1bf1
750 #define VENC_VDAC_DAC1_GAINCTRL 0x1bf2
751 #define VENC_VDAC_DAC1_OFFSET 0x1bf3
752 #define VENC_VDAC_DAC2_GAINCTRL 0x1bf4
753 #define VENC_VDAC_DAC2_OFFSET 0x1bf5
754 #define VENC_VDAC_DAC3_GAINCTRL 0x1bf6
755 #define VENC_VDAC_DAC3_OFFSET 0x1bf7
756 #define VENC_VDAC_DAC4_GAINCTRL 0x1bf8
757 #define VENC_VDAC_DAC4_OFFSET 0x1bf9
758 #define VENC_VDAC_DAC5_GAINCTRL 0x1bfa
759 #define VENC_VDAC_DAC5_OFFSET 0x1bfb
760 #define VENC_VDAC_FIFO_CTRL 0x1bfc
761 #define ENCL_TCON_INVERT_CTL 0x1bfd
762 #define ENCP_VIDEO_EN 0x1b80
763 #define ENCP_VIDEO_SYNC_MODE 0x1b81
764 #define ENCP_MACV_EN 0x1b82
765 #define ENCP_VIDEO_Y_SCL 0x1b83
766 #define ENCP_VIDEO_PB_SCL 0x1b84
767 #define ENCP_VIDEO_PR_SCL 0x1b85
768 #define ENCP_VIDEO_SYNC_SCL 0x1b86
769 #define ENCP_VIDEO_MACV_SCL 0x1b87
770 #define ENCP_VIDEO_Y_OFFST 0x1b88
771 #define ENCP_VIDEO_PB_OFFST 0x1b89
772 #define ENCP_VIDEO_PR_OFFST 0x1b8a
773 #define ENCP_VIDEO_SYNC_OFFST 0x1b8b
774 #define ENCP_VIDEO_MACV_OFFST 0x1b8c
775 #define ENCP_VIDEO_MODE 0x1b8d
776 #define ENCP_VIDEO_MODE_ADV 0x1b8e
777 #define ENCP_DBG_PX_RST 0x1b90
778 #define ENCP_DBG_LN_RST 0x1b91
779 #define ENCP_DBG_PX_INT 0x1b92
780 #define ENCP_DBG_LN_INT 0x1b93
781 #define ENCP_VIDEO_YFP1_HTIME 0x1b94
782 #define ENCP_VIDEO_YFP2_HTIME 0x1b95
783 #define ENCP_VIDEO_YC_DLY 0x1b96
784 #define ENCP_VIDEO_MAX_PXCNT 0x1b97
785 #define ENCP_VIDEO_HSPULS_BEGIN 0x1b98
786 #define ENCP_VIDEO_HSPULS_END 0x1b99
787 #define ENCP_VIDEO_HSPULS_SWITCH 0x1b9a
788 #define ENCP_VIDEO_VSPULS_BEGIN 0x1b9b
789 #define ENCP_VIDEO_VSPULS_END 0x1b9c
790 #define ENCP_VIDEO_VSPULS_BLINE 0x1b9d
791 #define ENCP_VIDEO_VSPULS_ELINE 0x1b9e
792 #define ENCP_VIDEO_EQPULS_BEGIN 0x1b9f
793 #define ENCP_VIDEO_EQPULS_END 0x1ba0
794 #define ENCP_VIDEO_EQPULS_BLINE 0x1ba1
795 #define ENCP_VIDEO_EQPULS_ELINE 0x1ba2
796 #define ENCP_VIDEO_HAVON_END 0x1ba3
797 #define ENCP_VIDEO_HAVON_BEGIN 0x1ba4
798 #define ENCP_VIDEO_VAVON_ELINE 0x1baf
799 #define ENCP_VIDEO_VAVON_BLINE 0x1ba6
800 #define ENCP_VIDEO_HSO_BEGIN 0x1ba7
801 #define ENCP_VIDEO_HSO_END 0x1ba8
802 #define ENCP_VIDEO_VSO_BEGIN 0x1ba9
803 #define ENCP_VIDEO_VSO_END 0x1baa
804 #define ENCP_VIDEO_VSO_BLINE 0x1bab
805 #define ENCP_VIDEO_VSO_ELINE 0x1bac
806 #define ENCP_VIDEO_SYNC_WAVE_CURVE 0x1bad
807 #define ENCP_VIDEO_MAX_LNCNT 0x1bae
808 #define ENCP_VIDEO_SY_VAL 0x1bb0
809 #define ENCP_VIDEO_SY2_VAL 0x1bb1
810 #define ENCP_VIDEO_BLANKY_VAL 0x1bb2
811 #define ENCP_VIDEO_BLANKPB_VAL 0x1bb3
812 #define ENCP_VIDEO_BLANKPR_VAL 0x1bb4
813 #define ENCP_VIDEO_HOFFST 0x1bb5
814 #define ENCP_VIDEO_VOFFST 0x1bb6
815 #define ENCP_VIDEO_RGB_CTRL 0x1bb7
816 #define ENCP_VIDEO_FILT_CTRL 0x1bb8
817 #define ENCP_VIDEO_OFLD_VPEQ_OFST 0x1bb9
818 #define ENCP_VIDEO_OFLD_VOAV_OFST 0x1bba
819 #define ENCP_VIDEO_MATRIX_CB 0x1bbb
820 #define ENCP_VIDEO_MATRIX_CR 0x1bbc
821 #define ENCP_VIDEO_RGBIN_CTRL 0x1bbd
822 #define ENCP_MACV_BLANKY_VAL 0x1bc0
823 #define ENCP_MACV_MAXY_VAL 0x1bc1
824 #define ENCP_MACV_1ST_PSSYNC_STRT 0x1bc2
825 #define ENCP_MACV_PSSYNC_STRT 0x1bc3
826 #define ENCP_MACV_AGC_STRT 0x1bc4
827 #define ENCP_MACV_AGC_END 0x1bc5
828 #define ENCP_MACV_WAVE_END 0x1bc6
829 #define ENCP_MACV_STRTLINE 0x1bc7
830 #define ENCP_MACV_ENDLINE 0x1bc8
831 #define ENCP_MACV_TS_CNT_MAX_L 0x1bc9
832 #define ENCP_MACV_TS_CNT_MAX_H 0x1bca
833 #define ENCP_MACV_TIME_DOWN 0x1bcb
834 #define ENCP_MACV_TIME_LO 0x1bcc
835 #define ENCP_MACV_TIME_UP 0x1bcd
836 #define ENCP_MACV_TIME_RST 0x1bce
837 #define ENCP_VBI_CTRL 0x1bd0
838 #define ENCP_VBI_SETTING 0x1bd1
839 #define ENCP_VBI_BEGIN 0x1bd2
840 #define ENCP_VBI_WIDTH 0x1bd3
841 #define ENCP_VBI_HVAL 0x1bd4
842 #define ENCP_VBI_DATA0 0x1bd5
843 #define ENCP_VBI_DATA1 0x1bd6
844 #define C656_HS_ST 0x1be0
845 #define C656_HS_ED 0x1be1
846 #define C656_VS_LNST_E 0x1be2
847 #define C656_VS_LNST_O 0x1be3
848 #define C656_VS_LNED_E 0x1be4
849 #define C656_VS_LNED_O 0x1be5
850 #define C656_FS_LNST 0x1be6
851 #define C656_FS_LNED 0x1be7
852 #define ENCI_VIDEO_MODE 0x1b00
853 #define ENCI_VIDEO_MODE_ADV 0x1b01
854 #define ENCI_VIDEO_FSC_ADJ 0x1b02
855 #define ENCI_VIDEO_BRIGHT 0x1b03
856 #define ENCI_VIDEO_CONT 0x1b04
857 #define ENCI_VIDEO_SAT 0x1b05
858 #define ENCI_VIDEO_HUE 0x1b06
859 #define ENCI_VIDEO_SCH 0x1b07
860 #define ENCI_SYNC_MODE 0x1b08
861 #define ENCI_SYNC_CTRL 0x1b09
862 #define ENCI_SYNC_HSO_BEGIN 0x1b0a
863 #define ENCI_SYNC_HSO_END 0x1b0b
864 #define ENCI_SYNC_VSO_EVN 0x1b0c
865 #define ENCI_SYNC_VSO_ODD 0x1b0d
866 #define ENCI_SYNC_VSO_EVNLN 0x1b0e
867 #define ENCI_SYNC_VSO_ODDLN 0x1b0f
868 #define ENCI_SYNC_HOFFST 0x1b10
869 #define ENCI_SYNC_VOFFST 0x1b11
870 #define ENCI_SYNC_ADJ 0x1b12
871 #define ENCI_RGB_SETTING 0x1b13
872 #define ENCI_DE_H_BEGIN 0x1b16
873 #define ENCI_DE_H_END 0x1b17
874 #define ENCI_DE_V_BEGIN_EVEN 0x1b18
875 #define ENCI_DE_V_END_EVEN 0x1b19
876 #define ENCI_DE_V_BEGIN_ODD 0x1b1a
877 #define ENCI_DE_V_END_ODD 0x1b1b
878 #define ENCI_VBI_SETTING 0x1b20
879 #define ENCI_VBI_CCDT_EVN 0x1b21
880 #define ENCI_VBI_CCDT_ODD 0x1b22
881 #define ENCI_VBI_CC525_LN 0x1b23
882 #define ENCI_VBI_CC625_LN 0x1b24
883 #define ENCI_VBI_WSSDT 0x1b25
884 #define ENCI_VBI_WSS_LN 0x1b26
885 #define ENCI_VBI_CGMSDT_L 0x1b27
886 #define ENCI_VBI_CGMSDT_H 0x1b28
887 #define ENCI_VBI_CGMS_LN 0x1b29
888 #define ENCI_VBI_TTX_HTIME 0x1b2a
889 #define ENCI_VBI_TTX_LN 0x1b2b
890 #define ENCI_VBI_TTXDT0 0x1b2c
891 #define ENCI_VBI_TTXDT1 0x1b2d
892 #define ENCI_VBI_TTXDT2 0x1b2e
893 #define ENCI_VBI_TTXDT3 0x1b2f
894 #define ENCI_MACV_N0 0x1b30
895 #define ENCI_MACV_N1 0x1b31
896 #define ENCI_MACV_N2 0x1b32
897 #define ENCI_MACV_N3 0x1b33
898 #define ENCI_MACV_N4 0x1b34
899 #define ENCI_MACV_N5 0x1b35
900 #define ENCI_MACV_N6 0x1b36
901 #define ENCI_MACV_N7 0x1b37
902 #define ENCI_MACV_N8 0x1b38
903 #define ENCI_MACV_N9 0x1b39
904 #define ENCI_MACV_N10 0x1b3a
905 #define ENCI_MACV_N11 0x1b3b
906 #define ENCI_MACV_N12 0x1b3c
907 #define ENCI_MACV_N13 0x1b3d
908 #define ENCI_MACV_N14 0x1b3e
909 #define ENCI_MACV_N15 0x1b3f
910 #define ENCI_MACV_N16 0x1b40
911 #define ENCI_MACV_N17 0x1b41
912 #define ENCI_MACV_N18 0x1b42
913 #define ENCI_MACV_N19 0x1b43
914 #define ENCI_MACV_N20 0x1b44
915 #define ENCI_MACV_N21 0x1b45
916 #define ENCI_MACV_N22 0x1b46
917 #define ENCI_DBG_PX_RST 0x1b48
918 #define ENCI_DBG_FLDLN_RST 0x1b49
919 #define ENCI_DBG_PX_INT 0x1b4a
920 #define ENCI_DBG_FLDLN_INT 0x1b4b
921 #define ENCI_DBG_MAXPX 0x1b4c
922 #define ENCI_DBG_MAXLN 0x1b4d
923 #define ENCI_MACV_MAX_AMP 0x1b50
924 #define ENCI_MACV_PULSE_LO 0x1b51
925 #define ENCI_MACV_PULSE_HI 0x1b52
926 #define ENCI_MACV_BKP_MAX 0x1b53
927 #define ENCI_CFILT_CTRL 0x1b54
928 #define ENCI_CFILT7 0x1b55
929 #define ENCI_YC_DELAY 0x1b56
930 #define ENCI_VIDEO_EN 0x1b57
931 #define ENCI_DVI_HSO_BEGIN 0x1c00
932 #define ENCI_DVI_HSO_END 0x1c01
933 #define ENCI_DVI_VSO_BLINE_EVN 0x1c02
934 #define ENCI_DVI_VSO_BLINE_ODD 0x1c03
935 #define ENCI_DVI_VSO_ELINE_EVN 0x1c04
936 #define ENCI_DVI_VSO_ELINE_ODD 0x1c05
937 #define ENCI_DVI_VSO_BEGIN_EVN 0x1c06
938 #define ENCI_DVI_VSO_BEGIN_ODD 0x1c07
939 #define ENCI_DVI_VSO_END_EVN 0x1c08
940 #define ENCI_DVI_VSO_END_ODD 0x1c09
941 #define ENCI_CFILT_CTRL2 0x1c0a
942 #define ENCI_DACSEL_0 0x1c0b
943 #define ENCI_DACSEL_1 0x1c0c
944 #define ENCP_DACSEL_0 0x1c0d
945 #define ENCP_DACSEL_1 0x1c0e
946 #define ENCP_MAX_LINE_SWITCH_POINT 0x1c0f
947 #define ENCI_TST_EN 0x1c10
948 #define ENCI_TST_MDSEL 0x1c11
949 #define ENCI_TST_Y 0x1c12
950 #define ENCI_TST_CB 0x1c13
951 #define ENCI_TST_CR 0x1c14
952 #define ENCI_TST_CLRBAR_STRT 0x1c15
953 #define ENCI_TST_CLRBAR_WIDTH 0x1c16
954 #define ENCI_TST_VDCNT_STSET 0x1c17
955 #define ENCI_VFIFO2VD_CTL 0x1c18
956 #define ENCI_VFIFO2VD_PIXEL_START 0x1c19
957 #define ENCI_VFIFO2VD_PIXEL_END 0x1c1a
958 #define ENCI_VFIFO2VD_LINE_TOP_START 0x1c1b
959 #define ENCI_VFIFO2VD_LINE_TOP_END 0x1c1c
960 #define ENCI_VFIFO2VD_LINE_BOT_START 0x1c1d
961 #define ENCI_VFIFO2VD_LINE_BOT_END 0x1c1e
962 #define ENCI_VFIFO2VD_CTL2 0x1c1f
963 #define ENCT_VFIFO2VD_CTL 0x1c20
964 #define ENCT_VFIFO2VD_PIXEL_START 0x1c21
965 #define ENCT_VFIFO2VD_PIXEL_END 0x1c22
966 #define ENCT_VFIFO2VD_LINE_TOP_START 0x1c23
967 #define ENCT_VFIFO2VD_LINE_TOP_END 0x1c24
968 #define ENCT_VFIFO2VD_LINE_BOT_START 0x1c25
969 #define ENCT_VFIFO2VD_LINE_BOT_END 0x1c26
970 #define ENCT_VFIFO2VD_CTL2 0x1c27
971 #define ENCT_TST_EN 0x1c28
972 #define ENCT_TST_MDSEL 0x1c29
973 #define ENCT_TST_Y 0x1c2a
974 #define ENCT_TST_CB 0x1c2b
975 #define ENCT_TST_CR 0x1c2c
976 #define ENCT_TST_CLRBAR_STRT 0x1c2d
977 #define ENCT_TST_CLRBAR_WIDTH 0x1c2e
978 #define ENCT_TST_VDCNT_STSET 0x1c2f
979 #define ENCP_DVI_HSO_BEGIN 0x1c30
980 #define ENCP_DVI_HSO_END 0x1c31
981 #define ENCP_DVI_VSO_BLINE_EVN 0x1c32
982 #define ENCP_DVI_VSO_BLINE_ODD 0x1c33
983 #define ENCP_DVI_VSO_ELINE_EVN 0x1c34
984 #define ENCP_DVI_VSO_ELINE_ODD 0x1c35
985 #define ENCP_DVI_VSO_BEGIN_EVN 0x1c36
986 #define ENCP_DVI_VSO_BEGIN_ODD 0x1c37
987 #define ENCP_DVI_VSO_END_EVN 0x1c38
988 #define ENCP_DVI_VSO_END_ODD 0x1c39
989 #define ENCP_DE_H_BEGIN 0x1c3a
990 #define ENCP_DE_H_END 0x1c3b
991 #define ENCP_DE_V_BEGIN_EVEN 0x1c3c
992 #define ENCP_DE_V_END_EVEN 0x1c3d
993 #define ENCP_DE_V_BEGIN_ODD 0x1c3e
994 #define ENCP_DE_V_END_ODD 0x1c3f
995 #define ENCI_SYNC_LINE_LENGTH 0x1c40
996 #define ENCI_SYNC_PIXEL_EN 0x1c41
997 #define ENCI_SYNC_TO_LINE_EN 0x1c42
998 #define ENCI_SYNC_TO_PIXEL 0x1c43
999 #define ENCP_SYNC_LINE_LENGTH 0x1c44
1000 #define ENCP_SYNC_PIXEL_EN 0x1c45
1001 #define ENCP_SYNC_TO_LINE_EN 0x1c46
1002 #define ENCP_SYNC_TO_PIXEL 0x1c47
1003 #define ENCT_SYNC_LINE_LENGTH 0x1c48
1004 #define ENCT_SYNC_PIXEL_EN 0x1c49
1005 #define ENCT_SYNC_TO_LINE_EN 0x1c4a
1006 #define ENCT_SYNC_TO_PIXEL 0x1c4b
1007 #define ENCL_SYNC_LINE_LENGTH 0x1c4c
1008 #define ENCL_SYNC_PIXEL_EN 0x1c4d
1009 #define ENCL_SYNC_TO_LINE_EN 0x1c4e
1010 #define ENCL_SYNC_TO_PIXEL 0x1c4f
1011 #define ENCP_VFIFO2VD_CTL2 0x1c50
1012 #define VENC_DVI_SETTING_MORE 0x1c51
1013 #define VENC_VDAC_DAC4_FILT_CTRL0 0x1c54
1014 #define VENC_VDAC_DAC4_FILT_CTRL1 0x1c55
1015 #define VENC_VDAC_DAC5_FILT_CTRL0 0x1c56
1016 #define VENC_VDAC_DAC5_FILT_CTRL1 0x1c57
1017 #define VENC_VDAC_DAC0_FILT_CTRL0 0x1c58
1018 #define VENC_VDAC_DAC0_FILT_CTRL1 0x1c59
1019 #define VENC_VDAC_DAC1_FILT_CTRL0 0x1c5a
1020 #define VENC_VDAC_DAC1_FILT_CTRL1 0x1c5b
1021 #define VENC_VDAC_DAC2_FILT_CTRL0 0x1c5c
1022 #define VENC_VDAC_DAC2_FILT_CTRL1 0x1c5d
1023 #define VENC_VDAC_DAC3_FILT_CTRL0 0x1c5e
1024 #define VENC_VDAC_DAC3_FILT_CTRL1 0x1c5f
1025 #define ENCT_VIDEO_EN 0x1c60
1026 #define ENCT_VIDEO_Y_SCL 0x1c61
1027 #define ENCT_VIDEO_PB_SCL 0x1c62
1028 #define ENCT_VIDEO_PR_SCL 0x1c63
1029 #define ENCT_VIDEO_Y_OFFST 0x1c64
1030 #define ENCT_VIDEO_PB_OFFST 0x1c65
1031 #define ENCT_VIDEO_PR_OFFST 0x1c66
1032 #define ENCT_VIDEO_MODE 0x1c67
1033 #define ENCT_VIDEO_MODE_ADV 0x1c68
1034 #define ENCT_DBG_PX_RST 0x1c69
1035 #define ENCT_DBG_LN_RST 0x1c6a
1036 #define ENCT_DBG_PX_INT 0x1c6b
1037 #define ENCT_DBG_LN_INT 0x1c6c
1038 #define ENCT_VIDEO_YFP1_HTIME 0x1c6d
1039 #define ENCT_VIDEO_YFP2_HTIME 0x1c6e
1040 #define ENCT_VIDEO_YC_DLY 0x1c6f
1041 #define ENCT_VIDEO_MAX_PXCNT 0x1c70
1042 #define ENCT_VIDEO_HAVON_END 0x1c71
1043 #define ENCT_VIDEO_HAVON_BEGIN 0x1c72
1044 #define ENCT_VIDEO_VAVON_ELINE 0x1c73
1045 #define ENCT_VIDEO_VAVON_BLINE 0x1c74
1046 #define ENCT_VIDEO_HSO_BEGIN 0x1c75
1047 #define ENCT_VIDEO_HSO_END 0x1c76
1048 #define ENCT_VIDEO_VSO_BEGIN 0x1c77
1049 #define ENCT_VIDEO_VSO_END 0x1c78
1050 #define ENCT_VIDEO_VSO_BLINE 0x1c79
1051 #define ENCT_VIDEO_VSO_ELINE 0x1c7a
1052 #define ENCT_VIDEO_MAX_LNCNT 0x1c7b
1053 #define ENCT_VIDEO_BLANKY_VAL 0x1c7c
1054 #define ENCT_VIDEO_BLANKPB_VAL 0x1c7d
1055 #define ENCT_VIDEO_BLANKPR_VAL 0x1c7e
1056 #define ENCT_VIDEO_HOFFST 0x1c7f
1057 #define ENCT_VIDEO_VOFFST 0x1c80
1058 #define ENCT_VIDEO_RGB_CTRL 0x1c81
1059 #define ENCT_VIDEO_FILT_CTRL 0x1c82
1060 #define ENCT_VIDEO_OFLD_VPEQ_OFST 0x1c83
1061 #define ENCT_VIDEO_OFLD_VOAV_OFST 0x1c84
1062 #define ENCT_VIDEO_MATRIX_CB 0x1c85
1063 #define ENCT_VIDEO_MATRIX_CR 0x1c86
1064 #define ENCT_VIDEO_RGBIN_CTRL 0x1c87
1065 #define ENCT_MAX_LINE_SWITCH_POINT 0x1c88
1066 #define ENCT_DACSEL_0 0x1c89
1067 #define ENCT_DACSEL_1 0x1c8a
1068 #define ENCL_VFIFO2VD_CTL 0x1c90
1069 #define ENCL_VFIFO2VD_PIXEL_START 0x1c91
1070 #define ENCL_VFIFO2VD_PIXEL_END 0x1c92
1071 #define ENCL_VFIFO2VD_LINE_TOP_START 0x1c93
1072 #define ENCL_VFIFO2VD_LINE_TOP_END 0x1c94
1073 #define ENCL_VFIFO2VD_LINE_BOT_START 0x1c95
1074 #define ENCL_VFIFO2VD_LINE_BOT_END 0x1c96
1075 #define ENCL_VFIFO2VD_CTL2 0x1c97
1076 #define ENCL_TST_EN 0x1c98
1077 #define ENCL_TST_MDSEL 0x1c99
1078 #define ENCL_TST_Y 0x1c9a
1079 #define ENCL_TST_CB 0x1c9b
1080 #define ENCL_TST_CR 0x1c9c
1081 #define ENCL_TST_CLRBAR_STRT 0x1c9d
1082 #define ENCL_TST_CLRBAR_WIDTH 0x1c9e
1083 #define ENCL_TST_VDCNT_STSET 0x1c9f
1084 #define ENCL_VIDEO_EN 0x1ca0
1085 #define ENCL_VIDEO_Y_SCL 0x1ca1
1086 #define ENCL_VIDEO_PB_SCL 0x1ca2
1087 #define ENCL_VIDEO_PR_SCL 0x1ca3
1088 #define ENCL_VIDEO_Y_OFFST 0x1ca4
1089 #define ENCL_VIDEO_PB_OFFST 0x1ca5
1090 #define ENCL_VIDEO_PR_OFFST 0x1ca6
1091 #define ENCL_VIDEO_MODE 0x1ca7
1092 #define ENCL_VIDEO_MODE_ADV 0x1ca8
1093 #define ENCL_DBG_PX_RST 0x1ca9
1094 #define ENCL_DBG_LN_RST 0x1caa
1095 #define ENCL_DBG_PX_INT 0x1cab
1096 #define ENCL_DBG_LN_INT 0x1cac
1097 #define ENCL_VIDEO_YFP1_HTIME 0x1cad
1098 #define ENCL_VIDEO_YFP2_HTIME 0x1cae
1099 #define ENCL_VIDEO_YC_DLY 0x1caf
1100 #define ENCL_VIDEO_MAX_PXCNT 0x1cb0
1101 #define ENCL_VIDEO_HAVON_END 0x1cb1
1102 #define ENCL_VIDEO_HAVON_BEGIN 0x1cb2
1103 #define ENCL_VIDEO_VAVON_ELINE 0x1cb3
1104 #define ENCL_VIDEO_VAVON_BLINE 0x1cb4
1105 #define ENCL_VIDEO_HSO_BEGIN 0x1cb5
1106 #define ENCL_VIDEO_HSO_END 0x1cb6
1107 #define ENCL_VIDEO_VSO_BEGIN 0x1cb7
1108 #define ENCL_VIDEO_VSO_END 0x1cb8
1109 #define ENCL_VIDEO_VSO_BLINE 0x1cb9
1110 #define ENCL_VIDEO_VSO_ELINE 0x1cba
1111 #define ENCL_VIDEO_MAX_LNCNT 0x1cbb
1112 #define ENCL_VIDEO_BLANKY_VAL 0x1cbc
1113 #define ENCL_VIDEO_BLANKPB_VAL 0x1cbd
1114 #define ENCL_VIDEO_BLANKPR_VAL 0x1cbe
1115 #define ENCL_VIDEO_HOFFST 0x1cbf
1116 #define ENCL_VIDEO_VOFFST 0x1cc0
1117 #define ENCL_VIDEO_RGB_CTRL 0x1cc1
1118 #define ENCL_VIDEO_FILT_CTRL 0x1cc2
1119 #define ENCL_VIDEO_OFLD_VPEQ_OFST 0x1cc3
1120 #define ENCL_VIDEO_OFLD_VOAV_OFST 0x1cc4
1121 #define ENCL_VIDEO_MATRIX_CB 0x1cc5
1122 #define ENCL_VIDEO_MATRIX_CR 0x1cc6
1123 #define ENCL_VIDEO_RGBIN_CTRL 0x1cc7
1124 #define ENCL_MAX_LINE_SWITCH_POINT 0x1cc8
1125 #define ENCL_DACSEL_0 0x1cc9
1126 #define ENCL_DACSEL_1 0x1cca
1127 #define RDMA_AHB_START_ADDR_MAN 0x1100
1128 #define RDMA_AHB_END_ADDR_MAN 0x1101
1129 #define RDMA_AHB_START_ADDR_1 0x1102
1130 #define RDMA_AHB_END_ADDR_1 0x1103
1131 #define RDMA_AHB_START_ADDR_2 0x1104
1132 #define RDMA_AHB_END_ADDR_2 0x1105
1133 #define RDMA_AHB_START_ADDR_3 0x1106
1134 #define RDMA_AHB_END_ADDR_3 0x1107
1135 #define RDMA_AHB_START_ADDR_4 0x1108
1136 #define RDMA_AHB_END_ADDR_4 0x1109
1137 #define RDMA_AHB_START_ADDR_5 0x110a
1138 #define RDMA_AHB_END_ADDR_5 0x110b
1139 #define RDMA_AHB_START_ADDR_6 0x110c
1140 #define RDMA_AHB_END_ADDR_6 0x110d
1141 #define RDMA_AHB_START_ADDR_7 0x110e
1142 #define RDMA_AHB_END_ADDR_7 0x110f
1143 #define RDMA_ACCESS_AUTO 0x1110
1144 #define RDMA_ACCESS_AUTO2 0x1111
1145 #define RDMA_ACCESS_AUTO3 0x1112
1146 #define RDMA_ACCESS_MAN 0x1113
1147 #define RDMA_CTRL 0x1114
1148 #define RDMA_STATUS 0x1115
1149 #define RDMA_STATUS2 0x1116
1150 #define RDMA_STATUS3 0x1117
1151 #define L_GAMMA_CNTL_PORT 0x1400
1152 #define L_GAMMA_DATA_PORT 0x1401
1153 #define L_GAMMA_ADDR_PORT 0x1402
1154 #define L_GAMMA_VCOM_HSWITCH_ADDR 0x1403
1155 #define L_RGB_BASE_ADDR 0x1405
1156 #define L_RGB_COEFF_ADDR 0x1406
1157 #define L_POL_CNTL_ADDR 0x1407
1158 #define L_DITH_CNTL_ADDR 0x1408
1159 #define L_GAMMA_PROBE_CTRL 0x1409
1160 #define L_GAMMA_PROBE_COLOR_L 0x140a
1161 #define L_GAMMA_PROBE_COLOR_H 0x140b
1162 #define L_GAMMA_PROBE_HL_COLOR 0x140c
1163 #define L_GAMMA_PROBE_POS_X 0x140d
1164 #define L_GAMMA_PROBE_POS_Y 0x140e
1165 #define L_STH1_HS_ADDR 0x1410
1166 #define L_STH1_HE_ADDR 0x1411
1167 #define L_STH1_VS_ADDR 0x1412
1168 #define L_STH1_VE_ADDR 0x1413
1169 #define L_STH2_HS_ADDR 0x1414
1170 #define L_STH2_HE_ADDR 0x1415
1171 #define L_STH2_VS_ADDR 0x1416
1172 #define L_STH2_VE_ADDR 0x1417
1173 #define L_OEH_HS_ADDR 0x1418
1174 #define L_OEH_HE_ADDR 0x1419
1175 #define L_OEH_VS_ADDR 0x141a
1176 #define L_OEH_VE_ADDR 0x141b
1177 #define L_VCOM_HSWITCH_ADDR 0x141c
1178 #define L_VCOM_VS_ADDR 0x141d
1179 #define L_VCOM_VE_ADDR 0x141e
1180 #define L_CPV1_HS_ADDR 0x141f
1181 #define L_CPV1_HE_ADDR 0x1420
1182 #define L_CPV1_VS_ADDR 0x1421
1183 #define L_CPV1_VE_ADDR 0x1422
1184 #define L_CPV2_HS_ADDR 0x1423
1185 #define L_CPV2_HE_ADDR 0x1424
1186 #define L_CPV2_VS_ADDR 0x1425
1187 #define L_CPV2_VE_ADDR 0x1426
1188 #define L_STV1_HS_ADDR 0x1427
1189 #define L_STV1_HE_ADDR 0x1428
1190 #define L_STV1_VS_ADDR 0x1429
1191 #define L_STV1_VE_ADDR 0x142a
1192 #define L_STV2_HS_ADDR 0x142b
1193 #define L_STV2_HE_ADDR 0x142c
1194 #define L_STV2_VS_ADDR 0x142d
1195 #define L_STV2_VE_ADDR 0x142e
1196 #define L_OEV1_HS_ADDR 0x142f
1197 #define L_OEV1_HE_ADDR 0x1430
1198 #define L_OEV1_VS_ADDR 0x1431
1199 #define L_OEV1_VE_ADDR 0x1432
1200 #define L_OEV2_HS_ADDR 0x1433
1201 #define L_OEV2_HE_ADDR 0x1434
1202 #define L_OEV2_VS_ADDR 0x1435
1203 #define L_OEV2_VE_ADDR 0x1436
1204 #define L_OEV3_HS_ADDR 0x1437
1205 #define L_OEV3_HE_ADDR 0x1438
1206 #define L_OEV3_VS_ADDR 0x1439
1207 #define L_OEV3_VE_ADDR 0x143a
1208 #define L_LCD_PWR_ADDR 0x143b
1209 #define L_LCD_PWM0_LO_ADDR 0x143c
1210 #define L_LCD_PWM0_HI_ADDR 0x143d
1211 #define L_LCD_PWM1_LO_ADDR 0x143e
1212 #define L_LCD_PWM1_HI_ADDR 0x143f
1213 #define L_INV_CNT_ADDR 0x1440
1214 #define L_TCON_MISC_SEL_ADDR 0x1441
1215 #define L_DUAL_PORT_CNTL_ADDR 0x1442
1216 #define MLVDS_CLK_CTL1_HI 0x1443
1217 #define MLVDS_CLK_CTL1_LO 0x1444
1218 #define L_TCON_DOUBLE_CTL 0x1449
1219 #define L_TCON_PATTERN_HI 0x144a
1220 #define L_TCON_PATTERN_LO 0x144b
1221 #define LDIM_BL_ADDR_PORT 0x144e
1222 #define LDIM_BL_DATA_PORT 0x144f
1223 #define L_DE_HS_ADDR 0x1451
1224 #define L_DE_HE_ADDR 0x1452
1225 #define L_DE_VS_ADDR 0x1453
1226 #define L_DE_VE_ADDR 0x1454
1227 #define L_HSYNC_HS_ADDR 0x1455
1228 #define L_HSYNC_HE_ADDR 0x1456
1229 #define L_HSYNC_VS_ADDR 0x1457
1230 #define L_HSYNC_VE_ADDR 0x1458
1231 #define L_VSYNC_HS_ADDR 0x1459
1232 #define L_VSYNC_HE_ADDR 0x145a
1233 #define L_VSYNC_VS_ADDR 0x145b
1234 #define L_VSYNC_VE_ADDR 0x145c
1235 #define L_LCD_MCU_CTL 0x145d
1236 #define DUAL_MLVDS_CTL 0x1460
1237 #define DUAL_MLVDS_LINE_START 0x1461
1238 #define DUAL_MLVDS_LINE_END 0x1462
1239 #define DUAL_MLVDS_PIXEL_W_START_L 0x1463
1240 #define DUAL_MLVDS_PIXEL_W_END_L 0x1464
1241 #define DUAL_MLVDS_PIXEL_W_START_R 0x1465
1242 #define DUAL_MLVDS_PIXEL_W_END_R 0x1466
1243 #define DUAL_MLVDS_PIXEL_R_START_L 0x1467
1244 #define DUAL_MLVDS_PIXEL_R_CNT_L 0x1468
1245 #define DUAL_MLVDS_PIXEL_R_START_R 0x1469
1246 #define DUAL_MLVDS_PIXEL_R_CNT_R 0x146a
1247 #define V_INVERSION_PIXEL 0x1470
1248 #define V_INVERSION_LINE 0x1471
1249 #define V_INVERSION_CONTROL 0x1472
1250 #define MLVDS2_CONTROL 0x1474
1251 #define MLVDS2_CONFIG_HI 0x1475
1252 #define MLVDS2_CONFIG_LO 0x1476
1253 #define MLVDS2_DUAL_GATE_WR_START 0x1477
1254 #define MLVDS2_DUAL_GATE_WR_END 0x1478
1255 #define MLVDS2_DUAL_GATE_RD_START 0x1479
1256 #define MLVDS2_DUAL_GATE_RD_END 0x147a
1257 #define MLVDS2_SECOND_RESET_CTL 0x147b
1258 #define MLVDS2_DUAL_GATE_CTL_HI 0x147c
1259 #define MLVDS2_DUAL_GATE_CTL_LO 0x147d
1260 #define MLVDS2_RESET_CONFIG_HI 0x147e
1261 #define MLVDS2_RESET_CONFIG_LO 0x147f
1262 #define GAMMA_CNTL_PORT 0x1480
1263 #define GAMMA_DATA_PORT 0x1481
1264 #define GAMMA_ADDR_PORT 0x1482
1265 #define GAMMA_VCOM_HSWITCH_ADDR 0x1483
1266 #define RGB_BASE_ADDR 0x1485
1267 #define RGB_COEFF_ADDR 0x1486
1268 #define POL_CNTL_ADDR 0x1487
1269 #define DITH_CNTL_ADDR 0x1488
1270 #define GAMMA_PROBE_CTRL 0x1489
1271 #define GAMMA_PROBE_COLOR_L 0x148a
1272 #define GAMMA_PROBE_COLOR_H 0x148b
1273 #define GAMMA_PROBE_HL_COLOR 0x148c
1274 #define GAMMA_PROBE_POS_X 0x148d
1275 #define GAMMA_PROBE_POS_Y 0x148e
1276 #define STH1_HS_ADDR 0x1490
1277 #define STH1_HE_ADDR 0x1491
1278 #define STH1_VS_ADDR 0x1492
1279 #define STH1_VE_ADDR 0x1493
1280 #define STH2_HS_ADDR 0x1494
1281 #define STH2_HE_ADDR 0x1495
1282 #define STH2_VS_ADDR 0x1496
1283 #define STH2_VE_ADDR 0x1497
1284 #define OEH_HS_ADDR 0x1498
1285 #define OEH_HE_ADDR 0x1499
1286 #define OEH_VS_ADDR 0x149a
1287 #define OEH_VE_ADDR 0x149b
1288 #define VCOM_HSWITCH_ADDR 0x149c
1289 #define VCOM_VS_ADDR 0x149d
1290 #define VCOM_VE_ADDR 0x149e
1291 #define CPV1_HS_ADDR 0x149f
1292 #define CPV1_HE_ADDR 0x14a0
1293 #define CPV1_VS_ADDR 0x14a1
1294 #define CPV1_VE_ADDR 0x14a2
1295 #define CPV2_HS_ADDR 0x14a3
1296 #define CPV2_HE_ADDR 0x14a4
1297 #define CPV2_VS_ADDR 0x14a5
1298 #define CPV2_VE_ADDR 0x14a6
1299 #define STV1_HS_ADDR 0x14a7
1300 #define STV1_HE_ADDR 0x14a8
1301 #define STV1_VS_ADDR 0x14a9
1302 #define STV1_VE_ADDR 0x14aa
1303 #define STV2_HS_ADDR 0x14ab
1304 #define STV2_HE_ADDR 0x14ac
1305 #define STV2_VS_ADDR 0x14ad
1306 #define STV2_VE_ADDR 0x14ae
1307 #define OEV1_HS_ADDR 0x14af
1308 #define OEV1_HE_ADDR 0x14b0
1309 #define OEV1_VS_ADDR 0x14b1
1310 #define OEV1_VE_ADDR 0x14b2
1311 #define OEV2_HS_ADDR 0x14b3
1312 #define OEV2_HE_ADDR 0x14b4
1313 #define OEV2_VS_ADDR 0x14b5
1314 #define OEV2_VE_ADDR 0x14b6
1315 #define OEV3_HS_ADDR 0x14b7
1316 #define OEV3_HE_ADDR 0x14b8
1317 #define OEV3_VS_ADDR 0x14b9
1318 #define OEV3_VE_ADDR 0x14ba
1319 #define LCD_PWR_ADDR 0x14bb
1320 #define LCD_PWM0_LO_ADDR 0x14bc
1321 #define LCD_PWM0_HI_ADDR 0x14bd
1322 #define LCD_PWM1_LO_ADDR 0x14be
1323 #define LCD_PWM1_HI_ADDR 0x14bf
1324 #define INV_CNT_ADDR 0x14c0
1325 #define TCON_MISC_SEL_ADDR 0x14c1
1326 #define DUAL_PORT_CNTL_ADDR 0x14c2
1327 #define MLVDS_CONTROL 0x14c3
1328 #define MLVDS_RESET_PATTERN_HI 0x14c4
1329 #define MLVDS_RESET_PATTERN_LO 0x14c5
1330 #define MLVDS_RESET_PATTERN_EXT 0x14c6
1331 #define MLVDS_CONFIG_HI 0x14c7
1332 #define MLVDS_CONFIG_LO 0x14c8
1333 #define TCON_DOUBLE_CTL 0x14c9
1334 #define TCON_PATTERN_HI 0x14ca
1335 #define TCON_PATTERN_LO 0x14cb
1336 #define TCON_CONTROL_HI 0x14cc
1337 #define TCON_CONTROL_LO 0x14cd
1338 #define LVDS_BLANK_DATA_HI 0x14ce
1339 #define LVDS_BLANK_DATA_LO 0x14cf
1340 #define LVDS_PACK_CNTL_ADDR 0x14d0
1341 #define DE_HS_ADDR 0x14d1
1342 #define DE_HE_ADDR 0x14d2
1343 #define DE_VS_ADDR 0x14d3
1344 #define DE_VE_ADDR 0x14d4
1345 #define HSYNC_HS_ADDR 0x14d5
1346 #define HSYNC_HE_ADDR 0x14d6
1347 #define HSYNC_VS_ADDR 0x14d7
1348 #define HSYNC_VE_ADDR 0x14d8
1349 #define VSYNC_HS_ADDR 0x14d9
1350 #define VSYNC_HE_ADDR 0x14da
1351 #define VSYNC_VS_ADDR 0x14db
1352 #define VSYNC_VE_ADDR 0x14dc
1353 #define LCD_MCU_CTL 0x14dd
1354 #define LCD_MCU_DATA_0 0x14de
1355 #define LCD_MCU_DATA_1 0x14df
1356 #define LVDS_GEN_CNTL 0x14e0
1357 #define LVDS_PHY_CNTL0 0x14e1
1358 #define LVDS_PHY_CNTL1 0x14e2
1359 #define LVDS_PHY_CNTL2 0x14e3
1360 #define LVDS_PHY_CNTL3 0x14e4
1361 #define LVDS_PHY_CNTL4 0x14e5
1362 #define LVDS_PHY_CNTL5 0x14e6
1363 #define LVDS_SRG_TEST 0x14e8
1364 #define LVDS_BIST_MUX0 0x14e9
1365 #define LVDS_BIST_MUX1 0x14ea
1366 #define LVDS_BIST_FIXED0 0x14eb
1367 #define LVDS_BIST_FIXED1 0x14ec
1368 #define LVDS_BIST_CNTL0 0x14ed
1369 #define LVDS_CLKB_CLKA 0x14ee
1370 #define LVDS_PHY_CLK_CNTL 0x14ef
1371 #define LVDS_SER_EN 0x14f0
1372 #define LVDS_PHY_CNTL6 0x14f1
1373 #define LVDS_PHY_CNTL7 0x14f2
1374 #define LVDS_PHY_CNTL8 0x14f3
1375 #define MLVDS_CLK_CTL0_HI 0x14f4
1376 #define MLVDS_CLK_CTL0_LO 0x14f5
1377 #define MLVDS_DUAL_GATE_WR_START 0x14f6
1378 #define MLVDS_DUAL_GATE_WR_END 0x14f7
1379 #define MLVDS_DUAL_GATE_RD_START 0x14f8
1380 #define MLVDS_DUAL_GATE_RD_END 0x14f9
1381 #define MLVDS_SECOND_RESET_CTL 0x14fa
1382 #define MLVDS_DUAL_GATE_CTL_HI 0x14fb
1383 #define MLVDS_DUAL_GATE_CTL_LO 0x14fc
1384 #define MLVDS_RESET_CONFIG_HI 0x14fd
1385 #define MLVDS_RESET_CONFIG_LO 0x14fe
1386 #define VPU_OSD1_MMC_CTRL 0x2701
1387 #define VPU_OSD2_MMC_CTRL 0x2702
1388 #define VPU_VD1_MMC_CTRL 0x2703
1389 #define VPU_VD2_MMC_CTRL 0x2704
1390 #define VPU_DI_IF1_MMC_CTRL 0x2705
1391 #define VPU_DI_MEM_MMC_CTRL 0x2706
1392 #define VPU_DI_INP_MMC_CTRL 0x2707
1393 #define VPU_DI_MTNRD_MMC_CTRL 0x2708
1394 #define VPU_DI_CHAN2_MMC_CTRL 0x2709
1395 #define VPU_DI_MTNWR_MMC_CTRL 0x270a
1396 #define VPU_DI_NRWR_MMC_CTRL 0x270b
1397 #define VPU_DI_DIWR_MMC_CTRL 0x270c
1398 #define VPU_VDIN0_MMC_CTRL 0x270d
1399 #define VPU_VDIN1_MMC_CTRL 0x270e
1400 #define VPU_BT656_MMC_CTRL 0x270f
1401 #define VPU_TVD3D_MMC_CTRL 0x2710
1402 #define VPU_TVDVBI_MMC_CTRL 0x2711
1403 #define VPU_TVDVBI_VSLATCH_ADDR 0x2712
1404 #define VPU_TVDVBI_WRRSP_ADDR 0x2713
1405 #define VPU_VDIN_PRE_ARB_CTRL 0x2714
1406 #define VPU_VDISP_PRE_ARB_CTRL 0x2715
1407 #define VPU_VPUARB2_PRE_ARB_CTRL 0x2716
1408 #define VPU_OSD3_MMC_CTRL 0x2717
1409 #define VPU_OSD4_MMC_CTRL 0x2718
1410 #define VPU_VD3_MMC_CTRL 0x2719
1411 #define VPU_VIU_VENC_MUX_CTRL 0x271a
1412 #define         VIU1_SEL_VENC_MASK      0x3
1413 #define         VIU1_SEL_VENC_ENCL      0
1414 #define         VIU1_SEL_VENC_ENCI      1
1415 #define         VIU1_SEL_VENC_ENCP      2
1416 #define         VIU1_SEL_VENC_ENCT      3
1417 #define         VIU2_SEL_VENC_MASK      0xc
1418 #define         VIU2_SEL_VENC_ENCL      0
1419 #define         VIU2_SEL_VENC_ENCI      (1 << 2)
1420 #define         VIU2_SEL_VENC_ENCP      (2 << 2)
1421 #define         VIU2_SEL_VENC_ENCT      (3 << 2)
1422 #define VPU_HDMI_SETTING 0x271b
1423 #define ENCI_INFO_READ 0x271c
1424 #define ENCP_INFO_READ 0x271d
1425 #define ENCT_INFO_READ 0x271e
1426 #define ENCL_INFO_READ 0x271f
1427 #define VPU_SW_RESET 0x2720
1428 #define VPU_D2D3_MMC_CTRL 0x2721
1429 #define VPU_CONT_MMC_CTRL 0x2722
1430 #define VPU_CLK_GATE 0x2723
1431 #define VPU_RDMA_MMC_CTRL 0x2724
1432 #define VPU_MEM_PD_REG0 0x2725
1433 #define VPU_MEM_PD_REG1 0x2726
1434 #define VPU_HDMI_DATA_OVR 0x2727
1435 #define VPU_PROT1_MMC_CTRL 0x2728
1436 #define VPU_PROT2_MMC_CTRL 0x2729
1437 #define VPU_PROT3_MMC_CTRL 0x272a
1438 #define VPU_ARB4_V1_MMC_CTRL 0x272b
1439 #define VPU_ARB4_V2_MMC_CTRL 0x272c
1440 #define VPU_VPU_PWM_V0 0x2730
1441 #define VPU_VPU_PWM_V1 0x2731
1442 #define VPU_VPU_PWM_V2 0x2732
1443 #define VPU_VPU_PWM_V3 0x2733
1444 #define VPU_VPU_PWM_H0 0x2734
1445 #define VPU_VPU_PWM_H1 0x2735
1446 #define VPU_VPU_PWM_H2 0x2736
1447 #define VPU_VPU_PWM_H3 0x2737
1448 #define VPU_MISC_CTRL 0x2740
1449 #define VPU_ISP_GCLK_CTRL0 0x2741
1450 #define VPU_ISP_GCLK_CTRL1 0x2742
1451 #define VPU_HDMI_FMT_CTRL 0x2743
1452 #define VPU_VDIN_ASYNC_HOLD_CTRL 0x2743
1453 #define VPU_VDISP_ASYNC_HOLD_CTRL 0x2744
1454 #define VPU_VPUARB2_ASYNC_HOLD_CTRL 0x2745
1455
1456 #define VPU_PROT1_CLK_GATE 0x2750
1457 #define VPU_PROT1_GEN_CNTL 0x2751
1458 #define VPU_PROT1_X_START_END 0x2752
1459 #define VPU_PROT1_Y_START_END 0x2753
1460 #define VPU_PROT1_Y_LEN_STEP 0x2754
1461 #define VPU_PROT1_RPT_LOOP 0x2755
1462 #define VPU_PROT1_RPT_PAT 0x2756
1463 #define VPU_PROT1_DDR 0x2757
1464 #define VPU_PROT1_RBUF_ROOM 0x2758
1465 #define VPU_PROT1_STAT_0 0x2759
1466 #define VPU_PROT1_STAT_1 0x275a
1467 #define VPU_PROT1_STAT_2 0x275b
1468 #define VPU_PROT1_REQ_ONOFF 0x275c
1469 #define VPU_PROT2_CLK_GATE 0x2760
1470 #define VPU_PROT2_GEN_CNTL 0x2761
1471 #define VPU_PROT2_X_START_END 0x2762
1472 #define VPU_PROT2_Y_START_END 0x2763
1473 #define VPU_PROT2_Y_LEN_STEP 0x2764
1474 #define VPU_PROT2_RPT_LOOP 0x2765
1475 #define VPU_PROT2_RPT_PAT 0x2766
1476 #define VPU_PROT2_DDR 0x2767
1477 #define VPU_PROT2_RBUF_ROOM 0x2768
1478 #define VPU_PROT2_STAT_0 0x2769
1479 #define VPU_PROT2_STAT_1 0x276a
1480 #define VPU_PROT2_STAT_2 0x276b
1481 #define VPU_PROT2_REQ_ONOFF 0x276c
1482 #define VPU_PROT3_CLK_GATE 0x2770
1483 #define VPU_PROT3_GEN_CNTL 0x2771
1484 #define VPU_PROT3_X_START_END 0x2772
1485 #define VPU_PROT3_Y_START_END 0x2773
1486 #define VPU_PROT3_Y_LEN_STEP 0x2774
1487 #define VPU_PROT3_RPT_LOOP 0x2775
1488 #define VPU_PROT3_RPT_PAT 0x2776
1489 #define VPU_PROT3_DDR 0x2777
1490 #define VPU_PROT3_RBUF_ROOM 0x2778
1491 #define VPU_PROT3_STAT_0 0x2779
1492 #define VPU_PROT3_STAT_1 0x277a
1493 #define VPU_PROT3_STAT_2 0x277b
1494 #define VPU_PROT3_REQ_ONOFF 0x277c
1495 #define VPU_RDARB_MODE_L1C1 0x2790
1496 #define VPU_RDARB_MODE_L1C2 0x2799
1497 #define VPU_RDARB_MODE_L2C1 0x279d
1498 #define VPU_WRARB_MODE_L2C1 0x27a2
1499 #define         VPU_RDARB_SLAVE_TO_MASTER_PORT(dc, port) (port << (16 + dc))
1500
1501 /* osd super scale */
1502 #define OSDSR_HV_SIZEIN 0x3130
1503 #define OSDSR_CTRL_MODE 0x3131
1504 #define OSDSR_ABIC_HCOEF 0x3132
1505 #define OSDSR_YBIC_HCOEF 0x3133
1506 #define OSDSR_CBIC_HCOEF 0x3134
1507 #define OSDSR_ABIC_VCOEF 0x3135
1508 #define OSDSR_YBIC_VCOEF 0x3136
1509 #define OSDSR_CBIC_VCOEF 0x3137
1510 #define OSDSR_VAR_PARA 0x3138
1511 #define OSDSR_CONST_PARA 0x3139
1512 #define OSDSR_RKE_EXTWIN 0x313a
1513 #define OSDSR_UK_GRAD2DDIAG_TH_RATE 0x313b
1514 #define OSDSR_UK_GRAD2DDIAG_LIMIT 0x313c
1515 #define OSDSR_UK_GRAD2DADJA_TH_RATE 0x313d
1516 #define OSDSR_UK_GRAD2DADJA_LIMIT 0x313e
1517 #define OSDSR_UK_BST_GAIN 0x313f
1518 #define OSDSR_HVBLEND_TH 0x3140
1519 #define OSDSR_DEMO_WIND_TB 0x3141
1520 #define OSDSR_DEMO_WIND_LR 0x3142
1521 #define OSDSR_INT_BLANK_NUM 0x3143
1522 #define OSDSR_FRM_END_STAT 0x3144
1523 #define OSDSR_ABIC_HCOEF0 0x3145
1524 #define OSDSR_YBIC_HCOEF0 0x3146
1525 #define OSDSR_CBIC_HCOEF0 0x3147
1526 #define OSDSR_ABIC_VCOEF0 0x3148
1527 #define OSDSR_YBIC_VCOEF0 0x3149
1528 #define OSDSR_CBIC_VCOEF0 0x314a
1529
1530 /* osd afbcd on gxtvbb */
1531 #define OSD1_AFBCD_ENABLE 0x31a0
1532 #define OSD1_AFBCD_MODE 0x31a1
1533 #define OSD1_AFBCD_SIZE_IN 0x31a2
1534 #define OSD1_AFBCD_HDR_PTR 0x31a3
1535 #define OSD1_AFBCD_FRAME_PTR 0x31a4
1536 #define OSD1_AFBCD_CHROMA_PTR 0x31a5
1537 #define OSD1_AFBCD_CONV_CTRL 0x31a6
1538 #define OSD1_AFBCD_STATUS 0x31a8
1539 #define OSD1_AFBCD_PIXEL_HSCOPE 0x31a9
1540 #define OSD1_AFBCD_PIXEL_VSCOPE 0x31aa
1541 #define VIU_MISC_CTRL1 0x1a07
1542
1543 /* add for gxm and 962e dv core2 */
1544 #define DOLBY_CORE2A_SWAP_CTRL1 0x3434
1545 #define DOLBY_CORE2A_SWAP_CTRL2 0x3435
1546
1547 /* osd afbc on g12a */
1548 #define VPU_MAFBC_BLOCK_ID 0x3a00
1549 #define VPU_MAFBC_IRQ_RAW_STATUS 0x3a01
1550 #define VPU_MAFBC_IRQ_CLEAR 0x3a02
1551 #define VPU_MAFBC_IRQ_MASK 0x3a03
1552 #define VPU_MAFBC_IRQ_STATUS 0x3a04
1553 #define VPU_MAFBC_COMMAND 0x3a05
1554 #define VPU_MAFBC_STATUS 0x3a06
1555 #define VPU_MAFBC_SURFACE_CFG 0x3a07
1556
1557 /* osd afbc on g12a */
1558 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S0 0x3a10
1559 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S0 0x3a11
1560 #define VPU_MAFBC_FORMAT_SPECIFIER_S0 0x3a12
1561 #define VPU_MAFBC_BUFFER_WIDTH_S0 0x3a13
1562 #define VPU_MAFBC_BUFFER_HEIGHT_S0 0x3a14
1563 #define VPU_MAFBC_BOUNDING_BOX_X_START_S0 0x3a15
1564 #define VPU_MAFBC_BOUNDING_BOX_X_END_S0 0x3a16
1565 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S0 0x3a17
1566 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S0 0x3a18
1567 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S0 0x3a19
1568 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S0 0x3a1a
1569 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S0 0x3a1b
1570 #define VPU_MAFBC_PREFETCH_CFG_S0 0x3a1c
1571
1572 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S1 0x3a30
1573 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S1 0x3a31
1574 #define VPU_MAFBC_FORMAT_SPECIFIER_S1 0x3a32
1575 #define VPU_MAFBC_BUFFER_WIDTH_S1 0x3a33
1576 #define VPU_MAFBC_BUFFER_HEIGHT_S1 0x3a34
1577 #define VPU_MAFBC_BOUNDING_BOX_X_START_S1 0x3a35
1578 #define VPU_MAFBC_BOUNDING_BOX_X_END_S1 0x3a36
1579 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S1 0x3a37
1580 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S1 0x3a38
1581 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S1 0x3a39
1582 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S1 0x3a3a
1583 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S1 0x3a3b
1584 #define VPU_MAFBC_PREFETCH_CFG_S1 0x3a3c
1585
1586 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S2 0x3a50
1587 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S2 0x3a51
1588 #define VPU_MAFBC_FORMAT_SPECIFIER_S2 0x3a52
1589 #define VPU_MAFBC_BUFFER_WIDTH_S2 0x3a53
1590 #define VPU_MAFBC_BUFFER_HEIGHT_S2 0x3a54
1591 #define VPU_MAFBC_BOUNDING_BOX_X_START_S2 0x3a55
1592 #define VPU_MAFBC_BOUNDING_BOX_X_END_S2 0x3a56
1593 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S2 0x3a57
1594 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S2 0x3a58
1595 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S2 0x3a59
1596 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S2 0x3a5a
1597 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S2 0x3a5b
1598 #define VPU_MAFBC_PREFETCH_CFG_S2 0x3a5c
1599
1600 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S3 0x3a70
1601 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S3 0x3a71
1602 #define VPU_MAFBC_FORMAT_SPECIFIER_S3 0x3a72
1603 #define VPU_MAFBC_BUFFER_WIDTH_S3 0x3a73
1604 #define VPU_MAFBC_BUFFER_HEIGHT_S3 0x3a74
1605 #define VPU_MAFBC_BOUNDING_BOX_X_START_S3 0x3a75
1606 #define VPU_MAFBC_BOUNDING_BOX_X_END_S3 0x3a76
1607 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S3 0x3a77
1608 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S3 0x3a78
1609 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S3 0x3a79
1610 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S3 0x3a7a
1611 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S3 0x3a7b
1612 #define VPU_MAFBC_PREFETCH_CFG_S3 0x3a7c
1613
1614 #define DOLBY_PATH_CTRL 0x1a0c
1615 #define OSD_PATH_MISC_CTRL 0x1a0e
1616 #define MALI_AFBCD_TOP_CTRL 0x1a0f
1617
1618 #define VIU_OSD_BLEND_CTRL 0x39b0
1619 #define VIU_OSD_BLEND_CTRL1 0x39c0
1620 #define VIU_OSD_BLEND_DIN0_SCOPE_H 0x39b1
1621 #define VIU_OSD_BLEND_DIN0_SCOPE_V 0x39b2
1622 #define VIU_OSD_BLEND_DIN1_SCOPE_H 0x39b3
1623 #define VIU_OSD_BLEND_DIN1_SCOPE_V 0x39b4
1624 #define VIU_OSD_BLEND_DIN2_SCOPE_H 0x39b5
1625 #define VIU_OSD_BLEND_DIN2_SCOPE_V 0x39b6
1626 #define VIU_OSD_BLEND_DIN3_SCOPE_H 0x39b7
1627 #define VIU_OSD_BLEND_DIN3_SCOPE_V 0x39b8
1628 #define VIU_OSD_BLEND_DUMMY_DATA0 0x39b9
1629 #define VIU_OSD_BLEND_DUMMY_ALPHA 0x39ba
1630 #define VIU_OSD_BLEND_BLEND0_SIZE 0x39bb
1631 #define VIU_OSD_BLEND_BLEND1_SIZE 0x39bc
1632 #define VIU_OSD_BLEND_RO_CURRENT_XY 0x39bf
1633
1634 #define VPP_OUT_H_V_SIZE 0x1da5
1635
1636 #define VPP_VD2_HDR_IN_SIZE 0x1df0
1637 #define VPP_OSD1_IN_SIZE 0x1df1
1638 #define VPP_GCLK_CTRL2 0x1df2
1639 #define VD2_PPS_DUMMY_DATA 0x1df4
1640 #define VPP_OSD1_BLD_H_SCOPE 0x1df5
1641 #define VPP_OSD1_BLD_V_SCOPE 0x1df6
1642 #define VPP_OSD2_BLD_H_SCOPE 0x1df7
1643 #define VPP_OSD2_BLD_V_SCOPE 0x1df8
1644 #define VPP_WRBAK_CTRL 0x1df9
1645 #define VPP_SLEEP_CTRL 0x1dfa
1646 #define VD1_BLEND_SRC_CTRL 0x1dfb
1647 #define VD2_BLEND_SRC_CTRL 0x1dfc
1648 #define         VD_BLEND_PREBLD_SRC_VD1         (1 << 0)
1649 #define         VD_BLEND_PREBLD_SRC_VD2         (2 << 0)
1650 #define         VD_BLEND_PREBLD_SRC_OSD1        (3 << 0)
1651 #define         VD_BLEND_PREBLD_SRC_OSD2        (4 << 0)
1652 #define         VD_BLEND_PREBLD_PREMULT_EN      BIT(4)
1653 #define         VD_BLEND_POSTBLD_SRC_VD1        (1 << 8)
1654 #define         VD_BLEND_POSTBLD_SRC_VD2        (2 << 8)
1655 #define         VD_BLEND_POSTBLD_SRC_OSD1       (3 << 8)
1656 #define         VD_BLEND_POSTBLD_SRC_OSD2       (4 << 8)
1657 #define         VD_BLEND_POSTBLD_PREMULT_EN     BIT(16)
1658 #define OSD1_BLEND_SRC_CTRL 0x1dfd
1659 #define OSD2_BLEND_SRC_CTRL 0x1dfe
1660
1661 #define VPP_POST_BLEND_BLEND_DUMMY_DATA 0x3968
1662 #define VPP_POST_BLEND_DUMMY_ALPHA 0x3969
1663 #define VPP_RDARB_MODE 0x3978
1664 #define VPP_RDARB_REQEN_SLV 0x3979
1665 #define VPU_RDARB_MODE_L2C1 0x279d
1666
1667 #endif /* __MESON_REGISTERS_H */