1 // SPDX-License-Identifier: MIT
3 * Copyright © 2019 Intel Corporation
6 #include <linux/prime_numbers.h>
7 #include <linux/sort.h>
9 #include "../i915_selftest.h"
12 #include "mock_gem_device.h"
13 #include "mock_region.h"
15 #include "gem/i915_gem_context.h"
16 #include "gem/i915_gem_lmem.h"
17 #include "gem/i915_gem_region.h"
18 #include "gem/i915_gem_object_blt.h"
19 #include "gem/selftests/igt_gem_utils.h"
20 #include "gem/selftests/mock_context.h"
21 #include "gt/intel_engine_user.h"
22 #include "gt/intel_gt.h"
23 #include "i915_memcpy.h"
24 #include "selftests/igt_flush_test.h"
25 #include "selftests/i915_random.h"
27 static void close_objects(struct intel_memory_region *mem,
28 struct list_head *objects)
30 struct drm_i915_private *i915 = mem->i915;
31 struct drm_i915_gem_object *obj, *on;
33 list_for_each_entry_safe(obj, on, objects, st_link) {
34 if (i915_gem_object_has_pinned_pages(obj))
35 i915_gem_object_unpin_pages(obj);
36 /* No polluting the memory region between tests */
37 __i915_gem_object_put_pages(obj);
38 list_del(&obj->st_link);
39 i915_gem_object_put(obj);
44 i915_gem_drain_freed_objects(i915);
47 static int igt_mock_fill(void *arg)
49 struct intel_memory_region *mem = arg;
50 resource_size_t total = resource_size(&mem->region);
51 resource_size_t page_size;
53 unsigned long max_pages;
54 unsigned long page_num;
58 page_size = mem->mm.chunk_size;
59 max_pages = div64_u64(total, page_size);
62 for_each_prime_number_from(page_num, 1, max_pages) {
63 resource_size_t size = page_num * page_size;
64 struct drm_i915_gem_object *obj;
66 obj = i915_gem_object_create_region(mem, size, 0);
72 err = i915_gem_object_pin_pages(obj);
74 i915_gem_object_put(obj);
78 list_add(&obj->st_link, &objects);
85 if (page_num * page_size <= rem) {
86 pr_err("%s failed, space still left in region\n",
94 close_objects(mem, &objects);
99 static struct drm_i915_gem_object *
100 igt_object_create(struct intel_memory_region *mem,
101 struct list_head *objects,
105 struct drm_i915_gem_object *obj;
108 obj = i915_gem_object_create_region(mem, size, flags);
112 err = i915_gem_object_pin_pages(obj);
116 list_add(&obj->st_link, objects);
120 i915_gem_object_put(obj);
124 static void igt_object_release(struct drm_i915_gem_object *obj)
126 i915_gem_object_unpin_pages(obj);
127 __i915_gem_object_put_pages(obj);
128 list_del(&obj->st_link);
129 i915_gem_object_put(obj);
132 static int igt_mock_contiguous(void *arg)
134 struct intel_memory_region *mem = arg;
135 struct drm_i915_gem_object *obj;
136 unsigned long n_objects;
139 I915_RND_STATE(prng);
140 resource_size_t total;
145 total = resource_size(&mem->region);
148 obj = igt_object_create(mem, &objects, mem->mm.chunk_size,
149 I915_BO_ALLOC_CONTIGUOUS);
153 if (obj->mm.pages->nents != 1) {
154 pr_err("%s min object spans multiple sg entries\n", __func__);
156 goto err_close_objects;
159 igt_object_release(obj);
162 obj = igt_object_create(mem, &objects, total, I915_BO_ALLOC_CONTIGUOUS);
166 if (obj->mm.pages->nents != 1) {
167 pr_err("%s max object spans multiple sg entries\n", __func__);
169 goto err_close_objects;
172 igt_object_release(obj);
174 /* Internal fragmentation should not bleed into the object size */
175 target = i915_prandom_u64_state(&prng);
176 div64_u64_rem(target, total, &target);
177 target = round_up(target, PAGE_SIZE);
178 target = max_t(u64, PAGE_SIZE, target);
180 obj = igt_object_create(mem, &objects, target,
181 I915_BO_ALLOC_CONTIGUOUS);
185 if (obj->base.size != target) {
186 pr_err("%s obj->base.size(%zx) != target(%llx)\n", __func__,
187 obj->base.size, target);
189 goto err_close_objects;
192 if (obj->mm.pages->nents != 1) {
193 pr_err("%s object spans multiple sg entries\n", __func__);
195 goto err_close_objects;
198 igt_object_release(obj);
201 * Try to fragment the address space, such that half of it is free, but
202 * the max contiguous block size is SZ_64K.
206 n_objects = div64_u64(total, target);
208 while (n_objects--) {
209 struct list_head *list;
216 obj = igt_object_create(mem, list, target,
217 I915_BO_ALLOC_CONTIGUOUS);
220 goto err_close_objects;
224 close_objects(mem, &holes);
229 /* Make sure we can still allocate all the fragmented space */
230 obj = igt_object_create(mem, &objects, target, 0);
233 goto err_close_objects;
236 igt_object_release(obj);
239 * Even though we have enough free space, we don't have a big enough
240 * contiguous block. Make sure that holds true.
244 bool should_fail = target > min;
246 obj = igt_object_create(mem, &objects, target,
247 I915_BO_ALLOC_CONTIGUOUS);
248 if (should_fail != IS_ERR(obj)) {
249 pr_err("%s target allocation(%llx) mismatch\n",
252 goto err_close_objects;
256 } while (target >= mem->mm.chunk_size);
259 list_splice_tail(&holes, &objects);
260 close_objects(mem, &objects);
264 static int igt_gpu_write_dw(struct intel_context *ce,
265 struct i915_vma *vma,
269 return igt_gpu_fill_dw(ce, vma, dword * sizeof(u32),
270 vma->size >> PAGE_SHIFT, value);
273 static int igt_cpu_check(struct drm_i915_gem_object *obj, u32 dword, u32 val)
275 unsigned long n = obj->base.size >> PAGE_SHIFT;
279 err = i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT);
283 ptr = i915_gem_object_pin_map(obj, I915_MAP_WC);
290 pr_err("base[%u]=%08x, val=%08x\n",
296 ptr += PAGE_SIZE / sizeof(*ptr);
299 i915_gem_object_unpin_map(obj);
303 static int igt_gpu_write(struct i915_gem_context *ctx,
304 struct drm_i915_gem_object *obj)
306 struct i915_gem_engines *engines;
307 struct i915_gem_engines_iter it;
308 struct i915_address_space *vm;
309 struct intel_context *ce;
310 I915_RND_STATE(prng);
311 IGT_TIMEOUT(end_time);
313 struct i915_vma *vma;
318 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
322 for_each_gem_engine(ce, i915_gem_context_lock_engines(ctx), it) {
324 if (!intel_engine_can_store_dword(ce->engine))
330 i915_gem_context_unlock_engines(ctx);
334 order = i915_random_order(count * count, &prng);
338 vma = i915_vma_instance(obj, vm, NULL);
344 err = i915_vma_pin(vma, 0, 0, PIN_USER);
349 engines = i915_gem_context_lock_engines(ctx);
351 u32 rng = prandom_u32_state(&prng);
352 u32 dword = offset_in_page(rng) / 4;
354 ce = engines->engines[order[i] % engines->num_engines];
355 i = (i + 1) % (count * count);
356 if (!ce || !intel_engine_can_store_dword(ce->engine))
359 err = igt_gpu_write_dw(ce, vma, dword, rng);
363 err = igt_cpu_check(obj, dword, rng);
366 } while (!__igt_timeout(end_time, NULL));
367 i915_gem_context_unlock_engines(ctx);
378 static int igt_lmem_create(void *arg)
380 struct drm_i915_private *i915 = arg;
381 struct drm_i915_gem_object *obj;
384 obj = i915_gem_object_create_lmem(i915, PAGE_SIZE, 0);
388 err = i915_gem_object_pin_pages(obj);
392 i915_gem_object_unpin_pages(obj);
394 i915_gem_object_put(obj);
399 static int igt_lmem_write_gpu(void *arg)
401 struct drm_i915_private *i915 = arg;
402 struct drm_i915_gem_object *obj;
403 struct i915_gem_context *ctx;
405 I915_RND_STATE(prng);
409 file = mock_file(i915);
411 return PTR_ERR(file);
413 ctx = live_context(i915, file);
419 sz = round_up(prandom_u32_state(&prng) % SZ_32M, PAGE_SIZE);
421 obj = i915_gem_object_create_lmem(i915, sz, 0);
427 err = i915_gem_object_pin_pages(obj);
431 err = igt_gpu_write(ctx, obj);
433 pr_err("igt_gpu_write failed(%d)\n", err);
435 i915_gem_object_unpin_pages(obj);
437 i915_gem_object_put(obj);
443 static struct intel_engine_cs *
444 random_engine_class(struct drm_i915_private *i915,
446 struct rnd_state *prng)
448 struct intel_engine_cs *engine;
452 for (engine = intel_engine_lookup_user(i915, class, 0);
453 engine && engine->uabi_class == class;
454 engine = rb_entry_safe(rb_next(&engine->uabi_node),
455 typeof(*engine), uabi_node))
458 count = i915_prandom_u32_max_state(count, prng);
459 return intel_engine_lookup_user(i915, class, count);
462 static int igt_lmem_write_cpu(void *arg)
464 struct drm_i915_private *i915 = arg;
465 struct drm_i915_gem_object *obj;
466 I915_RND_STATE(prng);
467 IGT_TIMEOUT(end_time);
469 0, /* rng placeholder */
474 PAGE_SIZE - sizeof(u32),
475 PAGE_SIZE - sizeof(u64),
478 struct intel_engine_cs *engine;
486 engine = random_engine_class(i915, I915_ENGINE_CLASS_COPY, &prng);
490 pr_info("%s: using %s\n", __func__, engine->name);
492 sz = round_up(prandom_u32_state(&prng) % SZ_32M, PAGE_SIZE);
493 sz = max_t(u32, 2 * PAGE_SIZE, sz);
495 obj = i915_gem_object_create_lmem(i915, sz, I915_BO_ALLOC_CONTIGUOUS);
499 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WC);
501 err = PTR_ERR(vaddr);
505 /* Put the pages into a known state -- from the gpu for added fun */
506 intel_engine_pm_get(engine);
507 err = i915_gem_object_fill_blt(obj, engine->kernel_context, 0xdeadbeaf);
508 intel_engine_pm_put(engine);
512 i915_gem_object_lock(obj, NULL);
513 err = i915_gem_object_set_to_wc_domain(obj, true);
514 i915_gem_object_unlock(obj);
518 count = ARRAY_SIZE(bytes);
519 order = i915_random_order(count * count, &prng);
525 /* A random multiple of u32, picked between [64, PAGE_SIZE - 64] */
526 bytes[0] = igt_random_offset(&prng, 64, PAGE_SIZE - 64, 0, sizeof(u32));
527 GEM_BUG_ON(!IS_ALIGNED(bytes[0], sizeof(u32)));
537 size = bytes[order[i] % count];
538 i = (i + 1) % (count * count);
540 align = bytes[order[i] % count];
541 i = (i + 1) % (count * count);
543 align = max_t(u32, sizeof(u32), rounddown_pow_of_two(align));
545 offset = igt_random_offset(&prng, 0, obj->base.size,
548 val = prandom_u32_state(&prng);
549 memset32(vaddr + offset / sizeof(u32), val ^ 0xdeadbeaf,
553 * Sample random dw -- don't waste precious time reading every
556 dword = igt_random_offset(&prng, offset,
558 sizeof(u32), sizeof(u32));
559 dword /= sizeof(u32);
560 if (vaddr[dword] != (val ^ 0xdeadbeaf)) {
561 pr_err("%s vaddr[%u]=%u, val=%u, size=%u, align=%u, offset=%u\n",
562 __func__, dword, vaddr[dword], val ^ 0xdeadbeaf,
563 size, align, offset);
567 } while (!__igt_timeout(end_time, NULL));
570 i915_gem_object_unpin_map(obj);
572 i915_gem_object_put(obj);
577 static const char *repr_type(u32 type)
589 static struct drm_i915_gem_object *
590 create_region_for_mapping(struct intel_memory_region *mr, u64 size, u32 type,
593 struct drm_i915_gem_object *obj;
596 obj = i915_gem_object_create_region(mr, size, 0);
598 if (PTR_ERR(obj) == -ENOSPC) /* Stolen memory */
599 return ERR_PTR(-ENODEV);
603 addr = i915_gem_object_pin_map(obj, type);
605 i915_gem_object_put(obj);
606 if (PTR_ERR(addr) == -ENXIO)
607 return ERR_PTR(-ENODEV);
615 static int wrap_ktime_compare(const void *A, const void *B)
617 const ktime_t *a = A, *b = B;
619 return ktime_compare(*a, *b);
622 static void igt_memcpy_long(void *dst, const void *src, size_t size)
624 unsigned long *tmp = dst;
625 const unsigned long *s = src;
627 size = size / sizeof(unsigned long);
632 static inline void igt_memcpy(void *dst, const void *src, size_t size)
634 memcpy(dst, src, size);
637 static inline void igt_memcpy_from_wc(void *dst, const void *src, size_t size)
639 i915_memcpy_from_wc(dst, src, size);
642 static int _perf_memcpy(struct intel_memory_region *src_mr,
643 struct intel_memory_region *dst_mr,
644 u64 size, u32 src_type, u32 dst_type)
646 struct drm_i915_private *i915 = src_mr->i915;
649 void (*copy)(void *dst, const void *src, size_t size);
663 !i915_has_memcpy_from_wc(),
666 struct drm_i915_gem_object *src, *dst;
667 void *src_addr, *dst_addr;
671 src = create_region_for_mapping(src_mr, size, src_type, &src_addr);
677 dst = create_region_for_mapping(dst_mr, size, dst_type, &dst_addr);
683 for (i = 0; i < ARRAY_SIZE(tests); ++i) {
690 for (pass = 0; pass < ARRAY_SIZE(t); pass++) {
695 tests[i].copy(dst_addr, src_addr, size);
698 t[pass] = ktime_sub(t1, t0);
701 sort(t, ARRAY_SIZE(t), sizeof(*t), wrap_ktime_compare, NULL);
702 pr_info("%s src(%s, %s) -> dst(%s, %s) %14s %4llu KiB copy: %5lld MiB/s\n",
710 div64_u64(mul_u32_u32(4 * size,
712 t[1] + 2 * t[2] + t[3]) >> 20);
717 i915_gem_object_unpin_map(dst);
718 i915_gem_object_put(dst);
720 i915_gem_object_unpin_map(src);
721 i915_gem_object_put(src);
723 i915_gem_drain_freed_objects(i915);
731 static int perf_memcpy(void *arg)
733 struct drm_i915_private *i915 = arg;
734 static const u32 types[] = {
738 static const u32 sizes[] = {
743 struct intel_memory_region *src_mr, *dst_mr;
748 for_each_memory_region(src_mr, i915, src_id) {
749 for_each_memory_region(dst_mr, i915, dst_id) {
750 for (i = 0; i < ARRAY_SIZE(sizes); ++i) {
751 for (j = 0; j < ARRAY_SIZE(types); ++j) {
752 for (k = 0; k < ARRAY_SIZE(types); ++k) {
753 ret = _perf_memcpy(src_mr,
769 int intel_memory_region_mock_selftests(void)
771 static const struct i915_subtest tests[] = {
772 SUBTEST(igt_mock_fill),
773 SUBTEST(igt_mock_contiguous),
775 struct intel_memory_region *mem;
776 struct drm_i915_private *i915;
779 i915 = mock_gem_device();
783 mem = mock_region_create(i915, 0, SZ_2G, I915_GTT_PAGE_SIZE_4K, 0);
785 pr_err("failed to create memory region\n");
790 err = i915_subtests(tests, mem);
792 intel_memory_region_put(mem);
794 mock_destroy_device(i915);
798 int intel_memory_region_live_selftests(struct drm_i915_private *i915)
800 static const struct i915_subtest tests[] = {
801 SUBTEST(igt_lmem_create),
802 SUBTEST(igt_lmem_write_cpu),
803 SUBTEST(igt_lmem_write_gpu),
806 if (!HAS_LMEM(i915)) {
807 pr_info("device lacks LMEM support, skipping\n");
811 if (intel_gt_is_wedged(&i915->gt))
814 return i915_live_subtests(tests, i915);
817 int intel_memory_region_perf_selftests(struct drm_i915_private *i915)
819 static const struct i915_subtest tests[] = {
820 SUBTEST(perf_memcpy),
823 if (intel_gt_is_wedged(&i915->gt))
826 return i915_live_subtests(tests, i915);