drm/i915/execlists: Refactor out complete_preempt_context()
[platform/kernel/linux-rpi.git] / drivers / gpu / drm / i915 / intel_guc_submission.c
1 /*
2  * Copyright © 2014 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  */
24
25 #include <linux/circ_buf.h>
26 #include <trace/events/dma_fence.h>
27
28 #include "intel_guc_submission.h"
29 #include "intel_lrc_reg.h"
30 #include "i915_drv.h"
31
32 #define GUC_PREEMPT_FINISHED            0x1
33 #define GUC_PREEMPT_BREADCRUMB_DWORDS   0x8
34 #define GUC_PREEMPT_BREADCRUMB_BYTES    \
35         (sizeof(u32) * GUC_PREEMPT_BREADCRUMB_DWORDS)
36
37 /**
38  * DOC: GuC-based command submission
39  *
40  * GuC client:
41  * A intel_guc_client refers to a submission path through GuC. Currently, there
42  * are two clients. One of them (the execbuf_client) is charged with all
43  * submissions to the GuC, the other one (preempt_client) is responsible for
44  * preempting the execbuf_client. This struct is the owner of a doorbell, a
45  * process descriptor and a workqueue (all of them inside a single gem object
46  * that contains all required pages for these elements).
47  *
48  * GuC stage descriptor:
49  * During initialization, the driver allocates a static pool of 1024 such
50  * descriptors, and shares them with the GuC.
51  * Currently, there exists a 1:1 mapping between a intel_guc_client and a
52  * guc_stage_desc (via the client's stage_id), so effectively only one
53  * gets used. This stage descriptor lets the GuC know about the doorbell,
54  * workqueue and process descriptor. Theoretically, it also lets the GuC
55  * know about our HW contexts (context ID, etc...), but we actually
56  * employ a kind of submission where the GuC uses the LRCA sent via the work
57  * item instead (the single guc_stage_desc associated to execbuf client
58  * contains information about the default kernel context only, but this is
59  * essentially unused). This is called a "proxy" submission.
60  *
61  * The Scratch registers:
62  * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
63  * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
64  * triggers an interrupt on the GuC via another register write (0xC4C8).
65  * Firmware writes a success/fail code back to the action register after
66  * processes the request. The kernel driver polls waiting for this update and
67  * then proceeds.
68  * See intel_guc_send()
69  *
70  * Doorbells:
71  * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
72  * mapped into process space.
73  *
74  * Work Items:
75  * There are several types of work items that the host may place into a
76  * workqueue, each with its own requirements and limitations. Currently only
77  * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
78  * represents in-order queue. The kernel driver packs ring tail pointer and an
79  * ELSP context descriptor dword into Work Item.
80  * See guc_add_request()
81  *
82  */
83
84 static inline struct i915_priolist *to_priolist(struct rb_node *rb)
85 {
86         return rb_entry(rb, struct i915_priolist, node);
87 }
88
89 static inline bool is_high_priority(struct intel_guc_client *client)
90 {
91         return (client->priority == GUC_CLIENT_PRIORITY_KMD_HIGH ||
92                 client->priority == GUC_CLIENT_PRIORITY_HIGH);
93 }
94
95 static int reserve_doorbell(struct intel_guc_client *client)
96 {
97         unsigned long offset;
98         unsigned long end;
99         u16 id;
100
101         GEM_BUG_ON(client->doorbell_id != GUC_DOORBELL_INVALID);
102
103         /*
104          * The bitmap tracks which doorbell registers are currently in use.
105          * It is split into two halves; the first half is used for normal
106          * priority contexts, the second half for high-priority ones.
107          */
108         offset = 0;
109         end = GUC_NUM_DOORBELLS / 2;
110         if (is_high_priority(client)) {
111                 offset = end;
112                 end += offset;
113         }
114
115         id = find_next_zero_bit(client->guc->doorbell_bitmap, end, offset);
116         if (id == end)
117                 return -ENOSPC;
118
119         __set_bit(id, client->guc->doorbell_bitmap);
120         client->doorbell_id = id;
121         DRM_DEBUG_DRIVER("client %u (high prio=%s) reserved doorbell: %d\n",
122                          client->stage_id, yesno(is_high_priority(client)),
123                          id);
124         return 0;
125 }
126
127 static bool has_doorbell(struct intel_guc_client *client)
128 {
129         if (client->doorbell_id == GUC_DOORBELL_INVALID)
130                 return false;
131
132         return test_bit(client->doorbell_id, client->guc->doorbell_bitmap);
133 }
134
135 static void unreserve_doorbell(struct intel_guc_client *client)
136 {
137         GEM_BUG_ON(!has_doorbell(client));
138
139         __clear_bit(client->doorbell_id, client->guc->doorbell_bitmap);
140         client->doorbell_id = GUC_DOORBELL_INVALID;
141 }
142
143 /*
144  * Tell the GuC to allocate or deallocate a specific doorbell
145  */
146
147 static int __guc_allocate_doorbell(struct intel_guc *guc, u32 stage_id)
148 {
149         u32 action[] = {
150                 INTEL_GUC_ACTION_ALLOCATE_DOORBELL,
151                 stage_id
152         };
153
154         return intel_guc_send(guc, action, ARRAY_SIZE(action));
155 }
156
157 static int __guc_deallocate_doorbell(struct intel_guc *guc, u32 stage_id)
158 {
159         u32 action[] = {
160                 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL,
161                 stage_id
162         };
163
164         return intel_guc_send(guc, action, ARRAY_SIZE(action));
165 }
166
167 static struct guc_stage_desc *__get_stage_desc(struct intel_guc_client *client)
168 {
169         struct guc_stage_desc *base = client->guc->stage_desc_pool_vaddr;
170
171         return &base[client->stage_id];
172 }
173
174 /*
175  * Initialise, update, or clear doorbell data shared with the GuC
176  *
177  * These functions modify shared data and so need access to the mapped
178  * client object which contains the page being used for the doorbell
179  */
180
181 static void __update_doorbell_desc(struct intel_guc_client *client, u16 new_id)
182 {
183         struct guc_stage_desc *desc;
184
185         /* Update the GuC's idea of the doorbell ID */
186         desc = __get_stage_desc(client);
187         desc->db_id = new_id;
188 }
189
190 static struct guc_doorbell_info *__get_doorbell(struct intel_guc_client *client)
191 {
192         return client->vaddr + client->doorbell_offset;
193 }
194
195 static void __create_doorbell(struct intel_guc_client *client)
196 {
197         struct guc_doorbell_info *doorbell;
198
199         doorbell = __get_doorbell(client);
200         doorbell->db_status = GUC_DOORBELL_ENABLED;
201         doorbell->cookie = 0;
202 }
203
204 static void __destroy_doorbell(struct intel_guc_client *client)
205 {
206         struct drm_i915_private *dev_priv = guc_to_i915(client->guc);
207         struct guc_doorbell_info *doorbell;
208         u16 db_id = client->doorbell_id;
209
210         doorbell = __get_doorbell(client);
211         doorbell->db_status = GUC_DOORBELL_DISABLED;
212         doorbell->cookie = 0;
213
214         /* Doorbell release flow requires that we wait for GEN8_DRB_VALID bit
215          * to go to zero after updating db_status before we call the GuC to
216          * release the doorbell
217          */
218         if (wait_for_us(!(I915_READ(GEN8_DRBREGL(db_id)) & GEN8_DRB_VALID), 10))
219                 WARN_ONCE(true, "Doorbell never became invalid after disable\n");
220 }
221
222 static int create_doorbell(struct intel_guc_client *client)
223 {
224         int ret;
225
226         if (WARN_ON(!has_doorbell(client)))
227                 return -ENODEV; /* internal setup error, should never happen */
228
229         __update_doorbell_desc(client, client->doorbell_id);
230         __create_doorbell(client);
231
232         ret = __guc_allocate_doorbell(client->guc, client->stage_id);
233         if (ret) {
234                 __destroy_doorbell(client);
235                 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
236                 DRM_DEBUG_DRIVER("Couldn't create client %u doorbell: %d\n",
237                                  client->stage_id, ret);
238                 return ret;
239         }
240
241         return 0;
242 }
243
244 static int destroy_doorbell(struct intel_guc_client *client)
245 {
246         int ret;
247
248         GEM_BUG_ON(!has_doorbell(client));
249
250         __destroy_doorbell(client);
251         ret = __guc_deallocate_doorbell(client->guc, client->stage_id);
252         if (ret)
253                 DRM_ERROR("Couldn't destroy client %u doorbell: %d\n",
254                           client->stage_id, ret);
255
256         __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
257
258         return ret;
259 }
260
261 static unsigned long __select_cacheline(struct intel_guc *guc)
262 {
263         unsigned long offset;
264
265         /* Doorbell uses a single cache line within a page */
266         offset = offset_in_page(guc->db_cacheline);
267
268         /* Moving to next cache line to reduce contention */
269         guc->db_cacheline += cache_line_size();
270
271         DRM_DEBUG_DRIVER("reserved cacheline 0x%lx, next 0x%x, linesize %u\n",
272                          offset, guc->db_cacheline, cache_line_size());
273         return offset;
274 }
275
276 static inline struct guc_process_desc *
277 __get_process_desc(struct intel_guc_client *client)
278 {
279         return client->vaddr + client->proc_desc_offset;
280 }
281
282 /*
283  * Initialise the process descriptor shared with the GuC firmware.
284  */
285 static void guc_proc_desc_init(struct intel_guc *guc,
286                                struct intel_guc_client *client)
287 {
288         struct guc_process_desc *desc;
289
290         desc = memset(__get_process_desc(client), 0, sizeof(*desc));
291
292         /*
293          * XXX: pDoorbell and WQVBaseAddress are pointers in process address
294          * space for ring3 clients (set them as in mmap_ioctl) or kernel
295          * space for kernel clients (map on demand instead? May make debug
296          * easier to have it mapped).
297          */
298         desc->wq_base_addr = 0;
299         desc->db_base_addr = 0;
300
301         desc->stage_id = client->stage_id;
302         desc->wq_size_bytes = GUC_WQ_SIZE;
303         desc->wq_status = WQ_STATUS_ACTIVE;
304         desc->priority = client->priority;
305 }
306
307 static int guc_stage_desc_pool_create(struct intel_guc *guc)
308 {
309         struct i915_vma *vma;
310         void *vaddr;
311
312         vma = intel_guc_allocate_vma(guc,
313                                      PAGE_ALIGN(sizeof(struct guc_stage_desc) *
314                                      GUC_MAX_STAGE_DESCRIPTORS));
315         if (IS_ERR(vma))
316                 return PTR_ERR(vma);
317
318         vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
319         if (IS_ERR(vaddr)) {
320                 i915_vma_unpin_and_release(&vma);
321                 return PTR_ERR(vaddr);
322         }
323
324         guc->stage_desc_pool = vma;
325         guc->stage_desc_pool_vaddr = vaddr;
326         ida_init(&guc->stage_ids);
327
328         return 0;
329 }
330
331 static void guc_stage_desc_pool_destroy(struct intel_guc *guc)
332 {
333         ida_destroy(&guc->stage_ids);
334         i915_gem_object_unpin_map(guc->stage_desc_pool->obj);
335         i915_vma_unpin_and_release(&guc->stage_desc_pool);
336 }
337
338 /*
339  * Initialise/clear the stage descriptor shared with the GuC firmware.
340  *
341  * This descriptor tells the GuC where (in GGTT space) to find the important
342  * data structures relating to this client (doorbell, process descriptor,
343  * write queue, etc).
344  */
345 static void guc_stage_desc_init(struct intel_guc *guc,
346                                 struct intel_guc_client *client)
347 {
348         struct drm_i915_private *dev_priv = guc_to_i915(guc);
349         struct intel_engine_cs *engine;
350         struct i915_gem_context *ctx = client->owner;
351         struct guc_stage_desc *desc;
352         unsigned int tmp;
353         u32 gfx_addr;
354
355         desc = __get_stage_desc(client);
356         memset(desc, 0, sizeof(*desc));
357
358         desc->attribute = GUC_STAGE_DESC_ATTR_ACTIVE |
359                           GUC_STAGE_DESC_ATTR_KERNEL;
360         if (is_high_priority(client))
361                 desc->attribute |= GUC_STAGE_DESC_ATTR_PREEMPT;
362         desc->stage_id = client->stage_id;
363         desc->priority = client->priority;
364         desc->db_id = client->doorbell_id;
365
366         for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
367                 struct intel_context *ce = to_intel_context(ctx, engine);
368                 u32 guc_engine_id = engine->guc_id;
369                 struct guc_execlist_context *lrc = &desc->lrc[guc_engine_id];
370
371                 /* TODO: We have a design issue to be solved here. Only when we
372                  * receive the first batch, we know which engine is used by the
373                  * user. But here GuC expects the lrc and ring to be pinned. It
374                  * is not an issue for default context, which is the only one
375                  * for now who owns a GuC client. But for future owner of GuC
376                  * client, need to make sure lrc is pinned prior to enter here.
377                  */
378                 if (!ce->state)
379                         break;  /* XXX: continue? */
380
381                 /*
382                  * XXX: When this is a GUC_STAGE_DESC_ATTR_KERNEL client (proxy
383                  * submission or, in other words, not using a direct submission
384                  * model) the KMD's LRCA is not used for any work submission.
385                  * Instead, the GuC uses the LRCA of the user mode context (see
386                  * guc_add_request below).
387                  */
388                 lrc->context_desc = lower_32_bits(ce->lrc_desc);
389
390                 /* The state page is after PPHWSP */
391                 lrc->ring_lrca = intel_guc_ggtt_offset(guc, ce->state) +
392                                  LRC_STATE_PN * PAGE_SIZE;
393
394                 /* XXX: In direct submission, the GuC wants the HW context id
395                  * here. In proxy submission, it wants the stage id
396                  */
397                 lrc->context_id = (client->stage_id << GUC_ELC_CTXID_OFFSET) |
398                                 (guc_engine_id << GUC_ELC_ENGINE_OFFSET);
399
400                 lrc->ring_begin = intel_guc_ggtt_offset(guc, ce->ring->vma);
401                 lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
402                 lrc->ring_next_free_location = lrc->ring_begin;
403                 lrc->ring_current_tail_pointer_value = 0;
404
405                 desc->engines_used |= (1 << guc_engine_id);
406         }
407
408         DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
409                          client->engines, desc->engines_used);
410         WARN_ON(desc->engines_used == 0);
411
412         /*
413          * The doorbell, process descriptor, and workqueue are all parts
414          * of the client object, which the GuC will reference via the GGTT
415          */
416         gfx_addr = intel_guc_ggtt_offset(guc, client->vma);
417         desc->db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
418                                 client->doorbell_offset;
419         desc->db_trigger_cpu = ptr_to_u64(__get_doorbell(client));
420         desc->db_trigger_uk = gfx_addr + client->doorbell_offset;
421         desc->process_desc = gfx_addr + client->proc_desc_offset;
422         desc->wq_addr = gfx_addr + GUC_DB_SIZE;
423         desc->wq_size = GUC_WQ_SIZE;
424
425         desc->desc_private = ptr_to_u64(client);
426 }
427
428 static void guc_stage_desc_fini(struct intel_guc *guc,
429                                 struct intel_guc_client *client)
430 {
431         struct guc_stage_desc *desc;
432
433         desc = __get_stage_desc(client);
434         memset(desc, 0, sizeof(*desc));
435 }
436
437 /* Construct a Work Item and append it to the GuC's Work Queue */
438 static void guc_wq_item_append(struct intel_guc_client *client,
439                                u32 target_engine, u32 context_desc,
440                                u32 ring_tail, u32 fence_id)
441 {
442         /* wqi_len is in DWords, and does not include the one-word header */
443         const size_t wqi_size = sizeof(struct guc_wq_item);
444         const u32 wqi_len = wqi_size / sizeof(u32) - 1;
445         struct guc_process_desc *desc = __get_process_desc(client);
446         struct guc_wq_item *wqi;
447         u32 wq_off;
448
449         lockdep_assert_held(&client->wq_lock);
450
451         /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
452          * should not have the case where structure wqi is across page, neither
453          * wrapped to the beginning. This simplifies the implementation below.
454          *
455          * XXX: if not the case, we need save data to a temp wqi and copy it to
456          * workqueue buffer dw by dw.
457          */
458         BUILD_BUG_ON(wqi_size != 16);
459
460         /* Free space is guaranteed. */
461         wq_off = READ_ONCE(desc->tail);
462         GEM_BUG_ON(CIRC_SPACE(wq_off, READ_ONCE(desc->head),
463                               GUC_WQ_SIZE) < wqi_size);
464         GEM_BUG_ON(wq_off & (wqi_size - 1));
465
466         /* WQ starts from the page after doorbell / process_desc */
467         wqi = client->vaddr + wq_off + GUC_DB_SIZE;
468
469         /* Now fill in the 4-word work queue item */
470         wqi->header = WQ_TYPE_INORDER |
471                       (wqi_len << WQ_LEN_SHIFT) |
472                       (target_engine << WQ_TARGET_SHIFT) |
473                       WQ_NO_WCFLUSH_WAIT;
474         wqi->context_desc = context_desc;
475         wqi->submit_element_info = ring_tail << WQ_RING_TAIL_SHIFT;
476         GEM_BUG_ON(ring_tail > WQ_RING_TAIL_MAX);
477         wqi->fence_id = fence_id;
478
479         /* Make the update visible to GuC */
480         WRITE_ONCE(desc->tail, (wq_off + wqi_size) & (GUC_WQ_SIZE - 1));
481 }
482
483 static void guc_reset_wq(struct intel_guc_client *client)
484 {
485         struct guc_process_desc *desc = __get_process_desc(client);
486
487         desc->head = 0;
488         desc->tail = 0;
489 }
490
491 static void guc_ring_doorbell(struct intel_guc_client *client)
492 {
493         struct guc_doorbell_info *db;
494         u32 cookie;
495
496         lockdep_assert_held(&client->wq_lock);
497
498         /* pointer of current doorbell cacheline */
499         db = __get_doorbell(client);
500
501         /*
502          * We're not expecting the doorbell cookie to change behind our back,
503          * we also need to treat 0 as a reserved value.
504          */
505         cookie = READ_ONCE(db->cookie);
506         WARN_ON_ONCE(xchg(&db->cookie, cookie + 1 ?: cookie + 2) != cookie);
507
508         /* XXX: doorbell was lost and need to acquire it again */
509         GEM_BUG_ON(db->db_status != GUC_DOORBELL_ENABLED);
510 }
511
512 static void guc_add_request(struct intel_guc *guc, struct i915_request *rq)
513 {
514         struct intel_guc_client *client = guc->execbuf_client;
515         struct intel_engine_cs *engine = rq->engine;
516         u32 ctx_desc = lower_32_bits(intel_lr_context_descriptor(rq->ctx,
517                                                                  engine));
518         u32 ring_tail = intel_ring_set_tail(rq->ring, rq->tail) / sizeof(u64);
519
520         spin_lock(&client->wq_lock);
521
522         guc_wq_item_append(client, engine->guc_id, ctx_desc,
523                            ring_tail, rq->global_seqno);
524         guc_ring_doorbell(client);
525
526         client->submissions[engine->id] += 1;
527
528         spin_unlock(&client->wq_lock);
529 }
530
531 /*
532  * When we're doing submissions using regular execlists backend, writing to
533  * ELSP from CPU side is enough to make sure that writes to ringbuffer pages
534  * pinned in mappable aperture portion of GGTT are visible to command streamer.
535  * Writes done by GuC on our behalf are not guaranteeing such ordering,
536  * therefore, to ensure the flush, we're issuing a POSTING READ.
537  */
538 static void flush_ggtt_writes(struct i915_vma *vma)
539 {
540         struct drm_i915_private *dev_priv = to_i915(vma->obj->base.dev);
541
542         if (i915_vma_is_map_and_fenceable(vma))
543                 POSTING_READ_FW(GUC_STATUS);
544 }
545
546 static void inject_preempt_context(struct work_struct *work)
547 {
548         struct guc_preempt_work *preempt_work =
549                 container_of(work, typeof(*preempt_work), work);
550         struct intel_engine_cs *engine = preempt_work->engine;
551         struct intel_guc *guc = container_of(preempt_work, typeof(*guc),
552                                              preempt_work[engine->id]);
553         struct intel_guc_client *client = guc->preempt_client;
554         struct guc_stage_desc *stage_desc = __get_stage_desc(client);
555         u32 ctx_desc = lower_32_bits(intel_lr_context_descriptor(client->owner,
556                                                                  engine));
557         u32 data[7];
558
559         /*
560          * The ring contains commands to write GUC_PREEMPT_FINISHED into HWSP.
561          * See guc_fill_preempt_context().
562          */
563         spin_lock_irq(&client->wq_lock);
564         guc_wq_item_append(client, engine->guc_id, ctx_desc,
565                            GUC_PREEMPT_BREADCRUMB_BYTES / sizeof(u64), 0);
566         spin_unlock_irq(&client->wq_lock);
567
568         /*
569          * If GuC firmware performs an engine reset while that engine had
570          * a preemption pending, it will set the terminated attribute bit
571          * on our preemption stage descriptor. GuC firmware retains all
572          * pending work items for a high-priority GuC client, unlike the
573          * normal-priority GuC client where work items are dropped. It
574          * wants to make sure the preempt-to-idle work doesn't run when
575          * scheduling resumes, and uses this bit to inform its scheduler
576          * and presumably us as well. Our job is to clear it for the next
577          * preemption after reset, otherwise that and future preemptions
578          * will never complete. We'll just clear it every time.
579          */
580         stage_desc->attribute &= ~GUC_STAGE_DESC_ATTR_TERMINATED;
581
582         data[0] = INTEL_GUC_ACTION_REQUEST_PREEMPTION;
583         data[1] = client->stage_id;
584         data[2] = INTEL_GUC_PREEMPT_OPTION_DROP_WORK_Q |
585                   INTEL_GUC_PREEMPT_OPTION_DROP_SUBMIT_Q;
586         data[3] = engine->guc_id;
587         data[4] = guc->execbuf_client->priority;
588         data[5] = guc->execbuf_client->stage_id;
589         data[6] = intel_guc_ggtt_offset(guc, guc->shared_data);
590
591         if (WARN_ON(intel_guc_send(guc, data, ARRAY_SIZE(data)))) {
592                 execlists_clear_active(&engine->execlists,
593                                        EXECLISTS_ACTIVE_PREEMPT);
594                 tasklet_schedule(&engine->execlists.tasklet);
595         }
596 }
597
598 /*
599  * We're using user interrupt and HWSP value to mark that preemption has
600  * finished and GPU is idle. Normally, we could unwind and continue similar to
601  * execlists submission path. Unfortunately, with GuC we also need to wait for
602  * it to finish its own postprocessing, before attempting to submit. Otherwise
603  * GuC may silently ignore our submissions, and thus we risk losing request at
604  * best, executing out-of-order and causing kernel panic at worst.
605  */
606 #define GUC_PREEMPT_POSTPROCESS_DELAY_MS 10
607 static void wait_for_guc_preempt_report(struct intel_engine_cs *engine)
608 {
609         struct intel_guc *guc = &engine->i915->guc;
610         struct guc_shared_ctx_data *data = guc->shared_data_vaddr;
611         struct guc_ctx_report *report =
612                 &data->preempt_ctx_report[engine->guc_id];
613
614         WARN_ON(wait_for_atomic(report->report_return_status ==
615                                 INTEL_GUC_REPORT_STATUS_COMPLETE,
616                                 GUC_PREEMPT_POSTPROCESS_DELAY_MS));
617         /*
618          * GuC is expecting that we're also going to clear the affected context
619          * counter, let's also reset the return status to not depend on GuC
620          * resetting it after recieving another preempt action
621          */
622         report->affected_count = 0;
623         report->report_return_status = INTEL_GUC_REPORT_STATUS_UNKNOWN;
624 }
625
626 static void complete_preempt_context(struct intel_engine_cs *engine)
627 {
628         struct intel_engine_execlists *execlists = &engine->execlists;
629
630         GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
631
632         execlists_cancel_port_requests(execlists);
633         execlists_unwind_incomplete_requests(execlists);
634
635         wait_for_guc_preempt_report(engine);
636         intel_write_status_page(engine, I915_GEM_HWS_PREEMPT_INDEX, 0);
637
638         execlists_clear_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
639 }
640
641 /**
642  * guc_submit() - Submit commands through GuC
643  * @engine: engine associated with the commands
644  *
645  * The only error here arises if the doorbell hardware isn't functioning
646  * as expected, which really shouln't happen.
647  */
648 static void guc_submit(struct intel_engine_cs *engine)
649 {
650         struct intel_guc *guc = &engine->i915->guc;
651         struct intel_engine_execlists * const execlists = &engine->execlists;
652         struct execlist_port *port = execlists->port;
653         unsigned int n;
654
655         for (n = 0; n < execlists_num_ports(execlists); n++) {
656                 struct i915_request *rq;
657                 unsigned int count;
658
659                 rq = port_unpack(&port[n], &count);
660                 if (rq && count == 0) {
661                         port_set(&port[n], port_pack(rq, ++count));
662
663                         flush_ggtt_writes(rq->ring->vma);
664
665                         guc_add_request(guc, rq);
666                 }
667         }
668 }
669
670 static void port_assign(struct execlist_port *port, struct i915_request *rq)
671 {
672         GEM_BUG_ON(port_isset(port));
673
674         port_set(port, i915_request_get(rq));
675 }
676
677 static inline int rq_prio(const struct i915_request *rq)
678 {
679         return rq->sched.attr.priority;
680 }
681
682 static inline int port_prio(const struct execlist_port *port)
683 {
684         return rq_prio(port_request(port));
685 }
686
687 static bool __guc_dequeue(struct intel_engine_cs *engine)
688 {
689         struct intel_engine_execlists * const execlists = &engine->execlists;
690         struct execlist_port *port = execlists->port;
691         struct i915_request *last = NULL;
692         const struct execlist_port * const last_port =
693                 &execlists->port[execlists->port_mask];
694         bool submit = false;
695         struct rb_node *rb;
696
697         lockdep_assert_held(&engine->timeline.lock);
698
699         rb = execlists->first;
700         GEM_BUG_ON(rb_first(&execlists->queue) != rb);
701
702         if (port_isset(port)) {
703                 if (intel_engine_has_preemption(engine)) {
704                         struct guc_preempt_work *preempt_work =
705                                 &engine->i915->guc.preempt_work[engine->id];
706                         int prio = execlists->queue_priority;
707
708                         if (__execlists_need_preempt(prio, port_prio(port))) {
709                                 execlists_set_active(execlists,
710                                                      EXECLISTS_ACTIVE_PREEMPT);
711                                 queue_work(engine->i915->guc.preempt_wq,
712                                            &preempt_work->work);
713                                 return false;
714                         }
715                 }
716
717                 port++;
718                 if (port_isset(port))
719                         return false;
720         }
721         GEM_BUG_ON(port_isset(port));
722
723         while (rb) {
724                 struct i915_priolist *p = to_priolist(rb);
725                 struct i915_request *rq, *rn;
726
727                 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
728                         if (last && rq->ctx != last->ctx) {
729                                 if (port == last_port) {
730                                         __list_del_many(&p->requests,
731                                                         &rq->sched.link);
732                                         goto done;
733                                 }
734
735                                 if (submit)
736                                         port_assign(port, last);
737                                 port++;
738                         }
739
740                         INIT_LIST_HEAD(&rq->sched.link);
741
742                         __i915_request_submit(rq);
743                         trace_i915_request_in(rq, port_index(port, execlists));
744                         last = rq;
745                         submit = true;
746                 }
747
748                 rb = rb_next(rb);
749                 rb_erase(&p->node, &execlists->queue);
750                 INIT_LIST_HEAD(&p->requests);
751                 if (p->priority != I915_PRIORITY_NORMAL)
752                         kmem_cache_free(engine->i915->priorities, p);
753         }
754 done:
755         execlists->queue_priority = rb ? to_priolist(rb)->priority : INT_MIN;
756         execlists->first = rb;
757         if (submit)
758                 port_assign(port, last);
759         if (last)
760                 execlists_user_begin(execlists, execlists->port);
761
762         /* We must always keep the beast fed if we have work piled up */
763         GEM_BUG_ON(port_isset(execlists->port) &&
764                    !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
765         GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
766
767         return submit;
768 }
769
770 static void guc_dequeue(struct intel_engine_cs *engine)
771 {
772         unsigned long flags;
773         bool submit;
774
775         local_irq_save(flags);
776
777         spin_lock(&engine->timeline.lock);
778         submit = __guc_dequeue(engine);
779         spin_unlock(&engine->timeline.lock);
780
781         if (submit)
782                 guc_submit(engine);
783
784         local_irq_restore(flags);
785 }
786
787 static void guc_submission_tasklet(unsigned long data)
788 {
789         struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
790         struct intel_engine_execlists * const execlists = &engine->execlists;
791         struct execlist_port *port = execlists->port;
792         struct i915_request *rq;
793
794         rq = port_request(port);
795         while (rq && i915_request_completed(rq)) {
796                 trace_i915_request_out(rq);
797                 i915_request_put(rq);
798
799                 port = execlists_port_complete(execlists, port);
800                 if (port_isset(port)) {
801                         execlists_user_begin(execlists, port);
802                         rq = port_request(port);
803                 } else {
804                         execlists_user_end(execlists);
805                         rq = NULL;
806                 }
807         }
808
809         if (execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT) &&
810             intel_read_status_page(engine, I915_GEM_HWS_PREEMPT_INDEX) ==
811             GUC_PREEMPT_FINISHED)
812                 complete_preempt_context(engine);
813
814         if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
815                 guc_dequeue(engine);
816 }
817
818 /*
819  * Everything below here is concerned with setup & teardown, and is
820  * therefore not part of the somewhat time-critical batch-submission
821  * path of guc_submit() above.
822  */
823
824 /* Check that a doorbell register is in the expected state */
825 static bool doorbell_ok(struct intel_guc *guc, u16 db_id)
826 {
827         struct drm_i915_private *dev_priv = guc_to_i915(guc);
828         u32 drbregl;
829         bool valid;
830
831         GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
832
833         drbregl = I915_READ(GEN8_DRBREGL(db_id));
834         valid = drbregl & GEN8_DRB_VALID;
835
836         if (test_bit(db_id, guc->doorbell_bitmap) == valid)
837                 return true;
838
839         DRM_DEBUG_DRIVER("Doorbell %d has unexpected state (0x%x): valid=%s\n",
840                          db_id, drbregl, yesno(valid));
841
842         return false;
843 }
844
845 static bool guc_verify_doorbells(struct intel_guc *guc)
846 {
847         u16 db_id;
848
849         for (db_id = 0; db_id < GUC_NUM_DOORBELLS; ++db_id)
850                 if (!doorbell_ok(guc, db_id))
851                         return false;
852
853         return true;
854 }
855
856 static int guc_clients_doorbell_init(struct intel_guc *guc)
857 {
858         int ret;
859
860         ret = create_doorbell(guc->execbuf_client);
861         if (ret)
862                 return ret;
863
864         if (guc->preempt_client) {
865                 ret = create_doorbell(guc->preempt_client);
866                 if (ret) {
867                         destroy_doorbell(guc->execbuf_client);
868                         return ret;
869                 }
870         }
871
872         return 0;
873 }
874
875 static void guc_clients_doorbell_fini(struct intel_guc *guc)
876 {
877         /*
878          * By the time we're here, GuC has already been reset.
879          * Instead of trying (in vain) to communicate with it, let's just
880          * cleanup the doorbell HW and our internal state.
881          */
882         if (guc->preempt_client) {
883                 __destroy_doorbell(guc->preempt_client);
884                 __update_doorbell_desc(guc->preempt_client,
885                                        GUC_DOORBELL_INVALID);
886         }
887         __destroy_doorbell(guc->execbuf_client);
888         __update_doorbell_desc(guc->execbuf_client, GUC_DOORBELL_INVALID);
889 }
890
891 /**
892  * guc_client_alloc() - Allocate an intel_guc_client
893  * @dev_priv:   driver private data structure
894  * @engines:    The set of engines to enable for this client
895  * @priority:   four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
896  *              The kernel client to replace ExecList submission is created with
897  *              NORMAL priority. Priority of a client for scheduler can be HIGH,
898  *              while a preemption context can use CRITICAL.
899  * @ctx:        the context that owns the client (we use the default render
900  *              context)
901  *
902  * Return:      An intel_guc_client object if success, else NULL.
903  */
904 static struct intel_guc_client *
905 guc_client_alloc(struct drm_i915_private *dev_priv,
906                  u32 engines,
907                  u32 priority,
908                  struct i915_gem_context *ctx)
909 {
910         struct intel_guc_client *client;
911         struct intel_guc *guc = &dev_priv->guc;
912         struct i915_vma *vma;
913         void *vaddr;
914         int ret;
915
916         client = kzalloc(sizeof(*client), GFP_KERNEL);
917         if (!client)
918                 return ERR_PTR(-ENOMEM);
919
920         client->guc = guc;
921         client->owner = ctx;
922         client->engines = engines;
923         client->priority = priority;
924         client->doorbell_id = GUC_DOORBELL_INVALID;
925         spin_lock_init(&client->wq_lock);
926
927         ret = ida_simple_get(&guc->stage_ids, 0, GUC_MAX_STAGE_DESCRIPTORS,
928                              GFP_KERNEL);
929         if (ret < 0)
930                 goto err_client;
931
932         client->stage_id = ret;
933
934         /* The first page is doorbell/proc_desc. Two followed pages are wq. */
935         vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
936         if (IS_ERR(vma)) {
937                 ret = PTR_ERR(vma);
938                 goto err_id;
939         }
940
941         /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
942         client->vma = vma;
943
944         vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
945         if (IS_ERR(vaddr)) {
946                 ret = PTR_ERR(vaddr);
947                 goto err_vma;
948         }
949         client->vaddr = vaddr;
950
951         client->doorbell_offset = __select_cacheline(guc);
952
953         /*
954          * Since the doorbell only requires a single cacheline, we can save
955          * space by putting the application process descriptor in the same
956          * page. Use the half of the page that doesn't include the doorbell.
957          */
958         if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
959                 client->proc_desc_offset = 0;
960         else
961                 client->proc_desc_offset = (GUC_DB_SIZE / 2);
962
963         guc_proc_desc_init(guc, client);
964         guc_stage_desc_init(guc, client);
965
966         ret = reserve_doorbell(client);
967         if (ret)
968                 goto err_vaddr;
969
970         DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: stage_id %u\n",
971                          priority, client, client->engines, client->stage_id);
972         DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%lx\n",
973                          client->doorbell_id, client->doorbell_offset);
974
975         return client;
976
977 err_vaddr:
978         i915_gem_object_unpin_map(client->vma->obj);
979 err_vma:
980         i915_vma_unpin_and_release(&client->vma);
981 err_id:
982         ida_simple_remove(&guc->stage_ids, client->stage_id);
983 err_client:
984         kfree(client);
985         return ERR_PTR(ret);
986 }
987
988 static void guc_client_free(struct intel_guc_client *client)
989 {
990         unreserve_doorbell(client);
991         guc_stage_desc_fini(client->guc, client);
992         i915_gem_object_unpin_map(client->vma->obj);
993         i915_vma_unpin_and_release(&client->vma);
994         ida_simple_remove(&client->guc->stage_ids, client->stage_id);
995         kfree(client);
996 }
997
998 static inline bool ctx_save_restore_disabled(struct intel_context *ce)
999 {
1000         u32 sr = ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1];
1001
1002 #define SR_DISABLED \
1003         _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT | \
1004                            CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)
1005
1006         return (sr & SR_DISABLED) == SR_DISABLED;
1007
1008 #undef SR_DISABLED
1009 }
1010
1011 static void guc_fill_preempt_context(struct intel_guc *guc)
1012 {
1013         struct drm_i915_private *dev_priv = guc_to_i915(guc);
1014         struct intel_guc_client *client = guc->preempt_client;
1015         struct intel_engine_cs *engine;
1016         enum intel_engine_id id;
1017
1018         for_each_engine(engine, dev_priv, id) {
1019                 struct intel_context *ce =
1020                         to_intel_context(client->owner, engine);
1021                 u32 addr = intel_hws_preempt_done_address(engine);
1022                 u32 *cs;
1023
1024                 GEM_BUG_ON(!ce->pin_count);
1025
1026                 /*
1027                  * We rely on this context image *not* being saved after
1028                  * preemption. This ensures that the RING_HEAD / RING_TAIL
1029                  * remain pointing at initial values forever.
1030                  */
1031                 GEM_BUG_ON(!ctx_save_restore_disabled(ce));
1032
1033                 cs = ce->ring->vaddr;
1034                 if (id == RCS) {
1035                         cs = gen8_emit_ggtt_write_rcs(cs,
1036                                                       GUC_PREEMPT_FINISHED,
1037                                                       addr);
1038                 } else {
1039                         cs = gen8_emit_ggtt_write(cs,
1040                                                   GUC_PREEMPT_FINISHED,
1041                                                   addr);
1042                         *cs++ = MI_NOOP;
1043                         *cs++ = MI_NOOP;
1044                 }
1045                 *cs++ = MI_USER_INTERRUPT;
1046                 *cs++ = MI_NOOP;
1047
1048                 GEM_BUG_ON((void *)cs - ce->ring->vaddr !=
1049                            GUC_PREEMPT_BREADCRUMB_BYTES);
1050
1051                 flush_ggtt_writes(ce->ring->vma);
1052         }
1053 }
1054
1055 static int guc_clients_create(struct intel_guc *guc)
1056 {
1057         struct drm_i915_private *dev_priv = guc_to_i915(guc);
1058         struct intel_guc_client *client;
1059
1060         GEM_BUG_ON(guc->execbuf_client);
1061         GEM_BUG_ON(guc->preempt_client);
1062
1063         client = guc_client_alloc(dev_priv,
1064                                   INTEL_INFO(dev_priv)->ring_mask,
1065                                   GUC_CLIENT_PRIORITY_KMD_NORMAL,
1066                                   dev_priv->kernel_context);
1067         if (IS_ERR(client)) {
1068                 DRM_ERROR("Failed to create GuC client for submission!\n");
1069                 return PTR_ERR(client);
1070         }
1071         guc->execbuf_client = client;
1072
1073         if (dev_priv->preempt_context) {
1074                 client = guc_client_alloc(dev_priv,
1075                                           INTEL_INFO(dev_priv)->ring_mask,
1076                                           GUC_CLIENT_PRIORITY_KMD_HIGH,
1077                                           dev_priv->preempt_context);
1078                 if (IS_ERR(client)) {
1079                         DRM_ERROR("Failed to create GuC client for preemption!\n");
1080                         guc_client_free(guc->execbuf_client);
1081                         guc->execbuf_client = NULL;
1082                         return PTR_ERR(client);
1083                 }
1084                 guc->preempt_client = client;
1085
1086                 guc_fill_preempt_context(guc);
1087         }
1088
1089         return 0;
1090 }
1091
1092 static void guc_clients_destroy(struct intel_guc *guc)
1093 {
1094         struct intel_guc_client *client;
1095
1096         client = fetch_and_zero(&guc->preempt_client);
1097         if (client)
1098                 guc_client_free(client);
1099
1100         client = fetch_and_zero(&guc->execbuf_client);
1101         guc_client_free(client);
1102 }
1103
1104 /*
1105  * Set up the memory resources to be shared with the GuC (via the GGTT)
1106  * at firmware loading time.
1107  */
1108 int intel_guc_submission_init(struct intel_guc *guc)
1109 {
1110         struct drm_i915_private *dev_priv = guc_to_i915(guc);
1111         struct intel_engine_cs *engine;
1112         enum intel_engine_id id;
1113         int ret;
1114
1115         if (guc->stage_desc_pool)
1116                 return 0;
1117
1118         ret = guc_stage_desc_pool_create(guc);
1119         if (ret)
1120                 return ret;
1121         /*
1122          * Keep static analysers happy, let them know that we allocated the
1123          * vma after testing that it didn't exist earlier.
1124          */
1125         GEM_BUG_ON(!guc->stage_desc_pool);
1126
1127         WARN_ON(!guc_verify_doorbells(guc));
1128         ret = guc_clients_create(guc);
1129         if (ret)
1130                 return ret;
1131
1132         for_each_engine(engine, dev_priv, id) {
1133                 guc->preempt_work[id].engine = engine;
1134                 INIT_WORK(&guc->preempt_work[id].work, inject_preempt_context);
1135         }
1136
1137         return 0;
1138
1139 }
1140
1141 void intel_guc_submission_fini(struct intel_guc *guc)
1142 {
1143         struct drm_i915_private *dev_priv = guc_to_i915(guc);
1144         struct intel_engine_cs *engine;
1145         enum intel_engine_id id;
1146
1147         for_each_engine(engine, dev_priv, id)
1148                 cancel_work_sync(&guc->preempt_work[id].work);
1149
1150         guc_clients_destroy(guc);
1151         WARN_ON(!guc_verify_doorbells(guc));
1152
1153         guc_stage_desc_pool_destroy(guc);
1154 }
1155
1156 static void guc_interrupts_capture(struct drm_i915_private *dev_priv)
1157 {
1158         struct intel_rps *rps = &dev_priv->gt_pm.rps;
1159         struct intel_engine_cs *engine;
1160         enum intel_engine_id id;
1161         int irqs;
1162
1163         /* tell all command streamers to forward interrupts (but not vblank)
1164          * to GuC
1165          */
1166         irqs = _MASKED_BIT_ENABLE(GFX_INTERRUPT_STEERING);
1167         for_each_engine(engine, dev_priv, id)
1168                 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1169
1170         /* route USER_INTERRUPT to Host, all others are sent to GuC. */
1171         irqs = GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
1172                GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
1173         /* These three registers have the same bit definitions */
1174         I915_WRITE(GUC_BCS_RCS_IER, ~irqs);
1175         I915_WRITE(GUC_VCS2_VCS1_IER, ~irqs);
1176         I915_WRITE(GUC_WD_VECS_IER, ~irqs);
1177
1178         /*
1179          * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all
1180          * (unmasked) PM interrupts to the GuC. All other bits of this
1181          * register *disable* generation of a specific interrupt.
1182          *
1183          * 'pm_intrmsk_mbz' indicates bits that are NOT to be set when
1184          * writing to the PM interrupt mask register, i.e. interrupts
1185          * that must not be disabled.
1186          *
1187          * If the GuC is handling these interrupts, then we must not let
1188          * the PM code disable ANY interrupt that the GuC is expecting.
1189          * So for each ENABLED (0) bit in this register, we must SET the
1190          * bit in pm_intrmsk_mbz so that it's left enabled for the GuC.
1191          * GuC needs ARAT expired interrupt unmasked hence it is set in
1192          * pm_intrmsk_mbz.
1193          *
1194          * Here we CLEAR REDIRECT_TO_GUC bit in pm_intrmsk_mbz, which will
1195          * result in the register bit being left SET!
1196          */
1197         rps->pm_intrmsk_mbz |= ARAT_EXPIRED_INTRMSK;
1198         rps->pm_intrmsk_mbz &= ~GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
1199 }
1200
1201 static void guc_interrupts_release(struct drm_i915_private *dev_priv)
1202 {
1203         struct intel_rps *rps = &dev_priv->gt_pm.rps;
1204         struct intel_engine_cs *engine;
1205         enum intel_engine_id id;
1206         int irqs;
1207
1208         /*
1209          * tell all command streamers NOT to forward interrupts or vblank
1210          * to GuC.
1211          */
1212         irqs = _MASKED_FIELD(GFX_FORWARD_VBLANK_MASK, GFX_FORWARD_VBLANK_NEVER);
1213         irqs |= _MASKED_BIT_DISABLE(GFX_INTERRUPT_STEERING);
1214         for_each_engine(engine, dev_priv, id)
1215                 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1216
1217         /* route all GT interrupts to the host */
1218         I915_WRITE(GUC_BCS_RCS_IER, 0);
1219         I915_WRITE(GUC_VCS2_VCS1_IER, 0);
1220         I915_WRITE(GUC_WD_VECS_IER, 0);
1221
1222         rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
1223         rps->pm_intrmsk_mbz &= ~ARAT_EXPIRED_INTRMSK;
1224 }
1225
1226 static void guc_submission_park(struct intel_engine_cs *engine)
1227 {
1228         intel_engine_unpin_breadcrumbs_irq(engine);
1229 }
1230
1231 static void guc_submission_unpark(struct intel_engine_cs *engine)
1232 {
1233         intel_engine_pin_breadcrumbs_irq(engine);
1234 }
1235
1236 int intel_guc_submission_enable(struct intel_guc *guc)
1237 {
1238         struct drm_i915_private *dev_priv = guc_to_i915(guc);
1239         struct intel_engine_cs *engine;
1240         enum intel_engine_id id;
1241         int err;
1242
1243         /*
1244          * We're using GuC work items for submitting work through GuC. Since
1245          * we're coalescing multiple requests from a single context into a
1246          * single work item prior to assigning it to execlist_port, we can
1247          * never have more work items than the total number of ports (for all
1248          * engines). The GuC firmware is controlling the HEAD of work queue,
1249          * and it is guaranteed that it will remove the work item from the
1250          * queue before our request is completed.
1251          */
1252         BUILD_BUG_ON(ARRAY_SIZE(engine->execlists.port) *
1253                      sizeof(struct guc_wq_item) *
1254                      I915_NUM_ENGINES > GUC_WQ_SIZE);
1255
1256         GEM_BUG_ON(!guc->execbuf_client);
1257
1258         guc_reset_wq(guc->execbuf_client);
1259         if (guc->preempt_client)
1260                 guc_reset_wq(guc->preempt_client);
1261
1262         err = intel_guc_sample_forcewake(guc);
1263         if (err)
1264                 return err;
1265
1266         err = guc_clients_doorbell_init(guc);
1267         if (err)
1268                 return err;
1269
1270         /* Take over from manual control of ELSP (execlists) */
1271         guc_interrupts_capture(dev_priv);
1272
1273         for_each_engine(engine, dev_priv, id) {
1274                 struct intel_engine_execlists * const execlists =
1275                         &engine->execlists;
1276
1277                 execlists->tasklet.func = guc_submission_tasklet;
1278                 engine->park = guc_submission_park;
1279                 engine->unpark = guc_submission_unpark;
1280
1281                 engine->flags &= ~I915_ENGINE_SUPPORTS_STATS;
1282         }
1283
1284         return 0;
1285 }
1286
1287 void intel_guc_submission_disable(struct intel_guc *guc)
1288 {
1289         struct drm_i915_private *dev_priv = guc_to_i915(guc);
1290
1291         GEM_BUG_ON(dev_priv->gt.awake); /* GT should be parked first */
1292
1293         guc_interrupts_release(dev_priv);
1294         guc_clients_doorbell_fini(guc);
1295
1296         /* Revert back to manual ELSP submission */
1297         intel_engines_reset_default_submission(dev_priv);
1298 }
1299
1300 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1301 #include "selftests/intel_guc.c"
1302 #endif