2 * Copyright © 2014-2017 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 #ifndef _INTEL_DEVICE_INFO_H_
26 #define _INTEL_DEVICE_INFO_H_
28 #include <uapi/drm/i915_drm.h>
30 #include "intel_step.h"
32 #include "display/intel_display.h"
34 #include "gt/intel_engine_types.h"
35 #include "gt/intel_context_types.h"
36 #include "gt/intel_sseu.h"
39 struct drm_i915_private;
41 /* Keep in gen based order, and chronological order within a gen */
43 INTEL_PLATFORM_UNINITIALIZED = 0,
94 * Subplatform bits share the same namespace per parent platform. In other words
95 * it is fine for the same bit to be used on multiple parent platforms.
98 #define INTEL_SUBPLATFORM_BITS (2)
99 #define INTEL_SUBPLATFORM_MASK (BIT(INTEL_SUBPLATFORM_BITS) - 1)
101 /* HSW/BDW/SKL/KBL/CFL */
102 #define INTEL_SUBPLATFORM_ULT (0)
103 #define INTEL_SUBPLATFORM_ULX (1)
106 #define INTEL_SUBPLATFORM_PORTF (0)
108 enum intel_ppgtt_type {
109 INTEL_PPGTT_NONE = I915_GEM_PPGTT_NONE,
110 INTEL_PPGTT_ALIASING = I915_GEM_PPGTT_ALIASING,
111 INTEL_PPGTT_FULL = I915_GEM_PPGTT_FULL,
114 #define DEV_INFO_FOR_EACH_FLAG(func) \
117 func(require_force_probe); \
119 /* Keep has_* in alphabetical order */ \
120 func(has_64bit_reloc); \
121 func(gpu_reset_clobbers_display); \
122 func(has_reset_engine); \
123 func(has_global_mocs); \
127 func(has_logical_ring_contexts); \
128 func(has_logical_ring_elsq); \
129 func(has_master_unit_irq); \
130 func(has_pooled_eu); \
134 func(has_runtime_pm); \
136 func(has_coherent_ggtt); \
137 func(unfenced_needs_alignment); \
138 func(hws_needs_physical);
140 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \
141 /* Keep in alphabetical order */ \
142 func(cursor_needs_physical); \
149 func(has_fpga_dbg); \
155 func(has_modular_fia); \
158 func(has_psr_hw_tracking); \
159 func(overlay_needs_physical); \
162 struct intel_device_info {
166 u8 gt; /* GT number, 0 if undefined */
167 intel_engine_mask_t platform_engine_mask; /* Engines supported by the HW */
169 enum intel_platform platform;
171 unsigned int dma_mask_size; /* available DMA address bits */
173 enum intel_ppgtt_type ppgtt_type;
174 unsigned int ppgtt_size; /* log2, e.g. 31/32/48 bits */
176 unsigned int page_sizes; /* page sizes supported by the HW */
178 u32 memory_regions; /* regions supported by the HW */
180 u32 display_mmio_offset;
183 u8 cpu_transcoder_mask;
187 #define DEFINE_FLAG(name) u8 name:1
188 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
194 #define DEFINE_FLAG(name) u8 name:1
195 DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG);
199 u16 ddb_size; /* in blocks */
200 u8 num_supported_dbuf_slices; /* number of DBuf slices */
202 /* Register offsets for the various display pipes and transcoders */
203 int pipe_offsets[I915_MAX_TRANSCODERS];
204 int trans_offsets[I915_MAX_TRANSCODERS];
205 int cursor_offsets[I915_MAX_PIPES];
208 u32 degamma_lut_size;
210 u32 degamma_lut_tests;
215 struct intel_runtime_info {
217 * Platform mask is used for optimizing or-ed IS_PLATFORM calls into
218 * into single runtime conditionals, and also to provide groundwork
219 * for future per platform, or per SKU build optimizations.
221 * Array can be extended when necessary if the corresponding
222 * BUILD_BUG_ON is hit.
224 u32 platform_mask[2];
228 u8 num_sprites[I915_MAX_PIPES];
229 u8 num_scalers[I915_MAX_PIPES];
233 struct intel_step_info step;
236 struct intel_driver_caps {
237 unsigned int scheduler;
238 bool has_logical_contexts:1;
241 const char *intel_platform_name(enum intel_platform platform);
243 void intel_device_info_subplatform_init(struct drm_i915_private *dev_priv);
244 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
246 void intel_device_info_print_static(const struct intel_device_info *info,
247 struct drm_printer *p);
248 void intel_device_info_print_runtime(const struct intel_runtime_info *info,
249 struct drm_printer *p);
251 void intel_driver_caps_print(const struct intel_driver_caps *caps,
252 struct drm_printer *p);