4dedb31480664b52c2a6dc758a1b6784bbf0fb29
[platform/adaptation/renesas_rcar/renesas_kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
1 /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2  */
3 /*
4  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5  * All Rights Reserved.
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a
8  * copy of this software and associated documentation files (the
9  * "Software"), to deal in the Software without restriction, including
10  * without limitation the rights to use, copy, modify, merge, publish,
11  * distribute, sub license, and/or sell copies of the Software, and to
12  * permit persons to whom the Software is furnished to do so, subject to
13  * the following conditions:
14  *
15  * The above copyright notice and this permission notice (including the
16  * next paragraph) shall be included in all copies or substantial portions
17  * of the Software.
18  *
19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26  *
27  */
28
29 #include <linux/sysrq.h>
30 #include <linux/slab.h>
31 #include "drmP.h"
32 #include "drm.h"
33 #include "i915_drm.h"
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #define MAX_NOPID ((u32)~0)
39
40 /**
41  * Interrupts that are always left unmasked.
42  *
43  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44  * we leave them always unmasked in IMR and then control enabling them through
45  * PIPESTAT alone.
46  */
47 #define I915_INTERRUPT_ENABLE_FIX                       \
48         (I915_ASLE_INTERRUPT |                          \
49          I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |          \
50          I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |          \
51          I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |  \
52          I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |  \
53          I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54
55 /** Interrupts that we mask and unmask at runtime. */
56 #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
57
58 #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59                                  PIPE_VBLANK_INTERRUPT_STATUS)
60
61 #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62                                  PIPE_VBLANK_INTERRUPT_ENABLE)
63
64 #define DRM_I915_VBLANK_PIPE_ALL        (DRM_I915_VBLANK_PIPE_A | \
65                                          DRM_I915_VBLANK_PIPE_B)
66
67 /* For display hotplug interrupt */
68 static void
69 ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
70 {
71         if ((dev_priv->irq_mask & mask) != 0) {
72                 dev_priv->irq_mask &= ~mask;
73                 I915_WRITE(DEIMR, dev_priv->irq_mask);
74                 POSTING_READ(DEIMR);
75         }
76 }
77
78 static inline void
79 ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
80 {
81         if ((dev_priv->irq_mask & mask) != mask) {
82                 dev_priv->irq_mask |= mask;
83                 I915_WRITE(DEIMR, dev_priv->irq_mask);
84                 POSTING_READ(DEIMR);
85         }
86 }
87
88 void
89 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90 {
91         if ((dev_priv->pipestat[pipe] & mask) != mask) {
92                 u32 reg = PIPESTAT(pipe);
93
94                 dev_priv->pipestat[pipe] |= mask;
95                 /* Enable the interrupt, clear any pending status */
96                 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
97                 POSTING_READ(reg);
98         }
99 }
100
101 void
102 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103 {
104         if ((dev_priv->pipestat[pipe] & mask) != 0) {
105                 u32 reg = PIPESTAT(pipe);
106
107                 dev_priv->pipestat[pipe] &= ~mask;
108                 I915_WRITE(reg, dev_priv->pipestat[pipe]);
109                 POSTING_READ(reg);
110         }
111 }
112
113 /**
114  * intel_enable_asle - enable ASLE interrupt for OpRegion
115  */
116 void intel_enable_asle(struct drm_device *dev)
117 {
118         drm_i915_private_t *dev_priv = dev->dev_private;
119         unsigned long irqflags;
120
121         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
122
123         if (HAS_PCH_SPLIT(dev))
124                 ironlake_enable_display_irq(dev_priv, DE_GSE);
125         else {
126                 i915_enable_pipestat(dev_priv, 1,
127                                      PIPE_LEGACY_BLC_EVENT_ENABLE);
128                 if (INTEL_INFO(dev)->gen >= 4)
129                         i915_enable_pipestat(dev_priv, 0,
130                                              PIPE_LEGACY_BLC_EVENT_ENABLE);
131         }
132
133         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
134 }
135
136 /**
137  * i915_pipe_enabled - check if a pipe is enabled
138  * @dev: DRM device
139  * @pipe: pipe to check
140  *
141  * Reading certain registers when the pipe is disabled can hang the chip.
142  * Use this routine to make sure the PLL is running and the pipe is active
143  * before reading such registers if unsure.
144  */
145 static int
146 i915_pipe_enabled(struct drm_device *dev, int pipe)
147 {
148         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
149         return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
150 }
151
152 /* Called from drm generic code, passed a 'crtc', which
153  * we use as a pipe index
154  */
155 static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
156 {
157         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158         unsigned long high_frame;
159         unsigned long low_frame;
160         u32 high1, high2, low;
161
162         if (!i915_pipe_enabled(dev, pipe)) {
163                 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
164                                 "pipe %c\n", pipe_name(pipe));
165                 return 0;
166         }
167
168         high_frame = PIPEFRAME(pipe);
169         low_frame = PIPEFRAMEPIXEL(pipe);
170
171         /*
172          * High & low register fields aren't synchronized, so make sure
173          * we get a low value that's stable across two reads of the high
174          * register.
175          */
176         do {
177                 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178                 low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
179                 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
180         } while (high1 != high2);
181
182         high1 >>= PIPE_FRAME_HIGH_SHIFT;
183         low >>= PIPE_FRAME_LOW_SHIFT;
184         return (high1 << 8) | low;
185 }
186
187 static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188 {
189         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
190         int reg = PIPE_FRMCOUNT_GM45(pipe);
191
192         if (!i915_pipe_enabled(dev, pipe)) {
193                 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
194                                  "pipe %c\n", pipe_name(pipe));
195                 return 0;
196         }
197
198         return I915_READ(reg);
199 }
200
201 static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202                              int *vpos, int *hpos)
203 {
204         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205         u32 vbl = 0, position = 0;
206         int vbl_start, vbl_end, htotal, vtotal;
207         bool in_vbl = true;
208         int ret = 0;
209
210         if (!i915_pipe_enabled(dev, pipe)) {
211                 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
212                                  "pipe %c\n", pipe_name(pipe));
213                 return 0;
214         }
215
216         /* Get vtotal. */
217         vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219         if (INTEL_INFO(dev)->gen >= 4) {
220                 /* No obvious pixelcount register. Only query vertical
221                  * scanout position from Display scan line register.
222                  */
223                 position = I915_READ(PIPEDSL(pipe));
224
225                 /* Decode into vertical scanout position. Don't have
226                  * horizontal scanout position.
227                  */
228                 *vpos = position & 0x1fff;
229                 *hpos = 0;
230         } else {
231                 /* Have access to pixelcount since start of frame.
232                  * We can split this into vertical and horizontal
233                  * scanout position.
234                  */
235                 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237                 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238                 *vpos = position / htotal;
239                 *hpos = position - (*vpos * htotal);
240         }
241
242         /* Query vblank area. */
243         vbl = I915_READ(VBLANK(pipe));
244
245         /* Test position against vblank region. */
246         vbl_start = vbl & 0x1fff;
247         vbl_end = (vbl >> 16) & 0x1fff;
248
249         if ((*vpos < vbl_start) || (*vpos > vbl_end))
250                 in_vbl = false;
251
252         /* Inside "upper part" of vblank area? Apply corrective offset: */
253         if (in_vbl && (*vpos >= vbl_start))
254                 *vpos = *vpos - vtotal;
255
256         /* Readouts valid? */
257         if (vbl > 0)
258                 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260         /* In vblank? */
261         if (in_vbl)
262                 ret |= DRM_SCANOUTPOS_INVBL;
263
264         return ret;
265 }
266
267 static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
268                               int *max_error,
269                               struct timeval *vblank_time,
270                               unsigned flags)
271 {
272         struct drm_i915_private *dev_priv = dev->dev_private;
273         struct drm_crtc *crtc;
274
275         if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276                 DRM_ERROR("Invalid crtc %d\n", pipe);
277                 return -EINVAL;
278         }
279
280         /* Get drm_crtc to timestamp: */
281         crtc = intel_get_crtc_for_pipe(dev, pipe);
282         if (crtc == NULL) {
283                 DRM_ERROR("Invalid crtc %d\n", pipe);
284                 return -EINVAL;
285         }
286
287         if (!crtc->enabled) {
288                 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289                 return -EBUSY;
290         }
291
292         /* Helper routine in DRM core does all the work: */
293         return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294                                                      vblank_time, flags,
295                                                      crtc);
296 }
297
298 /*
299  * Handle hotplug events outside the interrupt handler proper.
300  */
301 static void i915_hotplug_work_func(struct work_struct *work)
302 {
303         drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304                                                     hotplug_work);
305         struct drm_device *dev = dev_priv->dev;
306         struct drm_mode_config *mode_config = &dev->mode_config;
307         struct intel_encoder *encoder;
308
309         mutex_lock(&mode_config->mutex);
310         DRM_DEBUG_KMS("running encoder hotplug functions\n");
311
312         list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
313                 if (encoder->hot_plug)
314                         encoder->hot_plug(encoder);
315
316         mutex_unlock(&mode_config->mutex);
317
318         /* Just fire off a uevent and let userspace tell us what to do */
319         drm_helper_hpd_irq_event(dev);
320 }
321
322 static void i915_handle_rps_change(struct drm_device *dev)
323 {
324         drm_i915_private_t *dev_priv = dev->dev_private;
325         u32 busy_up, busy_down, max_avg, min_avg;
326         u8 new_delay = dev_priv->cur_delay;
327
328         I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
329         busy_up = I915_READ(RCPREVBSYTUPAVG);
330         busy_down = I915_READ(RCPREVBSYTDNAVG);
331         max_avg = I915_READ(RCBMAXAVG);
332         min_avg = I915_READ(RCBMINAVG);
333
334         /* Handle RCS change request from hw */
335         if (busy_up > max_avg) {
336                 if (dev_priv->cur_delay != dev_priv->max_delay)
337                         new_delay = dev_priv->cur_delay - 1;
338                 if (new_delay < dev_priv->max_delay)
339                         new_delay = dev_priv->max_delay;
340         } else if (busy_down < min_avg) {
341                 if (dev_priv->cur_delay != dev_priv->min_delay)
342                         new_delay = dev_priv->cur_delay + 1;
343                 if (new_delay > dev_priv->min_delay)
344                         new_delay = dev_priv->min_delay;
345         }
346
347         if (ironlake_set_drps(dev, new_delay))
348                 dev_priv->cur_delay = new_delay;
349
350         return;
351 }
352
353 static void notify_ring(struct drm_device *dev,
354                         struct intel_ring_buffer *ring)
355 {
356         struct drm_i915_private *dev_priv = dev->dev_private;
357         u32 seqno;
358
359         if (ring->obj == NULL)
360                 return;
361
362         seqno = ring->get_seqno(ring);
363         trace_i915_gem_request_complete(ring, seqno);
364
365         ring->irq_seqno = seqno;
366         wake_up_all(&ring->irq_queue);
367         if (i915_enable_hangcheck) {
368                 dev_priv->hangcheck_count = 0;
369                 mod_timer(&dev_priv->hangcheck_timer,
370                           jiffies +
371                           msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
372         }
373 }
374
375 static void gen6_pm_rps_work(struct work_struct *work)
376 {
377         drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
378                                                     rps_work);
379         u8 new_delay = dev_priv->cur_delay;
380         u32 pm_iir, pm_imr;
381
382         spin_lock_irq(&dev_priv->rps_lock);
383         pm_iir = dev_priv->pm_iir;
384         dev_priv->pm_iir = 0;
385         pm_imr = I915_READ(GEN6_PMIMR);
386         I915_WRITE(GEN6_PMIMR, 0);
387         spin_unlock_irq(&dev_priv->rps_lock);
388
389         if (!pm_iir)
390                 return;
391
392         mutex_lock(&dev_priv->dev->struct_mutex);
393         if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
394                 if (dev_priv->cur_delay != dev_priv->max_delay)
395                         new_delay = dev_priv->cur_delay + 1;
396                 if (new_delay > dev_priv->max_delay)
397                         new_delay = dev_priv->max_delay;
398         } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
399                 gen6_gt_force_wake_get(dev_priv);
400                 if (dev_priv->cur_delay != dev_priv->min_delay)
401                         new_delay = dev_priv->cur_delay - 1;
402                 if (new_delay < dev_priv->min_delay) {
403                         new_delay = dev_priv->min_delay;
404                         I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405                                    I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
406                                    ((new_delay << 16) & 0x3f0000));
407                 } else {
408                         /* Make sure we continue to get down interrupts
409                          * until we hit the minimum frequency */
410                         I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
411                                    I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
412                 }
413                 gen6_gt_force_wake_put(dev_priv);
414         }
415
416         gen6_set_rps(dev_priv->dev, new_delay);
417         dev_priv->cur_delay = new_delay;
418
419         /*
420          * rps_lock not held here because clearing is non-destructive. There is
421          * an *extremely* unlikely race with gen6_rps_enable() that is prevented
422          * by holding struct_mutex for the duration of the write.
423          */
424         mutex_unlock(&dev_priv->dev->struct_mutex);
425 }
426
427 static void pch_irq_handler(struct drm_device *dev)
428 {
429         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
430         u32 pch_iir;
431         int pipe;
432
433         pch_iir = I915_READ(SDEIIR);
434
435         if (pch_iir & SDE_AUDIO_POWER_MASK)
436                 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
437                                  (pch_iir & SDE_AUDIO_POWER_MASK) >>
438                                  SDE_AUDIO_POWER_SHIFT);
439
440         if (pch_iir & SDE_GMBUS)
441                 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
442
443         if (pch_iir & SDE_AUDIO_HDCP_MASK)
444                 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
445
446         if (pch_iir & SDE_AUDIO_TRANS_MASK)
447                 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
448
449         if (pch_iir & SDE_POISON)
450                 DRM_ERROR("PCH poison interrupt\n");
451
452         if (pch_iir & SDE_FDI_MASK)
453                 for_each_pipe(pipe)
454                         DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
455                                          pipe_name(pipe),
456                                          I915_READ(FDI_RX_IIR(pipe)));
457
458         if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
459                 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
460
461         if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
462                 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
463
464         if (pch_iir & SDE_TRANSB_FIFO_UNDER)
465                 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
466         if (pch_iir & SDE_TRANSA_FIFO_UNDER)
467                 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
468 }
469
470 static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
471 {
472         struct drm_device *dev = (struct drm_device *) arg;
473         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
474         int ret = IRQ_NONE;
475         u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
476         struct drm_i915_master_private *master_priv;
477
478         atomic_inc(&dev_priv->irq_received);
479
480         /* disable master interrupt before clearing iir  */
481         de_ier = I915_READ(DEIER);
482         I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
483         POSTING_READ(DEIER);
484
485         de_iir = I915_READ(DEIIR);
486         gt_iir = I915_READ(GTIIR);
487         pch_iir = I915_READ(SDEIIR);
488         pm_iir = I915_READ(GEN6_PMIIR);
489
490         if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
491                 goto done;
492
493         ret = IRQ_HANDLED;
494
495         if (dev->primary->master) {
496                 master_priv = dev->primary->master->driver_priv;
497                 if (master_priv->sarea_priv)
498                         master_priv->sarea_priv->last_dispatch =
499                                 READ_BREADCRUMB(dev_priv);
500         }
501
502         if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
503                 notify_ring(dev, &dev_priv->ring[RCS]);
504         if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
505                 notify_ring(dev, &dev_priv->ring[VCS]);
506         if (gt_iir & GT_BLT_USER_INTERRUPT)
507                 notify_ring(dev, &dev_priv->ring[BCS]);
508
509         if (de_iir & DE_GSE_IVB)
510                 intel_opregion_gse_intr(dev);
511
512         if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
513                 intel_prepare_page_flip(dev, 0);
514                 intel_finish_page_flip_plane(dev, 0);
515         }
516
517         if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
518                 intel_prepare_page_flip(dev, 1);
519                 intel_finish_page_flip_plane(dev, 1);
520         }
521
522         if (de_iir & DE_PIPEA_VBLANK_IVB)
523                 drm_handle_vblank(dev, 0);
524
525         if (de_iir & DE_PIPEB_VBLANK_IVB)
526                 drm_handle_vblank(dev, 1);
527
528         /* check event from PCH */
529         if (de_iir & DE_PCH_EVENT_IVB) {
530                 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
531                         queue_work(dev_priv->wq, &dev_priv->hotplug_work);
532                 pch_irq_handler(dev);
533         }
534
535         if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
536                 unsigned long flags;
537                 spin_lock_irqsave(&dev_priv->rps_lock, flags);
538                 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
539                 dev_priv->pm_iir |= pm_iir;
540                 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
541                 POSTING_READ(GEN6_PMIMR);
542                 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
543                 queue_work(dev_priv->wq, &dev_priv->rps_work);
544         }
545
546         /* should clear PCH hotplug event before clear CPU irq */
547         I915_WRITE(SDEIIR, pch_iir);
548         I915_WRITE(GTIIR, gt_iir);
549         I915_WRITE(DEIIR, de_iir);
550         I915_WRITE(GEN6_PMIIR, pm_iir);
551
552 done:
553         I915_WRITE(DEIER, de_ier);
554         POSTING_READ(DEIER);
555
556         return ret;
557 }
558
559 static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
560 {
561         struct drm_device *dev = (struct drm_device *) arg;
562         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
563         int ret = IRQ_NONE;
564         u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
565         u32 hotplug_mask;
566         struct drm_i915_master_private *master_priv;
567         u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
568
569         atomic_inc(&dev_priv->irq_received);
570
571         if (IS_GEN6(dev))
572                 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
573
574         /* disable master interrupt before clearing iir  */
575         de_ier = I915_READ(DEIER);
576         I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
577         POSTING_READ(DEIER);
578
579         de_iir = I915_READ(DEIIR);
580         gt_iir = I915_READ(GTIIR);
581         pch_iir = I915_READ(SDEIIR);
582         pm_iir = I915_READ(GEN6_PMIIR);
583
584         if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
585             (!IS_GEN6(dev) || pm_iir == 0))
586                 goto done;
587
588         if (HAS_PCH_CPT(dev))
589                 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
590         else
591                 hotplug_mask = SDE_HOTPLUG_MASK;
592
593         ret = IRQ_HANDLED;
594
595         if (dev->primary->master) {
596                 master_priv = dev->primary->master->driver_priv;
597                 if (master_priv->sarea_priv)
598                         master_priv->sarea_priv->last_dispatch =
599                                 READ_BREADCRUMB(dev_priv);
600         }
601
602         if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
603                 notify_ring(dev, &dev_priv->ring[RCS]);
604         if (gt_iir & bsd_usr_interrupt)
605                 notify_ring(dev, &dev_priv->ring[VCS]);
606         if (gt_iir & GT_BLT_USER_INTERRUPT)
607                 notify_ring(dev, &dev_priv->ring[BCS]);
608
609         if (de_iir & DE_GSE)
610                 intel_opregion_gse_intr(dev);
611
612         if (de_iir & DE_PLANEA_FLIP_DONE) {
613                 intel_prepare_page_flip(dev, 0);
614                 intel_finish_page_flip_plane(dev, 0);
615         }
616
617         if (de_iir & DE_PLANEB_FLIP_DONE) {
618                 intel_prepare_page_flip(dev, 1);
619                 intel_finish_page_flip_plane(dev, 1);
620         }
621
622         if (de_iir & DE_PIPEA_VBLANK)
623                 drm_handle_vblank(dev, 0);
624
625         if (de_iir & DE_PIPEB_VBLANK)
626                 drm_handle_vblank(dev, 1);
627
628         /* check event from PCH */
629         if (de_iir & DE_PCH_EVENT) {
630                 if (pch_iir & hotplug_mask)
631                         queue_work(dev_priv->wq, &dev_priv->hotplug_work);
632                 pch_irq_handler(dev);
633         }
634
635         if (de_iir & DE_PCU_EVENT) {
636                 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
637                 i915_handle_rps_change(dev);
638         }
639
640         if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
641                 /*
642                  * IIR bits should never already be set because IMR should
643                  * prevent an interrupt from being shown in IIR. The warning
644                  * displays a case where we've unsafely cleared
645                  * dev_priv->pm_iir. Although missing an interrupt of the same
646                  * type is not a problem, it displays a problem in the logic.
647                  *
648                  * The mask bit in IMR is cleared by rps_work.
649                  */
650                 unsigned long flags;
651                 spin_lock_irqsave(&dev_priv->rps_lock, flags);
652                 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
653                 dev_priv->pm_iir |= pm_iir;
654                 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
655                 POSTING_READ(GEN6_PMIMR);
656                 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
657                 queue_work(dev_priv->wq, &dev_priv->rps_work);
658         }
659
660         /* should clear PCH hotplug event before clear CPU irq */
661         I915_WRITE(SDEIIR, pch_iir);
662         I915_WRITE(GTIIR, gt_iir);
663         I915_WRITE(DEIIR, de_iir);
664         I915_WRITE(GEN6_PMIIR, pm_iir);
665
666 done:
667         I915_WRITE(DEIER, de_ier);
668         POSTING_READ(DEIER);
669
670         return ret;
671 }
672
673 /**
674  * i915_error_work_func - do process context error handling work
675  * @work: work struct
676  *
677  * Fire an error uevent so userspace can see that a hang or error
678  * was detected.
679  */
680 static void i915_error_work_func(struct work_struct *work)
681 {
682         drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
683                                                     error_work);
684         struct drm_device *dev = dev_priv->dev;
685         char *error_event[] = { "ERROR=1", NULL };
686         char *reset_event[] = { "RESET=1", NULL };
687         char *reset_done_event[] = { "ERROR=0", NULL };
688
689         kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
690
691         if (atomic_read(&dev_priv->mm.wedged)) {
692                 DRM_DEBUG_DRIVER("resetting chip\n");
693                 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
694                 if (!i915_reset(dev, GRDOM_RENDER)) {
695                         atomic_set(&dev_priv->mm.wedged, 0);
696                         kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
697                 }
698                 complete_all(&dev_priv->error_completion);
699         }
700 }
701
702 #ifdef CONFIG_DEBUG_FS
703 static struct drm_i915_error_object *
704 i915_error_object_create(struct drm_i915_private *dev_priv,
705                          struct drm_i915_gem_object *src)
706 {
707         struct drm_i915_error_object *dst;
708         int page, page_count;
709         u32 reloc_offset;
710
711         if (src == NULL || src->pages == NULL)
712                 return NULL;
713
714         page_count = src->base.size / PAGE_SIZE;
715
716         dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
717         if (dst == NULL)
718                 return NULL;
719
720         reloc_offset = src->gtt_offset;
721         for (page = 0; page < page_count; page++) {
722                 unsigned long flags;
723                 void __iomem *s;
724                 void *d;
725
726                 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
727                 if (d == NULL)
728                         goto unwind;
729
730                 local_irq_save(flags);
731                 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
732                                              reloc_offset);
733                 memcpy_fromio(d, s, PAGE_SIZE);
734                 io_mapping_unmap_atomic(s);
735                 local_irq_restore(flags);
736
737                 dst->pages[page] = d;
738
739                 reloc_offset += PAGE_SIZE;
740         }
741         dst->page_count = page_count;
742         dst->gtt_offset = src->gtt_offset;
743
744         return dst;
745
746 unwind:
747         while (page--)
748                 kfree(dst->pages[page]);
749         kfree(dst);
750         return NULL;
751 }
752
753 static void
754 i915_error_object_free(struct drm_i915_error_object *obj)
755 {
756         int page;
757
758         if (obj == NULL)
759                 return;
760
761         for (page = 0; page < obj->page_count; page++)
762                 kfree(obj->pages[page]);
763
764         kfree(obj);
765 }
766
767 static void
768 i915_error_state_free(struct drm_device *dev,
769                       struct drm_i915_error_state *error)
770 {
771         int i;
772
773         for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
774                 i915_error_object_free(error->batchbuffer[i]);
775
776         for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
777                 i915_error_object_free(error->ringbuffer[i]);
778
779         kfree(error->active_bo);
780         kfree(error->overlay);
781         kfree(error);
782 }
783
784 static u32 capture_bo_list(struct drm_i915_error_buffer *err,
785                            int count,
786                            struct list_head *head)
787 {
788         struct drm_i915_gem_object *obj;
789         int i = 0;
790
791         list_for_each_entry(obj, head, mm_list) {
792                 err->size = obj->base.size;
793                 err->name = obj->base.name;
794                 err->seqno = obj->last_rendering_seqno;
795                 err->gtt_offset = obj->gtt_offset;
796                 err->read_domains = obj->base.read_domains;
797                 err->write_domain = obj->base.write_domain;
798                 err->fence_reg = obj->fence_reg;
799                 err->pinned = 0;
800                 if (obj->pin_count > 0)
801                         err->pinned = 1;
802                 if (obj->user_pin_count > 0)
803                         err->pinned = -1;
804                 err->tiling = obj->tiling_mode;
805                 err->dirty = obj->dirty;
806                 err->purgeable = obj->madv != I915_MADV_WILLNEED;
807                 err->ring = obj->ring ? obj->ring->id : -1;
808                 err->cache_level = obj->cache_level;
809
810                 if (++i == count)
811                         break;
812
813                 err++;
814         }
815
816         return i;
817 }
818
819 static void i915_gem_record_fences(struct drm_device *dev,
820                                    struct drm_i915_error_state *error)
821 {
822         struct drm_i915_private *dev_priv = dev->dev_private;
823         int i;
824
825         /* Fences */
826         switch (INTEL_INFO(dev)->gen) {
827         case 7:
828         case 6:
829                 for (i = 0; i < 16; i++)
830                         error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
831                 break;
832         case 5:
833         case 4:
834                 for (i = 0; i < 16; i++)
835                         error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
836                 break;
837         case 3:
838                 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
839                         for (i = 0; i < 8; i++)
840                                 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
841         case 2:
842                 for (i = 0; i < 8; i++)
843                         error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
844                 break;
845
846         }
847 }
848
849 static struct drm_i915_error_object *
850 i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
851                              struct intel_ring_buffer *ring)
852 {
853         struct drm_i915_gem_object *obj;
854         u32 seqno;
855
856         if (!ring->get_seqno)
857                 return NULL;
858
859         seqno = ring->get_seqno(ring);
860         list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
861                 if (obj->ring != ring)
862                         continue;
863
864                 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
865                         continue;
866
867                 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
868                         continue;
869
870                 /* We need to copy these to an anonymous buffer as the simplest
871                  * method to avoid being overwritten by userspace.
872                  */
873                 return i915_error_object_create(dev_priv, obj);
874         }
875
876         return NULL;
877 }
878
879 static void i915_record_ring_state(struct drm_device *dev,
880                                    struct drm_i915_error_state *error,
881                                    struct intel_ring_buffer *ring)
882 {
883         struct drm_i915_private *dev_priv = dev->dev_private;
884
885         if (INTEL_INFO(dev)->gen >= 6)
886                 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
887
888         if (INTEL_INFO(dev)->gen >= 4) {
889                 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
890                 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
891                 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
892                 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
893                 if (ring->id == RCS) {
894                         error->instdone1 = I915_READ(INSTDONE1);
895                         error->bbaddr = I915_READ64(BB_ADDR);
896                 }
897         } else {
898                 error->ipeir[ring->id] = I915_READ(IPEIR);
899                 error->ipehr[ring->id] = I915_READ(IPEHR);
900                 error->instdone[ring->id] = I915_READ(INSTDONE);
901                 error->bbaddr = 0;
902         }
903
904         error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
905         error->seqno[ring->id] = ring->get_seqno(ring);
906         error->acthd[ring->id] = intel_ring_get_active_head(ring);
907         error->head[ring->id] = I915_READ_HEAD(ring);
908         error->tail[ring->id] = I915_READ_TAIL(ring);
909 }
910
911 /**
912  * i915_capture_error_state - capture an error record for later analysis
913  * @dev: drm device
914  *
915  * Should be called when an error is detected (either a hang or an error
916  * interrupt) to capture error state from the time of the error.  Fills
917  * out a structure which becomes available in debugfs for user level tools
918  * to pick up.
919  */
920 static void i915_capture_error_state(struct drm_device *dev)
921 {
922         struct drm_i915_private *dev_priv = dev->dev_private;
923         struct drm_i915_gem_object *obj;
924         struct drm_i915_error_state *error;
925         unsigned long flags;
926         int i, pipe;
927
928         spin_lock_irqsave(&dev_priv->error_lock, flags);
929         error = dev_priv->first_error;
930         spin_unlock_irqrestore(&dev_priv->error_lock, flags);
931         if (error)
932                 return;
933
934         /* Account for pipe specific data like PIPE*STAT */
935         error = kmalloc(sizeof(*error), GFP_ATOMIC);
936         if (!error) {
937                 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
938                 return;
939         }
940
941         DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
942                  dev->primary->index);
943
944         error->eir = I915_READ(EIR);
945         error->pgtbl_er = I915_READ(PGTBL_ER);
946         for_each_pipe(pipe)
947                 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
948
949         if (INTEL_INFO(dev)->gen >= 6)
950                 error->error = I915_READ(ERROR_GEN6);
951         else
952                 error->error = 0;
953
954         i915_record_ring_state(dev, error, &dev_priv->ring[RCS]);
955         if (HAS_BLT(dev))
956                 i915_record_ring_state(dev, error, &dev_priv->ring[BCS]);
957         if (HAS_BSD(dev))
958                 i915_record_ring_state(dev, error, &dev_priv->ring[VCS]);
959
960         i915_gem_record_fences(dev, error);
961
962         /* Record the active batch and ring buffers */
963         for (i = 0; i < I915_NUM_RINGS; i++) {
964                 error->batchbuffer[i] =
965                         i915_error_first_batchbuffer(dev_priv,
966                                                      &dev_priv->ring[i]);
967
968                 error->ringbuffer[i] =
969                         i915_error_object_create(dev_priv,
970                                                  dev_priv->ring[i].obj);
971         }
972
973         /* Record buffers on the active and pinned lists. */
974         error->active_bo = NULL;
975         error->pinned_bo = NULL;
976
977         i = 0;
978         list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
979                 i++;
980         error->active_bo_count = i;
981         list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
982                 i++;
983         error->pinned_bo_count = i - error->active_bo_count;
984
985         error->active_bo = NULL;
986         error->pinned_bo = NULL;
987         if (i) {
988                 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
989                                            GFP_ATOMIC);
990                 if (error->active_bo)
991                         error->pinned_bo =
992                                 error->active_bo + error->active_bo_count;
993         }
994
995         if (error->active_bo)
996                 error->active_bo_count =
997                         capture_bo_list(error->active_bo,
998                                         error->active_bo_count,
999                                         &dev_priv->mm.active_list);
1000
1001         if (error->pinned_bo)
1002                 error->pinned_bo_count =
1003                         capture_bo_list(error->pinned_bo,
1004                                         error->pinned_bo_count,
1005                                         &dev_priv->mm.pinned_list);
1006
1007         do_gettimeofday(&error->time);
1008
1009         error->overlay = intel_overlay_capture_error_state(dev);
1010         error->display = intel_display_capture_error_state(dev);
1011
1012         spin_lock_irqsave(&dev_priv->error_lock, flags);
1013         if (dev_priv->first_error == NULL) {
1014                 dev_priv->first_error = error;
1015                 error = NULL;
1016         }
1017         spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1018
1019         if (error)
1020                 i915_error_state_free(dev, error);
1021 }
1022
1023 void i915_destroy_error_state(struct drm_device *dev)
1024 {
1025         struct drm_i915_private *dev_priv = dev->dev_private;
1026         struct drm_i915_error_state *error;
1027         unsigned long flags;
1028
1029         spin_lock_irqsave(&dev_priv->error_lock, flags);
1030         error = dev_priv->first_error;
1031         dev_priv->first_error = NULL;
1032         spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1033
1034         if (error)
1035                 i915_error_state_free(dev, error);
1036 }
1037 #else
1038 #define i915_capture_error_state(x)
1039 #endif
1040
1041 static void i915_report_and_clear_eir(struct drm_device *dev)
1042 {
1043         struct drm_i915_private *dev_priv = dev->dev_private;
1044         u32 eir = I915_READ(EIR);
1045         int pipe;
1046
1047         if (!eir)
1048                 return;
1049
1050         printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1051                eir);
1052
1053         if (IS_G4X(dev)) {
1054                 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1055                         u32 ipeir = I915_READ(IPEIR_I965);
1056
1057                         printk(KERN_ERR "  IPEIR: 0x%08x\n",
1058                                I915_READ(IPEIR_I965));
1059                         printk(KERN_ERR "  IPEHR: 0x%08x\n",
1060                                I915_READ(IPEHR_I965));
1061                         printk(KERN_ERR "  INSTDONE: 0x%08x\n",
1062                                I915_READ(INSTDONE_I965));
1063                         printk(KERN_ERR "  INSTPS: 0x%08x\n",
1064                                I915_READ(INSTPS));
1065                         printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
1066                                I915_READ(INSTDONE1));
1067                         printk(KERN_ERR "  ACTHD: 0x%08x\n",
1068                                I915_READ(ACTHD_I965));
1069                         I915_WRITE(IPEIR_I965, ipeir);
1070                         POSTING_READ(IPEIR_I965);
1071                 }
1072                 if (eir & GM45_ERROR_PAGE_TABLE) {
1073                         u32 pgtbl_err = I915_READ(PGTBL_ER);
1074                         printk(KERN_ERR "page table error\n");
1075                         printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
1076                                pgtbl_err);
1077                         I915_WRITE(PGTBL_ER, pgtbl_err);
1078                         POSTING_READ(PGTBL_ER);
1079                 }
1080         }
1081
1082         if (!IS_GEN2(dev)) {
1083                 if (eir & I915_ERROR_PAGE_TABLE) {
1084                         u32 pgtbl_err = I915_READ(PGTBL_ER);
1085                         printk(KERN_ERR "page table error\n");
1086                         printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
1087                                pgtbl_err);
1088                         I915_WRITE(PGTBL_ER, pgtbl_err);
1089                         POSTING_READ(PGTBL_ER);
1090                 }
1091         }
1092
1093         if (eir & I915_ERROR_MEMORY_REFRESH) {
1094                 printk(KERN_ERR "memory refresh error:\n");
1095                 for_each_pipe(pipe)
1096                         printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1097                                pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1098                 /* pipestat has already been acked */
1099         }
1100         if (eir & I915_ERROR_INSTRUCTION) {
1101                 printk(KERN_ERR "instruction error\n");
1102                 printk(KERN_ERR "  INSTPM: 0x%08x\n",
1103                        I915_READ(INSTPM));
1104                 if (INTEL_INFO(dev)->gen < 4) {
1105                         u32 ipeir = I915_READ(IPEIR);
1106
1107                         printk(KERN_ERR "  IPEIR: 0x%08x\n",
1108                                I915_READ(IPEIR));
1109                         printk(KERN_ERR "  IPEHR: 0x%08x\n",
1110                                I915_READ(IPEHR));
1111                         printk(KERN_ERR "  INSTDONE: 0x%08x\n",
1112                                I915_READ(INSTDONE));
1113                         printk(KERN_ERR "  ACTHD: 0x%08x\n",
1114                                I915_READ(ACTHD));
1115                         I915_WRITE(IPEIR, ipeir);
1116                         POSTING_READ(IPEIR);
1117                 } else {
1118                         u32 ipeir = I915_READ(IPEIR_I965);
1119
1120                         printk(KERN_ERR "  IPEIR: 0x%08x\n",
1121                                I915_READ(IPEIR_I965));
1122                         printk(KERN_ERR "  IPEHR: 0x%08x\n",
1123                                I915_READ(IPEHR_I965));
1124                         printk(KERN_ERR "  INSTDONE: 0x%08x\n",
1125                                I915_READ(INSTDONE_I965));
1126                         printk(KERN_ERR "  INSTPS: 0x%08x\n",
1127                                I915_READ(INSTPS));
1128                         printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
1129                                I915_READ(INSTDONE1));
1130                         printk(KERN_ERR "  ACTHD: 0x%08x\n",
1131                                I915_READ(ACTHD_I965));
1132                         I915_WRITE(IPEIR_I965, ipeir);
1133                         POSTING_READ(IPEIR_I965);
1134                 }
1135         }
1136
1137         I915_WRITE(EIR, eir);
1138         POSTING_READ(EIR);
1139         eir = I915_READ(EIR);
1140         if (eir) {
1141                 /*
1142                  * some errors might have become stuck,
1143                  * mask them.
1144                  */
1145                 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1146                 I915_WRITE(EMR, I915_READ(EMR) | eir);
1147                 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1148         }
1149 }
1150
1151 /**
1152  * i915_handle_error - handle an error interrupt
1153  * @dev: drm device
1154  *
1155  * Do some basic checking of regsiter state at error interrupt time and
1156  * dump it to the syslog.  Also call i915_capture_error_state() to make
1157  * sure we get a record and make it available in debugfs.  Fire a uevent
1158  * so userspace knows something bad happened (should trigger collection
1159  * of a ring dump etc.).
1160  */
1161 void i915_handle_error(struct drm_device *dev, bool wedged)
1162 {
1163         struct drm_i915_private *dev_priv = dev->dev_private;
1164
1165         i915_capture_error_state(dev);
1166         i915_report_and_clear_eir(dev);
1167
1168         if (wedged) {
1169                 INIT_COMPLETION(dev_priv->error_completion);
1170                 atomic_set(&dev_priv->mm.wedged, 1);
1171
1172                 /*
1173                  * Wakeup waiting processes so they don't hang
1174                  */
1175                 wake_up_all(&dev_priv->ring[RCS].irq_queue);
1176                 if (HAS_BSD(dev))
1177                         wake_up_all(&dev_priv->ring[VCS].irq_queue);
1178                 if (HAS_BLT(dev))
1179                         wake_up_all(&dev_priv->ring[BCS].irq_queue);
1180         }
1181
1182         queue_work(dev_priv->wq, &dev_priv->error_work);
1183 }
1184
1185 static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1186 {
1187         drm_i915_private_t *dev_priv = dev->dev_private;
1188         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1189         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1190         struct drm_i915_gem_object *obj;
1191         struct intel_unpin_work *work;
1192         unsigned long flags;
1193         bool stall_detected;
1194
1195         /* Ignore early vblank irqs */
1196         if (intel_crtc == NULL)
1197                 return;
1198
1199         spin_lock_irqsave(&dev->event_lock, flags);
1200         work = intel_crtc->unpin_work;
1201
1202         if (work == NULL || work->pending || !work->enable_stall_check) {
1203                 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1204                 spin_unlock_irqrestore(&dev->event_lock, flags);
1205                 return;
1206         }
1207
1208         /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1209         obj = work->pending_flip_obj;
1210         if (INTEL_INFO(dev)->gen >= 4) {
1211                 int dspsurf = DSPSURF(intel_crtc->plane);
1212                 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
1213         } else {
1214                 int dspaddr = DSPADDR(intel_crtc->plane);
1215                 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1216                                                         crtc->y * crtc->fb->pitches[0] +
1217                                                         crtc->x * crtc->fb->bits_per_pixel/8);
1218         }
1219
1220         spin_unlock_irqrestore(&dev->event_lock, flags);
1221
1222         if (stall_detected) {
1223                 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1224                 intel_prepare_page_flip(dev, intel_crtc->plane);
1225         }
1226 }
1227
1228 static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1229 {
1230         struct drm_device *dev = (struct drm_device *) arg;
1231         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1232         struct drm_i915_master_private *master_priv;
1233         u32 iir, new_iir;
1234         u32 pipe_stats[I915_MAX_PIPES];
1235         u32 vblank_status;
1236         int vblank = 0;
1237         unsigned long irqflags;
1238         int irq_received;
1239         int ret = IRQ_NONE, pipe;
1240         bool blc_event = false;
1241
1242         atomic_inc(&dev_priv->irq_received);
1243
1244         iir = I915_READ(IIR);
1245
1246         if (INTEL_INFO(dev)->gen >= 4)
1247                 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1248         else
1249                 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
1250
1251         for (;;) {
1252                 irq_received = iir != 0;
1253
1254                 /* Can't rely on pipestat interrupt bit in iir as it might
1255                  * have been cleared after the pipestat interrupt was received.
1256                  * It doesn't set the bit in iir again, but it still produces
1257                  * interrupts (for non-MSI).
1258                  */
1259                 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1260                 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1261                         i915_handle_error(dev, false);
1262
1263                 for_each_pipe(pipe) {
1264                         int reg = PIPESTAT(pipe);
1265                         pipe_stats[pipe] = I915_READ(reg);
1266
1267                         /*
1268                          * Clear the PIPE*STAT regs before the IIR
1269                          */
1270                         if (pipe_stats[pipe] & 0x8000ffff) {
1271                                 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1272                                         DRM_DEBUG_DRIVER("pipe %c underrun\n",
1273                                                          pipe_name(pipe));
1274                                 I915_WRITE(reg, pipe_stats[pipe]);
1275                                 irq_received = 1;
1276                         }
1277                 }
1278                 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1279
1280                 if (!irq_received)
1281                         break;
1282
1283                 ret = IRQ_HANDLED;
1284
1285                 /* Consume port.  Then clear IIR or we'll miss events */
1286                 if ((I915_HAS_HOTPLUG(dev)) &&
1287                     (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1288                         u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1289
1290                         DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1291                                   hotplug_status);
1292                         if (hotplug_status & dev_priv->hotplug_supported_mask)
1293                                 queue_work(dev_priv->wq,
1294                                            &dev_priv->hotplug_work);
1295
1296                         I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1297                         I915_READ(PORT_HOTPLUG_STAT);
1298                 }
1299
1300                 I915_WRITE(IIR, iir);
1301                 new_iir = I915_READ(IIR); /* Flush posted writes */
1302
1303                 if (dev->primary->master) {
1304                         master_priv = dev->primary->master->driver_priv;
1305                         if (master_priv->sarea_priv)
1306                                 master_priv->sarea_priv->last_dispatch =
1307                                         READ_BREADCRUMB(dev_priv);
1308                 }
1309
1310                 if (iir & I915_USER_INTERRUPT)
1311                         notify_ring(dev, &dev_priv->ring[RCS]);
1312                 if (iir & I915_BSD_USER_INTERRUPT)
1313                         notify_ring(dev, &dev_priv->ring[VCS]);
1314
1315                 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1316                         intel_prepare_page_flip(dev, 0);
1317                         if (dev_priv->flip_pending_is_done)
1318                                 intel_finish_page_flip_plane(dev, 0);
1319                 }
1320
1321                 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1322                         intel_prepare_page_flip(dev, 1);
1323                         if (dev_priv->flip_pending_is_done)
1324                                 intel_finish_page_flip_plane(dev, 1);
1325                 }
1326
1327                 for_each_pipe(pipe) {
1328                         if (pipe_stats[pipe] & vblank_status &&
1329                             drm_handle_vblank(dev, pipe)) {
1330                                 vblank++;
1331                                 if (!dev_priv->flip_pending_is_done) {
1332                                         i915_pageflip_stall_check(dev, pipe);
1333                                         intel_finish_page_flip(dev, pipe);
1334                                 }
1335                         }
1336
1337                         if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1338                                 blc_event = true;
1339                 }
1340
1341
1342                 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1343                         intel_opregion_asle_intr(dev);
1344
1345                 /* With MSI, interrupts are only generated when iir
1346                  * transitions from zero to nonzero.  If another bit got
1347                  * set while we were handling the existing iir bits, then
1348                  * we would never get another interrupt.
1349                  *
1350                  * This is fine on non-MSI as well, as if we hit this path
1351                  * we avoid exiting the interrupt handler only to generate
1352                  * another one.
1353                  *
1354                  * Note that for MSI this could cause a stray interrupt report
1355                  * if an interrupt landed in the time between writing IIR and
1356                  * the posting read.  This should be rare enough to never
1357                  * trigger the 99% of 100,000 interrupts test for disabling
1358                  * stray interrupts.
1359                  */
1360                 iir = new_iir;
1361         }
1362
1363         return ret;
1364 }
1365
1366 static int i915_emit_irq(struct drm_device * dev)
1367 {
1368         drm_i915_private_t *dev_priv = dev->dev_private;
1369         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1370
1371         i915_kernel_lost_context(dev);
1372
1373         DRM_DEBUG_DRIVER("\n");
1374
1375         dev_priv->counter++;
1376         if (dev_priv->counter > 0x7FFFFFFFUL)
1377                 dev_priv->counter = 1;
1378         if (master_priv->sarea_priv)
1379                 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1380
1381         if (BEGIN_LP_RING(4) == 0) {
1382                 OUT_RING(MI_STORE_DWORD_INDEX);
1383                 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1384                 OUT_RING(dev_priv->counter);
1385                 OUT_RING(MI_USER_INTERRUPT);
1386                 ADVANCE_LP_RING();
1387         }
1388
1389         return dev_priv->counter;
1390 }
1391
1392 static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1393 {
1394         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1395         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1396         int ret = 0;
1397         struct intel_ring_buffer *ring = LP_RING(dev_priv);
1398
1399         DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1400                   READ_BREADCRUMB(dev_priv));
1401
1402         if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1403                 if (master_priv->sarea_priv)
1404                         master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1405                 return 0;
1406         }
1407
1408         if (master_priv->sarea_priv)
1409                 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1410
1411         if (ring->irq_get(ring)) {
1412                 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1413                             READ_BREADCRUMB(dev_priv) >= irq_nr);
1414                 ring->irq_put(ring);
1415         } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1416                 ret = -EBUSY;
1417
1418         if (ret == -EBUSY) {
1419                 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1420                           READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1421         }
1422
1423         return ret;
1424 }
1425
1426 /* Needs the lock as it touches the ring.
1427  */
1428 int i915_irq_emit(struct drm_device *dev, void *data,
1429                          struct drm_file *file_priv)
1430 {
1431         drm_i915_private_t *dev_priv = dev->dev_private;
1432         drm_i915_irq_emit_t *emit = data;
1433         int result;
1434
1435         if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1436                 DRM_ERROR("called with no initialization\n");
1437                 return -EINVAL;
1438         }
1439
1440         RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1441
1442         mutex_lock(&dev->struct_mutex);
1443         result = i915_emit_irq(dev);
1444         mutex_unlock(&dev->struct_mutex);
1445
1446         if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1447                 DRM_ERROR("copy_to_user\n");
1448                 return -EFAULT;
1449         }
1450
1451         return 0;
1452 }
1453
1454 /* Doesn't need the hardware lock.
1455  */
1456 int i915_irq_wait(struct drm_device *dev, void *data,
1457                          struct drm_file *file_priv)
1458 {
1459         drm_i915_private_t *dev_priv = dev->dev_private;
1460         drm_i915_irq_wait_t *irqwait = data;
1461
1462         if (!dev_priv) {
1463                 DRM_ERROR("called with no initialization\n");
1464                 return -EINVAL;
1465         }
1466
1467         return i915_wait_irq(dev, irqwait->irq_seq);
1468 }
1469
1470 /* Called from drm generic code, passed 'crtc' which
1471  * we use as a pipe index
1472  */
1473 static int i915_enable_vblank(struct drm_device *dev, int pipe)
1474 {
1475         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1476         unsigned long irqflags;
1477
1478         if (!i915_pipe_enabled(dev, pipe))
1479                 return -EINVAL;
1480
1481         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1482         if (INTEL_INFO(dev)->gen >= 4)
1483                 i915_enable_pipestat(dev_priv, pipe,
1484                                      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1485         else
1486                 i915_enable_pipestat(dev_priv, pipe,
1487                                      PIPE_VBLANK_INTERRUPT_ENABLE);
1488
1489         /* maintain vblank delivery even in deep C-states */
1490         if (dev_priv->info->gen == 3)
1491                 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
1492         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1493
1494         return 0;
1495 }
1496
1497 static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1498 {
1499         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1500         unsigned long irqflags;
1501
1502         if (!i915_pipe_enabled(dev, pipe))
1503                 return -EINVAL;
1504
1505         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1506         ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1507                                     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1508         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1509
1510         return 0;
1511 }
1512
1513 static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1514 {
1515         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1516         unsigned long irqflags;
1517
1518         if (!i915_pipe_enabled(dev, pipe))
1519                 return -EINVAL;
1520
1521         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1522         ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1523                                     DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1524         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1525
1526         return 0;
1527 }
1528
1529 /* Called from drm generic code, passed 'crtc' which
1530  * we use as a pipe index
1531  */
1532 static void i915_disable_vblank(struct drm_device *dev, int pipe)
1533 {
1534         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1535         unsigned long irqflags;
1536
1537         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1538         if (dev_priv->info->gen == 3)
1539                 I915_WRITE(INSTPM,
1540                            INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1541
1542         i915_disable_pipestat(dev_priv, pipe,
1543                               PIPE_VBLANK_INTERRUPT_ENABLE |
1544                               PIPE_START_VBLANK_INTERRUPT_ENABLE);
1545         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1546 }
1547
1548 static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1549 {
1550         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1551         unsigned long irqflags;
1552
1553         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1554         ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1555                                      DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1556         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1557 }
1558
1559 static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1560 {
1561         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1562         unsigned long irqflags;
1563
1564         spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1565         ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1566                                      DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1567         spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1568 }
1569
1570 /* Set the vblank monitor pipe
1571  */
1572 int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1573                          struct drm_file *file_priv)
1574 {
1575         drm_i915_private_t *dev_priv = dev->dev_private;
1576
1577         if (!dev_priv) {
1578                 DRM_ERROR("called with no initialization\n");
1579                 return -EINVAL;
1580         }
1581
1582         return 0;
1583 }
1584
1585 int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1586                          struct drm_file *file_priv)
1587 {
1588         drm_i915_private_t *dev_priv = dev->dev_private;
1589         drm_i915_vblank_pipe_t *pipe = data;
1590
1591         if (!dev_priv) {
1592                 DRM_ERROR("called with no initialization\n");
1593                 return -EINVAL;
1594         }
1595
1596         pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1597
1598         return 0;
1599 }
1600
1601 /**
1602  * Schedule buffer swap at given vertical blank.
1603  */
1604 int i915_vblank_swap(struct drm_device *dev, void *data,
1605                      struct drm_file *file_priv)
1606 {
1607         /* The delayed swap mechanism was fundamentally racy, and has been
1608          * removed.  The model was that the client requested a delayed flip/swap
1609          * from the kernel, then waited for vblank before continuing to perform
1610          * rendering.  The problem was that the kernel might wake the client
1611          * up before it dispatched the vblank swap (since the lock has to be
1612          * held while touching the ringbuffer), in which case the client would
1613          * clear and start the next frame before the swap occurred, and
1614          * flicker would occur in addition to likely missing the vblank.
1615          *
1616          * In the absence of this ioctl, userland falls back to a correct path
1617          * of waiting for a vblank, then dispatching the swap on its own.
1618          * Context switching to userland and back is plenty fast enough for
1619          * meeting the requirements of vblank swapping.
1620          */
1621         return -EINVAL;
1622 }
1623
1624 static u32
1625 ring_last_seqno(struct intel_ring_buffer *ring)
1626 {
1627         return list_entry(ring->request_list.prev,
1628                           struct drm_i915_gem_request, list)->seqno;
1629 }
1630
1631 static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1632 {
1633         if (list_empty(&ring->request_list) ||
1634             i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1635                 /* Issue a wake-up to catch stuck h/w. */
1636                 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1637                         DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1638                                   ring->name,
1639                                   ring->waiting_seqno,
1640                                   ring->get_seqno(ring));
1641                         wake_up_all(&ring->irq_queue);
1642                         *err = true;
1643                 }
1644                 return true;
1645         }
1646         return false;
1647 }
1648
1649 static bool kick_ring(struct intel_ring_buffer *ring)
1650 {
1651         struct drm_device *dev = ring->dev;
1652         struct drm_i915_private *dev_priv = dev->dev_private;
1653         u32 tmp = I915_READ_CTL(ring);
1654         if (tmp & RING_WAIT) {
1655                 DRM_ERROR("Kicking stuck wait on %s\n",
1656                           ring->name);
1657                 I915_WRITE_CTL(ring, tmp);
1658                 return true;
1659         }
1660         return false;
1661 }
1662
1663 /**
1664  * This is called when the chip hasn't reported back with completed
1665  * batchbuffers in a long time. The first time this is called we simply record
1666  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1667  * again, we assume the chip is wedged and try to fix it.
1668  */
1669 void i915_hangcheck_elapsed(unsigned long data)
1670 {
1671         struct drm_device *dev = (struct drm_device *)data;
1672         drm_i915_private_t *dev_priv = dev->dev_private;
1673         uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
1674         bool err = false;
1675
1676         if (!i915_enable_hangcheck)
1677                 return;
1678
1679         /* If all work is done then ACTHD clearly hasn't advanced. */
1680         if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1681             i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1682             i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1683                 dev_priv->hangcheck_count = 0;
1684                 if (err)
1685                         goto repeat;
1686                 return;
1687         }
1688
1689         if (INTEL_INFO(dev)->gen < 4) {
1690                 instdone = I915_READ(INSTDONE);
1691                 instdone1 = 0;
1692         } else {
1693                 instdone = I915_READ(INSTDONE_I965);
1694                 instdone1 = I915_READ(INSTDONE1);
1695         }
1696         acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1697         acthd_bsd = HAS_BSD(dev) ?
1698                 intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1699         acthd_blt = HAS_BLT(dev) ?
1700                 intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
1701
1702         if (dev_priv->last_acthd == acthd &&
1703             dev_priv->last_acthd_bsd == acthd_bsd &&
1704             dev_priv->last_acthd_blt == acthd_blt &&
1705             dev_priv->last_instdone == instdone &&
1706             dev_priv->last_instdone1 == instdone1) {
1707                 if (dev_priv->hangcheck_count++ > 1) {
1708                         DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1709                         i915_handle_error(dev, true);
1710
1711                         if (!IS_GEN2(dev)) {
1712                                 /* Is the chip hanging on a WAIT_FOR_EVENT?
1713                                  * If so we can simply poke the RB_WAIT bit
1714                                  * and break the hang. This should work on
1715                                  * all but the second generation chipsets.
1716                                  */
1717                                 if (kick_ring(&dev_priv->ring[RCS]))
1718                                         goto repeat;
1719
1720                                 if (HAS_BSD(dev) &&
1721                                     kick_ring(&dev_priv->ring[VCS]))
1722                                         goto repeat;
1723
1724                                 if (HAS_BLT(dev) &&
1725                                     kick_ring(&dev_priv->ring[BCS]))
1726                                         goto repeat;
1727                         }
1728
1729                         return;
1730                 }
1731         } else {
1732                 dev_priv->hangcheck_count = 0;
1733
1734                 dev_priv->last_acthd = acthd;
1735                 dev_priv->last_acthd_bsd = acthd_bsd;
1736                 dev_priv->last_acthd_blt = acthd_blt;
1737                 dev_priv->last_instdone = instdone;
1738                 dev_priv->last_instdone1 = instdone1;
1739         }
1740
1741 repeat:
1742         /* Reset timer case chip hangs without another request being added */
1743         mod_timer(&dev_priv->hangcheck_timer,
1744                   jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1745 }
1746
1747 /* drm_dma.h hooks
1748 */
1749 static void ironlake_irq_preinstall(struct drm_device *dev)
1750 {
1751         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1752
1753         atomic_set(&dev_priv->irq_received, 0);
1754
1755         INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1756         INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1757         if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1758                 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
1759
1760         I915_WRITE(HWSTAM, 0xeffe);
1761         if (IS_GEN6(dev) || IS_GEN7(dev)) {
1762                 /* Workaround stalls observed on Sandy Bridge GPUs by
1763                  * making the blitter command streamer generate a
1764                  * write to the Hardware Status Page for
1765                  * MI_USER_INTERRUPT.  This appears to serialize the
1766                  * previous seqno write out before the interrupt
1767                  * happens.
1768                  */
1769                 I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
1770                 I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
1771         }
1772
1773         /* XXX hotplug from PCH */
1774
1775         I915_WRITE(DEIMR, 0xffffffff);
1776         I915_WRITE(DEIER, 0x0);
1777         POSTING_READ(DEIER);
1778
1779         /* and GT */
1780         I915_WRITE(GTIMR, 0xffffffff);
1781         I915_WRITE(GTIER, 0x0);
1782         POSTING_READ(GTIER);
1783
1784         /* south display irq */
1785         I915_WRITE(SDEIMR, 0xffffffff);
1786         I915_WRITE(SDEIER, 0x0);
1787         POSTING_READ(SDEIER);
1788 }
1789
1790 /*
1791  * Enable digital hotplug on the PCH, and configure the DP short pulse
1792  * duration to 2ms (which is the minimum in the Display Port spec)
1793  *
1794  * This register is the same on all known PCH chips.
1795  */
1796
1797 static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1798 {
1799         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1800         u32     hotplug;
1801
1802         hotplug = I915_READ(PCH_PORT_HOTPLUG);
1803         hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1804         hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1805         hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1806         hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1807         I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1808 }
1809
1810 static int ironlake_irq_postinstall(struct drm_device *dev)
1811 {
1812         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1813         /* enable kind of interrupts always enabled */
1814         u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1815                            DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1816         u32 render_irqs;
1817         u32 hotplug_mask;
1818
1819         DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1820         if (HAS_BSD(dev))
1821                 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1822         if (HAS_BLT(dev))
1823                 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1824
1825         dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1826         dev_priv->irq_mask = ~display_mask;
1827
1828         /* should always can generate irq */
1829         I915_WRITE(DEIIR, I915_READ(DEIIR));
1830         I915_WRITE(DEIMR, dev_priv->irq_mask);
1831         I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
1832         POSTING_READ(DEIER);
1833
1834         dev_priv->gt_irq_mask = ~0;
1835
1836         I915_WRITE(GTIIR, I915_READ(GTIIR));
1837         I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1838
1839         if (IS_GEN6(dev))
1840                 render_irqs =
1841                         GT_USER_INTERRUPT |
1842                         GT_GEN6_BSD_USER_INTERRUPT |
1843                         GT_BLT_USER_INTERRUPT;
1844         else
1845                 render_irqs =
1846                         GT_USER_INTERRUPT |
1847                         GT_PIPE_NOTIFY |
1848                         GT_BSD_USER_INTERRUPT;
1849         I915_WRITE(GTIER, render_irqs);
1850         POSTING_READ(GTIER);
1851
1852         if (HAS_PCH_CPT(dev)) {
1853                 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1854                                 SDE_PORTB_HOTPLUG_CPT |
1855                                 SDE_PORTC_HOTPLUG_CPT |
1856                                 SDE_PORTD_HOTPLUG_CPT);
1857         } else {
1858                 hotplug_mask = (SDE_CRT_HOTPLUG |
1859                                 SDE_PORTB_HOTPLUG |
1860                                 SDE_PORTC_HOTPLUG |
1861                                 SDE_PORTD_HOTPLUG |
1862                                 SDE_AUX_MASK);
1863         }
1864
1865         dev_priv->pch_irq_mask = ~hotplug_mask;
1866
1867         I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1868         I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1869         I915_WRITE(SDEIER, hotplug_mask);
1870         POSTING_READ(SDEIER);
1871
1872         ironlake_enable_pch_hotplug(dev);
1873
1874         if (IS_IRONLAKE_M(dev)) {
1875                 /* Clear & enable PCU event interrupts */
1876                 I915_WRITE(DEIIR, DE_PCU_EVENT);
1877                 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1878                 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1879         }
1880
1881         return 0;
1882 }
1883
1884 static int ivybridge_irq_postinstall(struct drm_device *dev)
1885 {
1886         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1887         /* enable kind of interrupts always enabled */
1888         u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1889                 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1890                 DE_PLANEB_FLIP_DONE_IVB;
1891         u32 render_irqs;
1892         u32 hotplug_mask;
1893
1894         DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1895         if (HAS_BSD(dev))
1896                 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1897         if (HAS_BLT(dev))
1898                 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1899
1900         dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1901         dev_priv->irq_mask = ~display_mask;
1902
1903         /* should always can generate irq */
1904         I915_WRITE(DEIIR, I915_READ(DEIIR));
1905         I915_WRITE(DEIMR, dev_priv->irq_mask);
1906         I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1907                    DE_PIPEB_VBLANK_IVB);
1908         POSTING_READ(DEIER);
1909
1910         dev_priv->gt_irq_mask = ~0;
1911
1912         I915_WRITE(GTIIR, I915_READ(GTIIR));
1913         I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1914
1915         render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1916                 GT_BLT_USER_INTERRUPT;
1917         I915_WRITE(GTIER, render_irqs);
1918         POSTING_READ(GTIER);
1919
1920         hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1921                         SDE_PORTB_HOTPLUG_CPT |
1922                         SDE_PORTC_HOTPLUG_CPT |
1923                         SDE_PORTD_HOTPLUG_CPT);
1924         dev_priv->pch_irq_mask = ~hotplug_mask;
1925
1926         I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1927         I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1928         I915_WRITE(SDEIER, hotplug_mask);
1929         POSTING_READ(SDEIER);
1930
1931         ironlake_enable_pch_hotplug(dev);
1932
1933         return 0;
1934 }
1935
1936 static void i915_driver_irq_preinstall(struct drm_device * dev)
1937 {
1938         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1939         int pipe;
1940
1941         atomic_set(&dev_priv->irq_received, 0);
1942
1943         INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1944         INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1945
1946         if (I915_HAS_HOTPLUG(dev)) {
1947                 I915_WRITE(PORT_HOTPLUG_EN, 0);
1948                 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1949         }
1950
1951         I915_WRITE(HWSTAM, 0xeffe);
1952         for_each_pipe(pipe)
1953                 I915_WRITE(PIPESTAT(pipe), 0);
1954         I915_WRITE(IMR, 0xffffffff);
1955         I915_WRITE(IER, 0x0);
1956         POSTING_READ(IER);
1957 }
1958
1959 /*
1960  * Must be called after intel_modeset_init or hotplug interrupts won't be
1961  * enabled correctly.
1962  */
1963 static int i915_driver_irq_postinstall(struct drm_device *dev)
1964 {
1965         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1966         u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1967         u32 error_mask;
1968
1969         dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1970
1971         /* Unmask the interrupts that we always want on. */
1972         dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
1973
1974         dev_priv->pipestat[0] = 0;
1975         dev_priv->pipestat[1] = 0;
1976
1977         if (I915_HAS_HOTPLUG(dev)) {
1978                 /* Enable in IER... */
1979                 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1980                 /* and unmask in IMR */
1981                 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
1982         }
1983
1984         /*
1985          * Enable some error detection, note the instruction error mask
1986          * bit is reserved, so we leave it masked.
1987          */
1988         if (IS_G4X(dev)) {
1989                 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1990                                GM45_ERROR_MEM_PRIV |
1991                                GM45_ERROR_CP_PRIV |
1992                                I915_ERROR_MEMORY_REFRESH);
1993         } else {
1994                 error_mask = ~(I915_ERROR_PAGE_TABLE |
1995                                I915_ERROR_MEMORY_REFRESH);
1996         }
1997         I915_WRITE(EMR, error_mask);
1998
1999         I915_WRITE(IMR, dev_priv->irq_mask);
2000         I915_WRITE(IER, enable_mask);
2001         POSTING_READ(IER);
2002
2003         if (I915_HAS_HOTPLUG(dev)) {
2004                 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2005
2006                 /* Note HDMI and DP share bits */
2007                 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2008                         hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2009                 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2010                         hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2011                 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2012                         hotplug_en |= HDMID_HOTPLUG_INT_EN;
2013                 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2014                         hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2015                 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2016                         hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2017                 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2018                         hotplug_en |= CRT_HOTPLUG_INT_EN;
2019
2020                         /* Programming the CRT detection parameters tends
2021                            to generate a spurious hotplug event about three
2022                            seconds later.  So just do it once.
2023                         */
2024                         if (IS_G4X(dev))
2025                                 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2026                         hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2027                 }
2028
2029                 /* Ignore TV since it's buggy */
2030
2031                 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2032         }
2033
2034         intel_opregion_enable_asle(dev);
2035
2036         return 0;
2037 }
2038
2039 static void ironlake_irq_uninstall(struct drm_device *dev)
2040 {
2041         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2042
2043         if (!dev_priv)
2044                 return;
2045
2046         dev_priv->vblank_pipe = 0;
2047
2048         I915_WRITE(HWSTAM, 0xffffffff);
2049
2050         I915_WRITE(DEIMR, 0xffffffff);
2051         I915_WRITE(DEIER, 0x0);
2052         I915_WRITE(DEIIR, I915_READ(DEIIR));
2053
2054         I915_WRITE(GTIMR, 0xffffffff);
2055         I915_WRITE(GTIER, 0x0);
2056         I915_WRITE(GTIIR, I915_READ(GTIIR));
2057
2058         I915_WRITE(SDEIMR, 0xffffffff);
2059         I915_WRITE(SDEIER, 0x0);
2060         I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2061 }
2062
2063 static void i915_driver_irq_uninstall(struct drm_device * dev)
2064 {
2065         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2066         int pipe;
2067
2068         if (!dev_priv)
2069                 return;
2070
2071         dev_priv->vblank_pipe = 0;
2072
2073         if (I915_HAS_HOTPLUG(dev)) {
2074                 I915_WRITE(PORT_HOTPLUG_EN, 0);
2075                 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2076         }
2077
2078         I915_WRITE(HWSTAM, 0xffffffff);
2079         for_each_pipe(pipe)
2080                 I915_WRITE(PIPESTAT(pipe), 0);
2081         I915_WRITE(IMR, 0xffffffff);
2082         I915_WRITE(IER, 0x0);
2083
2084         for_each_pipe(pipe)
2085                 I915_WRITE(PIPESTAT(pipe),
2086                            I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2087         I915_WRITE(IIR, I915_READ(IIR));
2088 }
2089
2090 void intel_irq_init(struct drm_device *dev)
2091 {
2092         dev->driver->get_vblank_counter = i915_get_vblank_counter;
2093         dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2094         if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
2095                 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2096                 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2097         }
2098
2099         if (drm_core_check_feature(dev, DRIVER_MODESET))
2100                 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2101         else
2102                 dev->driver->get_vblank_timestamp = NULL;
2103         dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2104
2105         if (IS_IVYBRIDGE(dev)) {
2106                 /* Share pre & uninstall handlers with ILK/SNB */
2107                 dev->driver->irq_handler = ivybridge_irq_handler;
2108                 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2109                 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2110                 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2111                 dev->driver->enable_vblank = ivybridge_enable_vblank;
2112                 dev->driver->disable_vblank = ivybridge_disable_vblank;
2113         } else if (HAS_PCH_SPLIT(dev)) {
2114                 dev->driver->irq_handler = ironlake_irq_handler;
2115                 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2116                 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2117                 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2118                 dev->driver->enable_vblank = ironlake_enable_vblank;
2119                 dev->driver->disable_vblank = ironlake_disable_vblank;
2120         } else {
2121                 dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2122                 dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2123                 dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2124                 dev->driver->irq_handler = i915_driver_irq_handler;
2125                 dev->driver->enable_vblank = i915_enable_vblank;
2126                 dev->driver->disable_vblank = i915_disable_vblank;
2127         }
2128 }