drm/i915/glk: Implement WaDDIIOTimeout
[platform/kernel/linux-starfive.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170206"
83 #define DRIVER_TIMESTAMP        1486372993
84
85 #undef WARN_ON
86 /* Many gcc seem to no see through this and fall over :( */
87 #if 0
88 #define WARN_ON(x) ({ \
89         bool __i915_warn_cond = (x); \
90         if (__builtin_constant_p(__i915_warn_cond)) \
91                 BUILD_BUG_ON(__i915_warn_cond); \
92         WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93 #else
94 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
95 #endif
96
97 #undef WARN_ON_ONCE
98 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
99
100 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101                              (long) (x), __func__);
102
103 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105  * which may not necessarily be a user visible problem.  This will either
106  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107  * enable distros and users to tailor their preferred amount of i915 abrt
108  * spam.
109  */
110 #define I915_STATE_WARN(condition, format...) ({                        \
111         int __ret_warn_on = !!(condition);                              \
112         if (unlikely(__ret_warn_on))                                    \
113                 if (!WARN(i915.verbose_state_checks, format))           \
114                         DRM_ERROR(format);                              \
115         unlikely(__ret_warn_on);                                        \
116 })
117
118 #define I915_STATE_WARN_ON(x)                                           \
119         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120
121 bool __i915_inject_load_failure(const char *func, int line);
122 #define i915_inject_load_failure() \
123         __i915_inject_load_failure(__func__, __LINE__)
124
125 typedef struct {
126         uint32_t val;
127 } uint_fixed_16_16_t;
128
129 #define FP_16_16_MAX ({ \
130         uint_fixed_16_16_t fp; \
131         fp.val = UINT_MAX; \
132         fp; \
133 })
134
135 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136 {
137         uint_fixed_16_16_t fp;
138
139         WARN_ON(val >> 16);
140
141         fp.val = val << 16;
142         return fp;
143 }
144
145 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146 {
147         return DIV_ROUND_UP(fp.val, 1 << 16);
148 }
149
150 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151 {
152         return fp.val >> 16;
153 }
154
155 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156                                                  uint_fixed_16_16_t min2)
157 {
158         uint_fixed_16_16_t min;
159
160         min.val = min(min1.val, min2.val);
161         return min;
162 }
163
164 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165                                                  uint_fixed_16_16_t max2)
166 {
167         uint_fixed_16_16_t max;
168
169         max.val = max(max1.val, max2.val);
170         return max;
171 }
172
173 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174                                                           uint32_t d)
175 {
176         uint_fixed_16_16_t fp, res;
177
178         fp = u32_to_fixed_16_16(val);
179         res.val = DIV_ROUND_UP(fp.val, d);
180         return res;
181 }
182
183 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184                                                               uint32_t d)
185 {
186         uint_fixed_16_16_t res;
187         uint64_t interm_val;
188
189         interm_val = (uint64_t)val << 16;
190         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191         WARN_ON(interm_val >> 32);
192         res.val = (uint32_t) interm_val;
193
194         return res;
195 }
196
197 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198                                                      uint_fixed_16_16_t mul)
199 {
200         uint64_t intermediate_val;
201         uint_fixed_16_16_t fp;
202
203         intermediate_val = (uint64_t) val * mul.val;
204         WARN_ON(intermediate_val >> 32);
205         fp.val = (uint32_t) intermediate_val;
206         return fp;
207 }
208
209 static inline const char *yesno(bool v)
210 {
211         return v ? "yes" : "no";
212 }
213
214 static inline const char *onoff(bool v)
215 {
216         return v ? "on" : "off";
217 }
218
219 static inline const char *enableddisabled(bool v)
220 {
221         return v ? "enabled" : "disabled";
222 }
223
224 enum pipe {
225         INVALID_PIPE = -1,
226         PIPE_A = 0,
227         PIPE_B,
228         PIPE_C,
229         _PIPE_EDP,
230         I915_MAX_PIPES = _PIPE_EDP
231 };
232 #define pipe_name(p) ((p) + 'A')
233
234 enum transcoder {
235         TRANSCODER_A = 0,
236         TRANSCODER_B,
237         TRANSCODER_C,
238         TRANSCODER_EDP,
239         TRANSCODER_DSI_A,
240         TRANSCODER_DSI_C,
241         I915_MAX_TRANSCODERS
242 };
243
244 static inline const char *transcoder_name(enum transcoder transcoder)
245 {
246         switch (transcoder) {
247         case TRANSCODER_A:
248                 return "A";
249         case TRANSCODER_B:
250                 return "B";
251         case TRANSCODER_C:
252                 return "C";
253         case TRANSCODER_EDP:
254                 return "EDP";
255         case TRANSCODER_DSI_A:
256                 return "DSI A";
257         case TRANSCODER_DSI_C:
258                 return "DSI C";
259         default:
260                 return "<invalid>";
261         }
262 }
263
264 static inline bool transcoder_is_dsi(enum transcoder transcoder)
265 {
266         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267 }
268
269 /*
270  * Global legacy plane identifier. Valid only for primary/sprite
271  * planes on pre-g4x, and only for primary planes on g4x+.
272  */
273 enum plane {
274         PLANE_A,
275         PLANE_B,
276         PLANE_C,
277 };
278 #define plane_name(p) ((p) + 'A')
279
280 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
281
282 /*
283  * Per-pipe plane identifier.
284  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285  * number of planes per CRTC.  Not all platforms really have this many planes,
286  * which means some arrays of size I915_MAX_PLANES may have unused entries
287  * between the topmost sprite plane and the cursor plane.
288  *
289  * This is expected to be passed to various register macros
290  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291  */
292 enum plane_id {
293         PLANE_PRIMARY,
294         PLANE_SPRITE0,
295         PLANE_SPRITE1,
296         PLANE_SPRITE2,
297         PLANE_CURSOR,
298         I915_MAX_PLANES,
299 };
300
301 #define for_each_plane_id_on_crtc(__crtc, __p) \
302         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
305 enum port {
306         PORT_NONE = -1,
307         PORT_A = 0,
308         PORT_B,
309         PORT_C,
310         PORT_D,
311         PORT_E,
312         I915_MAX_PORTS
313 };
314 #define port_name(p) ((p) + 'A')
315
316 #define I915_NUM_PHYS_VLV 2
317
318 enum dpio_channel {
319         DPIO_CH0,
320         DPIO_CH1
321 };
322
323 enum dpio_phy {
324         DPIO_PHY0,
325         DPIO_PHY1,
326         DPIO_PHY2,
327 };
328
329 enum intel_display_power_domain {
330         POWER_DOMAIN_PIPE_A,
331         POWER_DOMAIN_PIPE_B,
332         POWER_DOMAIN_PIPE_C,
333         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336         POWER_DOMAIN_TRANSCODER_A,
337         POWER_DOMAIN_TRANSCODER_B,
338         POWER_DOMAIN_TRANSCODER_C,
339         POWER_DOMAIN_TRANSCODER_EDP,
340         POWER_DOMAIN_TRANSCODER_DSI_A,
341         POWER_DOMAIN_TRANSCODER_DSI_C,
342         POWER_DOMAIN_PORT_DDI_A_LANES,
343         POWER_DOMAIN_PORT_DDI_B_LANES,
344         POWER_DOMAIN_PORT_DDI_C_LANES,
345         POWER_DOMAIN_PORT_DDI_D_LANES,
346         POWER_DOMAIN_PORT_DDI_E_LANES,
347         POWER_DOMAIN_PORT_DSI,
348         POWER_DOMAIN_PORT_CRT,
349         POWER_DOMAIN_PORT_OTHER,
350         POWER_DOMAIN_VGA,
351         POWER_DOMAIN_AUDIO,
352         POWER_DOMAIN_PLLS,
353         POWER_DOMAIN_AUX_A,
354         POWER_DOMAIN_AUX_B,
355         POWER_DOMAIN_AUX_C,
356         POWER_DOMAIN_AUX_D,
357         POWER_DOMAIN_GMBUS,
358         POWER_DOMAIN_MODESET,
359         POWER_DOMAIN_INIT,
360
361         POWER_DOMAIN_NUM,
362 };
363
364 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
365 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
366                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
367 #define POWER_DOMAIN_TRANSCODER(tran) \
368         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
369          (tran) + POWER_DOMAIN_TRANSCODER_A)
370
371 enum hpd_pin {
372         HPD_NONE = 0,
373         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
374         HPD_CRT,
375         HPD_SDVO_B,
376         HPD_SDVO_C,
377         HPD_PORT_A,
378         HPD_PORT_B,
379         HPD_PORT_C,
380         HPD_PORT_D,
381         HPD_PORT_E,
382         HPD_NUM_PINS
383 };
384
385 #define for_each_hpd_pin(__pin) \
386         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
387
388 #define HPD_STORM_DEFAULT_THRESHOLD 5
389
390 struct i915_hotplug {
391         struct work_struct hotplug_work;
392
393         struct {
394                 unsigned long last_jiffies;
395                 int count;
396                 enum {
397                         HPD_ENABLED = 0,
398                         HPD_DISABLED = 1,
399                         HPD_MARK_DISABLED = 2
400                 } state;
401         } stats[HPD_NUM_PINS];
402         u32 event_bits;
403         struct delayed_work reenable_work;
404
405         struct intel_digital_port *irq_port[I915_MAX_PORTS];
406         u32 long_port_mask;
407         u32 short_port_mask;
408         struct work_struct dig_port_work;
409
410         struct work_struct poll_init_work;
411         bool poll_enabled;
412
413         unsigned int hpd_storm_threshold;
414
415         /*
416          * if we get a HPD irq from DP and a HPD irq from non-DP
417          * the non-DP HPD could block the workqueue on a mode config
418          * mutex getting, that userspace may have taken. However
419          * userspace is waiting on the DP workqueue to run which is
420          * blocked behind the non-DP one.
421          */
422         struct workqueue_struct *dp_wq;
423 };
424
425 #define I915_GEM_GPU_DOMAINS \
426         (I915_GEM_DOMAIN_RENDER | \
427          I915_GEM_DOMAIN_SAMPLER | \
428          I915_GEM_DOMAIN_COMMAND | \
429          I915_GEM_DOMAIN_INSTRUCTION | \
430          I915_GEM_DOMAIN_VERTEX)
431
432 #define for_each_pipe(__dev_priv, __p) \
433         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
434 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
435         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
436                 for_each_if ((__mask) & (1 << (__p)))
437 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
438         for ((__p) = 0;                                                 \
439              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
440              (__p)++)
441 #define for_each_sprite(__dev_priv, __p, __s)                           \
442         for ((__s) = 0;                                                 \
443              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
444              (__s)++)
445
446 #define for_each_port_masked(__port, __ports_mask) \
447         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
448                 for_each_if ((__ports_mask) & (1 << (__port)))
449
450 #define for_each_crtc(dev, crtc) \
451         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
452
453 #define for_each_intel_plane(dev, intel_plane) \
454         list_for_each_entry(intel_plane,                        \
455                             &(dev)->mode_config.plane_list,     \
456                             base.head)
457
458 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
459         list_for_each_entry(intel_plane,                                \
460                             &(dev)->mode_config.plane_list,             \
461                             base.head)                                  \
462                 for_each_if ((plane_mask) &                             \
463                              (1 << drm_plane_index(&intel_plane->base)))
464
465 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
466         list_for_each_entry(intel_plane,                                \
467                             &(dev)->mode_config.plane_list,             \
468                             base.head)                                  \
469                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
470
471 #define for_each_intel_crtc(dev, intel_crtc)                            \
472         list_for_each_entry(intel_crtc,                                 \
473                             &(dev)->mode_config.crtc_list,              \
474                             base.head)
475
476 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
477         list_for_each_entry(intel_crtc,                                 \
478                             &(dev)->mode_config.crtc_list,              \
479                             base.head)                                  \
480                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
481
482 #define for_each_intel_encoder(dev, intel_encoder)              \
483         list_for_each_entry(intel_encoder,                      \
484                             &(dev)->mode_config.encoder_list,   \
485                             base.head)
486
487 #define for_each_intel_connector(dev, intel_connector)          \
488         list_for_each_entry(intel_connector,                    \
489                             &(dev)->mode_config.connector_list, \
490                             base.head)
491
492 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
493         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
494                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
495
496 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
497         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
498                 for_each_if ((intel_connector)->base.encoder == (__encoder))
499
500 #define for_each_power_domain(domain, mask)                             \
501         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
502                 for_each_if (BIT_ULL(domain) & (mask))
503
504 #define for_each_power_well(__dev_priv, __power_well)                           \
505         for ((__power_well) = (__dev_priv)->power_domains.power_wells;  \
506              (__power_well) - (__dev_priv)->power_domains.power_wells < \
507                 (__dev_priv)->power_domains.power_well_count;           \
508              (__power_well)++)
509
510 #define for_each_power_well_rev(__dev_priv, __power_well)                       \
511         for ((__power_well) = (__dev_priv)->power_domains.power_wells +         \
512                               (__dev_priv)->power_domains.power_well_count - 1; \
513              (__power_well) - (__dev_priv)->power_domains.power_wells >= 0;     \
514              (__power_well)--)
515
516 #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask)     \
517         for_each_power_well(__dev_priv, __power_well)                           \
518                 for_each_if ((__power_well)->domains & (__domain_mask))
519
520 #define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
521         for_each_power_well_rev(__dev_priv, __power_well)                       \
522                 for_each_if ((__power_well)->domains & (__domain_mask))
523
524 struct drm_i915_private;
525 struct i915_mm_struct;
526 struct i915_mmu_object;
527
528 struct drm_i915_file_private {
529         struct drm_i915_private *dev_priv;
530         struct drm_file *file;
531
532         struct {
533                 spinlock_t lock;
534                 struct list_head request_list;
535 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
536  * chosen to prevent the CPU getting more than a frame ahead of the GPU
537  * (when using lax throttling for the frontbuffer). We also use it to
538  * offer free GPU waitboosts for severely congested workloads.
539  */
540 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
541         } mm;
542         struct idr context_idr;
543
544         struct intel_rps_client {
545                 struct list_head link;
546                 unsigned boosts;
547         } rps;
548
549         unsigned int bsd_engine;
550
551 /* Client can have a maximum of 3 contexts banned before
552  * it is denied of creating new contexts. As one context
553  * ban needs 4 consecutive hangs, and more if there is
554  * progress in between, this is a last resort stop gap measure
555  * to limit the badly behaving clients access to gpu.
556  */
557 #define I915_MAX_CLIENT_CONTEXT_BANS 3
558         int context_bans;
559 };
560
561 /* Used by dp and fdi links */
562 struct intel_link_m_n {
563         uint32_t        tu;
564         uint32_t        gmch_m;
565         uint32_t        gmch_n;
566         uint32_t        link_m;
567         uint32_t        link_n;
568 };
569
570 void intel_link_compute_m_n(int bpp, int nlanes,
571                             int pixel_clock, int link_clock,
572                             struct intel_link_m_n *m_n);
573
574 /* Interface history:
575  *
576  * 1.1: Original.
577  * 1.2: Add Power Management
578  * 1.3: Add vblank support
579  * 1.4: Fix cmdbuffer path, add heap destroy
580  * 1.5: Add vblank pipe configuration
581  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
582  *      - Support vertical blank on secondary display pipe
583  */
584 #define DRIVER_MAJOR            1
585 #define DRIVER_MINOR            6
586 #define DRIVER_PATCHLEVEL       0
587
588 struct opregion_header;
589 struct opregion_acpi;
590 struct opregion_swsci;
591 struct opregion_asle;
592
593 struct intel_opregion {
594         struct opregion_header *header;
595         struct opregion_acpi *acpi;
596         struct opregion_swsci *swsci;
597         u32 swsci_gbda_sub_functions;
598         u32 swsci_sbcb_sub_functions;
599         struct opregion_asle *asle;
600         void *rvda;
601         const void *vbt;
602         u32 vbt_size;
603         u32 *lid_state;
604         struct work_struct asle_work;
605 };
606 #define OPREGION_SIZE            (8*1024)
607
608 struct intel_overlay;
609 struct intel_overlay_error_state;
610
611 struct sdvo_device_mapping {
612         u8 initialized;
613         u8 dvo_port;
614         u8 slave_addr;
615         u8 dvo_wiring;
616         u8 i2c_pin;
617         u8 ddc_pin;
618 };
619
620 struct intel_connector;
621 struct intel_encoder;
622 struct intel_atomic_state;
623 struct intel_crtc_state;
624 struct intel_initial_plane_config;
625 struct intel_crtc;
626 struct intel_limit;
627 struct dpll;
628 struct intel_cdclk_state;
629
630 struct drm_i915_display_funcs {
631         void (*get_cdclk)(struct drm_i915_private *dev_priv,
632                           struct intel_cdclk_state *cdclk_state);
633         void (*set_cdclk)(struct drm_i915_private *dev_priv,
634                           const struct intel_cdclk_state *cdclk_state);
635         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
636         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
637         int (*compute_intermediate_wm)(struct drm_device *dev,
638                                        struct intel_crtc *intel_crtc,
639                                        struct intel_crtc_state *newstate);
640         void (*initial_watermarks)(struct intel_atomic_state *state,
641                                    struct intel_crtc_state *cstate);
642         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
643                                          struct intel_crtc_state *cstate);
644         void (*optimize_watermarks)(struct intel_atomic_state *state,
645                                     struct intel_crtc_state *cstate);
646         int (*compute_global_watermarks)(struct drm_atomic_state *state);
647         void (*update_wm)(struct intel_crtc *crtc);
648         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
649         /* Returns the active state of the crtc, and if the crtc is active,
650          * fills out the pipe-config with the hw state. */
651         bool (*get_pipe_config)(struct intel_crtc *,
652                                 struct intel_crtc_state *);
653         void (*get_initial_plane_config)(struct intel_crtc *,
654                                          struct intel_initial_plane_config *);
655         int (*crtc_compute_clock)(struct intel_crtc *crtc,
656                                   struct intel_crtc_state *crtc_state);
657         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
658                             struct drm_atomic_state *old_state);
659         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
660                              struct drm_atomic_state *old_state);
661         void (*update_crtcs)(struct drm_atomic_state *state,
662                              unsigned int *crtc_vblank_mask);
663         void (*audio_codec_enable)(struct drm_connector *connector,
664                                    struct intel_encoder *encoder,
665                                    const struct drm_display_mode *adjusted_mode);
666         void (*audio_codec_disable)(struct intel_encoder *encoder);
667         void (*fdi_link_train)(struct drm_crtc *crtc);
668         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
669         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
670                           struct drm_framebuffer *fb,
671                           struct drm_i915_gem_object *obj,
672                           struct drm_i915_gem_request *req,
673                           uint32_t flags);
674         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
675         /* clock updates for mode set */
676         /* cursor updates */
677         /* render clock increase/decrease */
678         /* display clock increase/decrease */
679         /* pll clock increase/decrease */
680
681         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
682         void (*load_luts)(struct drm_crtc_state *crtc_state);
683 };
684
685 enum forcewake_domain_id {
686         FW_DOMAIN_ID_RENDER = 0,
687         FW_DOMAIN_ID_BLITTER,
688         FW_DOMAIN_ID_MEDIA,
689
690         FW_DOMAIN_ID_COUNT
691 };
692
693 enum forcewake_domains {
694         FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
695         FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
696         FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
697         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
698                          FORCEWAKE_BLITTER |
699                          FORCEWAKE_MEDIA)
700 };
701
702 #define FW_REG_READ  (1)
703 #define FW_REG_WRITE (2)
704
705 enum decoupled_power_domain {
706         GEN9_DECOUPLED_PD_BLITTER = 0,
707         GEN9_DECOUPLED_PD_RENDER,
708         GEN9_DECOUPLED_PD_MEDIA,
709         GEN9_DECOUPLED_PD_ALL
710 };
711
712 enum decoupled_ops {
713         GEN9_DECOUPLED_OP_WRITE = 0,
714         GEN9_DECOUPLED_OP_READ
715 };
716
717 enum forcewake_domains
718 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
719                                i915_reg_t reg, unsigned int op);
720
721 struct intel_uncore_funcs {
722         void (*force_wake_get)(struct drm_i915_private *dev_priv,
723                                                         enum forcewake_domains domains);
724         void (*force_wake_put)(struct drm_i915_private *dev_priv,
725                                                         enum forcewake_domains domains);
726
727         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
728         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
729         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
730         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
731
732         void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
733                                 uint8_t val, bool trace);
734         void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
735                                 uint16_t val, bool trace);
736         void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
737                                 uint32_t val, bool trace);
738 };
739
740 struct intel_forcewake_range {
741         u32 start;
742         u32 end;
743
744         enum forcewake_domains domains;
745 };
746
747 struct intel_uncore {
748         spinlock_t lock; /** lock is also taken in irq contexts. */
749
750         const struct intel_forcewake_range *fw_domains_table;
751         unsigned int fw_domains_table_entries;
752
753         struct intel_uncore_funcs funcs;
754
755         unsigned fifo_count;
756
757         enum forcewake_domains fw_domains;
758         enum forcewake_domains fw_domains_active;
759
760         struct intel_uncore_forcewake_domain {
761                 struct drm_i915_private *i915;
762                 enum forcewake_domain_id id;
763                 enum forcewake_domains mask;
764                 unsigned wake_count;
765                 struct hrtimer timer;
766                 i915_reg_t reg_set;
767                 u32 val_set;
768                 u32 val_clear;
769                 i915_reg_t reg_ack;
770                 i915_reg_t reg_post;
771                 u32 val_reset;
772         } fw_domain[FW_DOMAIN_ID_COUNT];
773
774         int unclaimed_mmio_check;
775 };
776
777 /* Iterate over initialised fw domains */
778 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
779         for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
780              (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
781              (domain__)++) \
782                 for_each_if ((mask__) & (domain__)->mask)
783
784 #define for_each_fw_domain(domain__, dev_priv__) \
785         for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
786
787 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
788 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
789 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
790
791 struct intel_csr {
792         struct work_struct work;
793         const char *fw_path;
794         uint32_t *dmc_payload;
795         uint32_t dmc_fw_size;
796         uint32_t version;
797         uint32_t mmio_count;
798         i915_reg_t mmioaddr[8];
799         uint32_t mmiodata[8];
800         uint32_t dc_state;
801         uint32_t allowed_dc_mask;
802 };
803
804 #define DEV_INFO_FOR_EACH_FLAG(func) \
805         func(is_mobile); \
806         func(is_lp); \
807         func(is_alpha_support); \
808         /* Keep has_* in alphabetical order */ \
809         func(has_64bit_reloc); \
810         func(has_aliasing_ppgtt); \
811         func(has_csr); \
812         func(has_ddi); \
813         func(has_decoupled_mmio); \
814         func(has_dp_mst); \
815         func(has_fbc); \
816         func(has_fpga_dbg); \
817         func(has_full_ppgtt); \
818         func(has_full_48bit_ppgtt); \
819         func(has_gmbus_irq); \
820         func(has_gmch_display); \
821         func(has_guc); \
822         func(has_hotplug); \
823         func(has_hw_contexts); \
824         func(has_l3_dpf); \
825         func(has_llc); \
826         func(has_logical_ring_contexts); \
827         func(has_overlay); \
828         func(has_pipe_cxsr); \
829         func(has_pooled_eu); \
830         func(has_psr); \
831         func(has_rc6); \
832         func(has_rc6p); \
833         func(has_resource_streamer); \
834         func(has_runtime_pm); \
835         func(has_snoop); \
836         func(cursor_needs_physical); \
837         func(hws_needs_physical); \
838         func(overlay_needs_physical); \
839         func(supports_tv);
840
841 struct sseu_dev_info {
842         u8 slice_mask;
843         u8 subslice_mask;
844         u8 eu_total;
845         u8 eu_per_subslice;
846         u8 min_eu_in_pool;
847         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
848         u8 subslice_7eu[3];
849         u8 has_slice_pg:1;
850         u8 has_subslice_pg:1;
851         u8 has_eu_pg:1;
852 };
853
854 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
855 {
856         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
857 }
858
859 /* Keep in gen based order, and chronological order within a gen */
860 enum intel_platform {
861         INTEL_PLATFORM_UNINITIALIZED = 0,
862         INTEL_I830,
863         INTEL_I845G,
864         INTEL_I85X,
865         INTEL_I865G,
866         INTEL_I915G,
867         INTEL_I915GM,
868         INTEL_I945G,
869         INTEL_I945GM,
870         INTEL_G33,
871         INTEL_PINEVIEW,
872         INTEL_I965G,
873         INTEL_I965GM,
874         INTEL_G45,
875         INTEL_GM45,
876         INTEL_IRONLAKE,
877         INTEL_SANDYBRIDGE,
878         INTEL_IVYBRIDGE,
879         INTEL_VALLEYVIEW,
880         INTEL_HASWELL,
881         INTEL_BROADWELL,
882         INTEL_CHERRYVIEW,
883         INTEL_SKYLAKE,
884         INTEL_BROXTON,
885         INTEL_KABYLAKE,
886         INTEL_GEMINILAKE,
887 };
888
889 struct intel_device_info {
890         u32 display_mmio_offset;
891         u16 device_id;
892         u8 num_pipes;
893         u8 num_sprites[I915_MAX_PIPES];
894         u8 num_scalers[I915_MAX_PIPES];
895         u8 gen;
896         u16 gen_mask;
897         enum intel_platform platform;
898         u8 ring_mask; /* Rings supported by the HW */
899         u8 num_rings;
900 #define DEFINE_FLAG(name) u8 name:1
901         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
902 #undef DEFINE_FLAG
903         u16 ddb_size; /* in blocks */
904         /* Register offsets for the various display pipes and transcoders */
905         int pipe_offsets[I915_MAX_TRANSCODERS];
906         int trans_offsets[I915_MAX_TRANSCODERS];
907         int palette_offsets[I915_MAX_PIPES];
908         int cursor_offsets[I915_MAX_PIPES];
909
910         /* Slice/subslice/EU info */
911         struct sseu_dev_info sseu;
912
913         struct color_luts {
914                 u16 degamma_lut_size;
915                 u16 gamma_lut_size;
916         } color;
917 };
918
919 struct intel_display_error_state;
920
921 struct i915_gpu_state {
922         struct kref ref;
923         struct timeval time;
924         struct timeval boottime;
925         struct timeval uptime;
926
927         struct drm_i915_private *i915;
928
929         char error_msg[128];
930         bool simulated;
931         int iommu;
932         u32 reset_count;
933         u32 suspend_count;
934         struct intel_device_info device_info;
935         struct i915_params params;
936
937         /* Generic register state */
938         u32 eir;
939         u32 pgtbl_er;
940         u32 ier;
941         u32 gtier[4], ngtier;
942         u32 ccid;
943         u32 derrmr;
944         u32 forcewake;
945         u32 error; /* gen6+ */
946         u32 err_int; /* gen7 */
947         u32 fault_data0; /* gen8, gen9 */
948         u32 fault_data1; /* gen8, gen9 */
949         u32 done_reg;
950         u32 gac_eco;
951         u32 gam_ecochk;
952         u32 gab_ctl;
953         u32 gfx_mode;
954
955         u32 nfence;
956         u64 fence[I915_MAX_NUM_FENCES];
957         struct intel_overlay_error_state *overlay;
958         struct intel_display_error_state *display;
959         struct drm_i915_error_object *semaphore;
960         struct drm_i915_error_object *guc_log;
961
962         struct drm_i915_error_engine {
963                 int engine_id;
964                 /* Software tracked state */
965                 bool waiting;
966                 int num_waiters;
967                 unsigned long hangcheck_timestamp;
968                 bool hangcheck_stalled;
969                 enum intel_engine_hangcheck_action hangcheck_action;
970                 struct i915_address_space *vm;
971                 int num_requests;
972
973                 /* position of active request inside the ring */
974                 u32 rq_head, rq_post, rq_tail;
975
976                 /* our own tracking of ring head and tail */
977                 u32 cpu_ring_head;
978                 u32 cpu_ring_tail;
979
980                 u32 last_seqno;
981
982                 /* Register state */
983                 u32 start;
984                 u32 tail;
985                 u32 head;
986                 u32 ctl;
987                 u32 mode;
988                 u32 hws;
989                 u32 ipeir;
990                 u32 ipehr;
991                 u32 bbstate;
992                 u32 instpm;
993                 u32 instps;
994                 u32 seqno;
995                 u64 bbaddr;
996                 u64 acthd;
997                 u32 fault_reg;
998                 u64 faddr;
999                 u32 rc_psmi; /* sleep state */
1000                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
1001                 struct intel_instdone instdone;
1002
1003                 struct drm_i915_error_context {
1004                         char comm[TASK_COMM_LEN];
1005                         pid_t pid;
1006                         u32 handle;
1007                         u32 hw_id;
1008                         int ban_score;
1009                         int active;
1010                         int guilty;
1011                 } context;
1012
1013                 struct drm_i915_error_object {
1014                         u64 gtt_offset;
1015                         u64 gtt_size;
1016                         int page_count;
1017                         int unused;
1018                         u32 *pages[0];
1019                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1020
1021                 struct drm_i915_error_object *wa_ctx;
1022
1023                 struct drm_i915_error_request {
1024                         long jiffies;
1025                         pid_t pid;
1026                         u32 context;
1027                         int ban_score;
1028                         u32 seqno;
1029                         u32 head;
1030                         u32 tail;
1031                 } *requests, execlist[2];
1032
1033                 struct drm_i915_error_waiter {
1034                         char comm[TASK_COMM_LEN];
1035                         pid_t pid;
1036                         u32 seqno;
1037                 } *waiters;
1038
1039                 struct {
1040                         u32 gfx_mode;
1041                         union {
1042                                 u64 pdp[4];
1043                                 u32 pp_dir_base;
1044                         };
1045                 } vm_info;
1046         } engine[I915_NUM_ENGINES];
1047
1048         struct drm_i915_error_buffer {
1049                 u32 size;
1050                 u32 name;
1051                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1052                 u64 gtt_offset;
1053                 u32 read_domains;
1054                 u32 write_domain;
1055                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1056                 u32 tiling:2;
1057                 u32 dirty:1;
1058                 u32 purgeable:1;
1059                 u32 userptr:1;
1060                 s32 engine:4;
1061                 u32 cache_level:3;
1062         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1063         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1064         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1065 };
1066
1067 enum i915_cache_level {
1068         I915_CACHE_NONE = 0,
1069         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1070         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1071                               caches, eg sampler/render caches, and the
1072                               large Last-Level-Cache. LLC is coherent with
1073                               the CPU, but L3 is only visible to the GPU. */
1074         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1075 };
1076
1077 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1078
1079 enum fb_op_origin {
1080         ORIGIN_GTT,
1081         ORIGIN_CPU,
1082         ORIGIN_CS,
1083         ORIGIN_FLIP,
1084         ORIGIN_DIRTYFB,
1085 };
1086
1087 struct intel_fbc {
1088         /* This is always the inner lock when overlapping with struct_mutex and
1089          * it's the outer lock when overlapping with stolen_lock. */
1090         struct mutex lock;
1091         unsigned threshold;
1092         unsigned int possible_framebuffer_bits;
1093         unsigned int busy_bits;
1094         unsigned int visible_pipes_mask;
1095         struct intel_crtc *crtc;
1096
1097         struct drm_mm_node compressed_fb;
1098         struct drm_mm_node *compressed_llb;
1099
1100         bool false_color;
1101
1102         bool enabled;
1103         bool active;
1104
1105         bool underrun_detected;
1106         struct work_struct underrun_work;
1107
1108         struct intel_fbc_state_cache {
1109                 struct i915_vma *vma;
1110
1111                 struct {
1112                         unsigned int mode_flags;
1113                         uint32_t hsw_bdw_pixel_rate;
1114                 } crtc;
1115
1116                 struct {
1117                         unsigned int rotation;
1118                         int src_w;
1119                         int src_h;
1120                         bool visible;
1121                 } plane;
1122
1123                 struct {
1124                         const struct drm_format_info *format;
1125                         unsigned int stride;
1126                 } fb;
1127         } state_cache;
1128
1129         struct intel_fbc_reg_params {
1130                 struct i915_vma *vma;
1131
1132                 struct {
1133                         enum pipe pipe;
1134                         enum plane plane;
1135                         unsigned int fence_y_offset;
1136                 } crtc;
1137
1138                 struct {
1139                         const struct drm_format_info *format;
1140                         unsigned int stride;
1141                 } fb;
1142
1143                 int cfb_size;
1144         } params;
1145
1146         struct intel_fbc_work {
1147                 bool scheduled;
1148                 u32 scheduled_vblank;
1149                 struct work_struct work;
1150         } work;
1151
1152         const char *no_fbc_reason;
1153 };
1154
1155 /*
1156  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1157  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1158  * parsing for same resolution.
1159  */
1160 enum drrs_refresh_rate_type {
1161         DRRS_HIGH_RR,
1162         DRRS_LOW_RR,
1163         DRRS_MAX_RR, /* RR count */
1164 };
1165
1166 enum drrs_support_type {
1167         DRRS_NOT_SUPPORTED = 0,
1168         STATIC_DRRS_SUPPORT = 1,
1169         SEAMLESS_DRRS_SUPPORT = 2
1170 };
1171
1172 struct intel_dp;
1173 struct i915_drrs {
1174         struct mutex mutex;
1175         struct delayed_work work;
1176         struct intel_dp *dp;
1177         unsigned busy_frontbuffer_bits;
1178         enum drrs_refresh_rate_type refresh_rate_type;
1179         enum drrs_support_type type;
1180 };
1181
1182 struct i915_psr {
1183         struct mutex lock;
1184         bool sink_support;
1185         bool source_ok;
1186         struct intel_dp *enabled;
1187         bool active;
1188         struct delayed_work work;
1189         unsigned busy_frontbuffer_bits;
1190         bool psr2_support;
1191         bool aux_frame_sync;
1192         bool link_standby;
1193         bool y_cord_support;
1194         bool colorimetry_support;
1195         bool alpm;
1196 };
1197
1198 enum intel_pch {
1199         PCH_NONE = 0,   /* No PCH present */
1200         PCH_IBX,        /* Ibexpeak PCH */
1201         PCH_CPT,        /* Cougarpoint PCH */
1202         PCH_LPT,        /* Lynxpoint PCH */
1203         PCH_SPT,        /* Sunrisepoint PCH */
1204         PCH_KBP,        /* Kabypoint PCH */
1205         PCH_NOP,
1206 };
1207
1208 enum intel_sbi_destination {
1209         SBI_ICLK,
1210         SBI_MPHY,
1211 };
1212
1213 #define QUIRK_PIPEA_FORCE (1<<0)
1214 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1215 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1216 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1217 #define QUIRK_PIPEB_FORCE (1<<4)
1218 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1219
1220 struct intel_fbdev;
1221 struct intel_fbc_work;
1222
1223 struct intel_gmbus {
1224         struct i2c_adapter adapter;
1225 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1226         u32 force_bit;
1227         u32 reg0;
1228         i915_reg_t gpio_reg;
1229         struct i2c_algo_bit_data bit_algo;
1230         struct drm_i915_private *dev_priv;
1231 };
1232
1233 struct i915_suspend_saved_registers {
1234         u32 saveDSPARB;
1235         u32 saveFBC_CONTROL;
1236         u32 saveCACHE_MODE_0;
1237         u32 saveMI_ARB_STATE;
1238         u32 saveSWF0[16];
1239         u32 saveSWF1[16];
1240         u32 saveSWF3[3];
1241         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1242         u32 savePCH_PORT_HOTPLUG;
1243         u16 saveGCDGMBUS;
1244 };
1245
1246 struct vlv_s0ix_state {
1247         /* GAM */
1248         u32 wr_watermark;
1249         u32 gfx_prio_ctrl;
1250         u32 arb_mode;
1251         u32 gfx_pend_tlb0;
1252         u32 gfx_pend_tlb1;
1253         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1254         u32 media_max_req_count;
1255         u32 gfx_max_req_count;
1256         u32 render_hwsp;
1257         u32 ecochk;
1258         u32 bsd_hwsp;
1259         u32 blt_hwsp;
1260         u32 tlb_rd_addr;
1261
1262         /* MBC */
1263         u32 g3dctl;
1264         u32 gsckgctl;
1265         u32 mbctl;
1266
1267         /* GCP */
1268         u32 ucgctl1;
1269         u32 ucgctl3;
1270         u32 rcgctl1;
1271         u32 rcgctl2;
1272         u32 rstctl;
1273         u32 misccpctl;
1274
1275         /* GPM */
1276         u32 gfxpause;
1277         u32 rpdeuhwtc;
1278         u32 rpdeuc;
1279         u32 ecobus;
1280         u32 pwrdwnupctl;
1281         u32 rp_down_timeout;
1282         u32 rp_deucsw;
1283         u32 rcubmabdtmr;
1284         u32 rcedata;
1285         u32 spare2gh;
1286
1287         /* Display 1 CZ domain */
1288         u32 gt_imr;
1289         u32 gt_ier;
1290         u32 pm_imr;
1291         u32 pm_ier;
1292         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1293
1294         /* GT SA CZ domain */
1295         u32 tilectl;
1296         u32 gt_fifoctl;
1297         u32 gtlc_wake_ctrl;
1298         u32 gtlc_survive;
1299         u32 pmwgicz;
1300
1301         /* Display 2 CZ domain */
1302         u32 gu_ctl0;
1303         u32 gu_ctl1;
1304         u32 pcbr;
1305         u32 clock_gate_dis2;
1306 };
1307
1308 struct intel_rps_ei {
1309         u32 cz_clock;
1310         u32 render_c0;
1311         u32 media_c0;
1312 };
1313
1314 struct intel_gen6_power_mgmt {
1315         /*
1316          * work, interrupts_enabled and pm_iir are protected by
1317          * dev_priv->irq_lock
1318          */
1319         struct work_struct work;
1320         bool interrupts_enabled;
1321         u32 pm_iir;
1322
1323         /* PM interrupt bits that should never be masked */
1324         u32 pm_intr_keep;
1325
1326         /* Frequencies are stored in potentially platform dependent multiples.
1327          * In other words, *_freq needs to be multiplied by X to be interesting.
1328          * Soft limits are those which are used for the dynamic reclocking done
1329          * by the driver (raise frequencies under heavy loads, and lower for
1330          * lighter loads). Hard limits are those imposed by the hardware.
1331          *
1332          * A distinction is made for overclocking, which is never enabled by
1333          * default, and is considered to be above the hard limit if it's
1334          * possible at all.
1335          */
1336         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1337         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1338         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1339         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1340         u8 min_freq;            /* AKA RPn. Minimum frequency */
1341         u8 boost_freq;          /* Frequency to request when wait boosting */
1342         u8 idle_freq;           /* Frequency to request when we are idle */
1343         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1344         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1345         u8 rp0_freq;            /* Non-overclocked max frequency. */
1346         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1347
1348         u8 up_threshold; /* Current %busy required to uplock */
1349         u8 down_threshold; /* Current %busy required to downclock */
1350
1351         int last_adj;
1352         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1353
1354         spinlock_t client_lock;
1355         struct list_head clients;
1356         bool client_boost;
1357
1358         bool enabled;
1359         struct delayed_work autoenable_work;
1360         unsigned boosts;
1361
1362         /* manual wa residency calculations */
1363         struct intel_rps_ei up_ei, down_ei;
1364
1365         /*
1366          * Protects RPS/RC6 register access and PCU communication.
1367          * Must be taken after struct_mutex if nested. Note that
1368          * this lock may be held for long periods of time when
1369          * talking to hw - so only take it when talking to hw!
1370          */
1371         struct mutex hw_lock;
1372 };
1373
1374 /* defined intel_pm.c */
1375 extern spinlock_t mchdev_lock;
1376
1377 struct intel_ilk_power_mgmt {
1378         u8 cur_delay;
1379         u8 min_delay;
1380         u8 max_delay;
1381         u8 fmax;
1382         u8 fstart;
1383
1384         u64 last_count1;
1385         unsigned long last_time1;
1386         unsigned long chipset_power;
1387         u64 last_count2;
1388         u64 last_time2;
1389         unsigned long gfx_power;
1390         u8 corr;
1391
1392         int c_m;
1393         int r_t;
1394 };
1395
1396 struct drm_i915_private;
1397 struct i915_power_well;
1398
1399 struct i915_power_well_ops {
1400         /*
1401          * Synchronize the well's hw state to match the current sw state, for
1402          * example enable/disable it based on the current refcount. Called
1403          * during driver init and resume time, possibly after first calling
1404          * the enable/disable handlers.
1405          */
1406         void (*sync_hw)(struct drm_i915_private *dev_priv,
1407                         struct i915_power_well *power_well);
1408         /*
1409          * Enable the well and resources that depend on it (for example
1410          * interrupts located on the well). Called after the 0->1 refcount
1411          * transition.
1412          */
1413         void (*enable)(struct drm_i915_private *dev_priv,
1414                        struct i915_power_well *power_well);
1415         /*
1416          * Disable the well and resources that depend on it. Called after
1417          * the 1->0 refcount transition.
1418          */
1419         void (*disable)(struct drm_i915_private *dev_priv,
1420                         struct i915_power_well *power_well);
1421         /* Returns the hw enabled state. */
1422         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1423                            struct i915_power_well *power_well);
1424 };
1425
1426 /* Power well structure for haswell */
1427 struct i915_power_well {
1428         const char *name;
1429         bool always_on;
1430         /* power well enable/disable usage count */
1431         int count;
1432         /* cached hw enabled state */
1433         bool hw_enabled;
1434         u64 domains;
1435         /* unique identifier for this power well */
1436         unsigned long id;
1437         /*
1438          * Arbitraty data associated with this power well. Platform and power
1439          * well specific.
1440          */
1441         unsigned long data;
1442         const struct i915_power_well_ops *ops;
1443 };
1444
1445 struct i915_power_domains {
1446         /*
1447          * Power wells needed for initialization at driver init and suspend
1448          * time are on. They are kept on until after the first modeset.
1449          */
1450         bool init_power_on;
1451         bool initializing;
1452         int power_well_count;
1453
1454         struct mutex lock;
1455         int domain_use_count[POWER_DOMAIN_NUM];
1456         struct i915_power_well *power_wells;
1457 };
1458
1459 #define MAX_L3_SLICES 2
1460 struct intel_l3_parity {
1461         u32 *remap_info[MAX_L3_SLICES];
1462         struct work_struct error_work;
1463         int which_slice;
1464 };
1465
1466 struct i915_gem_mm {
1467         /** Memory allocator for GTT stolen memory */
1468         struct drm_mm stolen;
1469         /** Protects the usage of the GTT stolen memory allocator. This is
1470          * always the inner lock when overlapping with struct_mutex. */
1471         struct mutex stolen_lock;
1472
1473         /** List of all objects in gtt_space. Used to restore gtt
1474          * mappings on resume */
1475         struct list_head bound_list;
1476         /**
1477          * List of objects which are not bound to the GTT (thus
1478          * are idle and not used by the GPU). These objects may or may
1479          * not actually have any pages attached.
1480          */
1481         struct list_head unbound_list;
1482
1483         /** List of all objects in gtt_space, currently mmaped by userspace.
1484          * All objects within this list must also be on bound_list.
1485          */
1486         struct list_head userfault_list;
1487
1488         /**
1489          * List of objects which are pending destruction.
1490          */
1491         struct llist_head free_list;
1492         struct work_struct free_work;
1493
1494         /** Usable portion of the GTT for GEM */
1495         dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1496
1497         /** PPGTT used for aliasing the PPGTT with the GTT */
1498         struct i915_hw_ppgtt *aliasing_ppgtt;
1499
1500         struct notifier_block oom_notifier;
1501         struct notifier_block vmap_notifier;
1502         struct shrinker shrinker;
1503
1504         /** LRU list of objects with fence regs on them. */
1505         struct list_head fence_list;
1506
1507         /**
1508          * Are we in a non-interruptible section of code like
1509          * modesetting?
1510          */
1511         bool interruptible;
1512
1513         /* the indicator for dispatch video commands on two BSD rings */
1514         atomic_t bsd_engine_dispatch_index;
1515
1516         /** Bit 6 swizzling required for X tiling */
1517         uint32_t bit_6_swizzle_x;
1518         /** Bit 6 swizzling required for Y tiling */
1519         uint32_t bit_6_swizzle_y;
1520
1521         /* accounting, useful for userland debugging */
1522         spinlock_t object_stat_lock;
1523         u64 object_memory;
1524         u32 object_count;
1525 };
1526
1527 struct drm_i915_error_state_buf {
1528         struct drm_i915_private *i915;
1529         unsigned bytes;
1530         unsigned size;
1531         int err;
1532         u8 *buf;
1533         loff_t start;
1534         loff_t pos;
1535 };
1536
1537 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1538 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1539
1540 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1541 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1542
1543 struct i915_gpu_error {
1544         /* For hangcheck timer */
1545 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1546 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1547
1548         struct delayed_work hangcheck_work;
1549
1550         /* For reset and error_state handling. */
1551         spinlock_t lock;
1552         /* Protected by the above dev->gpu_error.lock. */
1553         struct i915_gpu_state *first_error;
1554
1555         unsigned long missed_irq_rings;
1556
1557         /**
1558          * State variable controlling the reset flow and count
1559          *
1560          * This is a counter which gets incremented when reset is triggered,
1561          *
1562          * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1563          * meaning that any waiters holding onto the struct_mutex should
1564          * relinquish the lock immediately in order for the reset to start.
1565          *
1566          * If reset is not completed succesfully, the I915_WEDGE bit is
1567          * set meaning that hardware is terminally sour and there is no
1568          * recovery. All waiters on the reset_queue will be woken when
1569          * that happens.
1570          *
1571          * This counter is used by the wait_seqno code to notice that reset
1572          * event happened and it needs to restart the entire ioctl (since most
1573          * likely the seqno it waited for won't ever signal anytime soon).
1574          *
1575          * This is important for lock-free wait paths, where no contended lock
1576          * naturally enforces the correct ordering between the bail-out of the
1577          * waiter and the gpu reset work code.
1578          */
1579         unsigned long reset_count;
1580
1581         unsigned long flags;
1582 #define I915_RESET_IN_PROGRESS  0
1583 #define I915_WEDGED             (BITS_PER_LONG - 1)
1584
1585         /**
1586          * Waitqueue to signal when a hang is detected. Used to for waiters
1587          * to release the struct_mutex for the reset to procede.
1588          */
1589         wait_queue_head_t wait_queue;
1590
1591         /**
1592          * Waitqueue to signal when the reset has completed. Used by clients
1593          * that wait for dev_priv->mm.wedged to settle.
1594          */
1595         wait_queue_head_t reset_queue;
1596
1597         /* For missed irq/seqno simulation. */
1598         unsigned long test_irq_rings;
1599 };
1600
1601 enum modeset_restore {
1602         MODESET_ON_LID_OPEN,
1603         MODESET_DONE,
1604         MODESET_SUSPENDED,
1605 };
1606
1607 #define DP_AUX_A 0x40
1608 #define DP_AUX_B 0x10
1609 #define DP_AUX_C 0x20
1610 #define DP_AUX_D 0x30
1611
1612 #define DDC_PIN_B  0x05
1613 #define DDC_PIN_C  0x04
1614 #define DDC_PIN_D  0x06
1615
1616 struct ddi_vbt_port_info {
1617         /*
1618          * This is an index in the HDMI/DVI DDI buffer translation table.
1619          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1620          * populate this field.
1621          */
1622 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1623         uint8_t hdmi_level_shift;
1624
1625         uint8_t supports_dvi:1;
1626         uint8_t supports_hdmi:1;
1627         uint8_t supports_dp:1;
1628         uint8_t supports_edp:1;
1629
1630         uint8_t alternate_aux_channel;
1631         uint8_t alternate_ddc_pin;
1632
1633         uint8_t dp_boost_level;
1634         uint8_t hdmi_boost_level;
1635 };
1636
1637 enum psr_lines_to_wait {
1638         PSR_0_LINES_TO_WAIT = 0,
1639         PSR_1_LINE_TO_WAIT,
1640         PSR_4_LINES_TO_WAIT,
1641         PSR_8_LINES_TO_WAIT
1642 };
1643
1644 struct intel_vbt_data {
1645         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1646         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1647
1648         /* Feature bits */
1649         unsigned int int_tv_support:1;
1650         unsigned int lvds_dither:1;
1651         unsigned int lvds_vbt:1;
1652         unsigned int int_crt_support:1;
1653         unsigned int lvds_use_ssc:1;
1654         unsigned int display_clock_mode:1;
1655         unsigned int fdi_rx_polarity_inverted:1;
1656         unsigned int panel_type:4;
1657         int lvds_ssc_freq;
1658         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1659
1660         enum drrs_support_type drrs_type;
1661
1662         struct {
1663                 int rate;
1664                 int lanes;
1665                 int preemphasis;
1666                 int vswing;
1667                 bool low_vswing;
1668                 bool initialized;
1669                 bool support;
1670                 int bpp;
1671                 struct edp_power_seq pps;
1672         } edp;
1673
1674         struct {
1675                 bool full_link;
1676                 bool require_aux_wakeup;
1677                 int idle_frames;
1678                 enum psr_lines_to_wait lines_to_wait;
1679                 int tp1_wakeup_time;
1680                 int tp2_tp3_wakeup_time;
1681         } psr;
1682
1683         struct {
1684                 u16 pwm_freq_hz;
1685                 bool present;
1686                 bool active_low_pwm;
1687                 u8 min_brightness;      /* min_brightness/255 of max */
1688                 u8 controller;          /* brightness controller number */
1689                 enum intel_backlight_type type;
1690         } backlight;
1691
1692         /* MIPI DSI */
1693         struct {
1694                 u16 panel_id;
1695                 struct mipi_config *config;
1696                 struct mipi_pps_data *pps;
1697                 u8 seq_version;
1698                 u32 size;
1699                 u8 *data;
1700                 const u8 *sequence[MIPI_SEQ_MAX];
1701         } dsi;
1702
1703         int crt_ddc_pin;
1704
1705         int child_dev_num;
1706         union child_device_config *child_dev;
1707
1708         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1709         struct sdvo_device_mapping sdvo_mappings[2];
1710 };
1711
1712 enum intel_ddb_partitioning {
1713         INTEL_DDB_PART_1_2,
1714         INTEL_DDB_PART_5_6, /* IVB+ */
1715 };
1716
1717 struct intel_wm_level {
1718         bool enable;
1719         uint32_t pri_val;
1720         uint32_t spr_val;
1721         uint32_t cur_val;
1722         uint32_t fbc_val;
1723 };
1724
1725 struct ilk_wm_values {
1726         uint32_t wm_pipe[3];
1727         uint32_t wm_lp[3];
1728         uint32_t wm_lp_spr[3];
1729         uint32_t wm_linetime[3];
1730         bool enable_fbc_wm;
1731         enum intel_ddb_partitioning partitioning;
1732 };
1733
1734 struct vlv_pipe_wm {
1735         uint16_t plane[I915_MAX_PLANES];
1736 };
1737
1738 struct vlv_sr_wm {
1739         uint16_t plane;
1740         uint16_t cursor;
1741 };
1742
1743 struct vlv_wm_ddl_values {
1744         uint8_t plane[I915_MAX_PLANES];
1745 };
1746
1747 struct vlv_wm_values {
1748         struct vlv_pipe_wm pipe[3];
1749         struct vlv_sr_wm sr;
1750         struct vlv_wm_ddl_values ddl[3];
1751         uint8_t level;
1752         bool cxsr;
1753 };
1754
1755 struct skl_ddb_entry {
1756         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1757 };
1758
1759 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1760 {
1761         return entry->end - entry->start;
1762 }
1763
1764 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1765                                        const struct skl_ddb_entry *e2)
1766 {
1767         if (e1->start == e2->start && e1->end == e2->end)
1768                 return true;
1769
1770         return false;
1771 }
1772
1773 struct skl_ddb_allocation {
1774         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1775         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1776 };
1777
1778 struct skl_wm_values {
1779         unsigned dirty_pipes;
1780         struct skl_ddb_allocation ddb;
1781 };
1782
1783 struct skl_wm_level {
1784         bool plane_en;
1785         uint16_t plane_res_b;
1786         uint8_t plane_res_l;
1787 };
1788
1789 /*
1790  * This struct helps tracking the state needed for runtime PM, which puts the
1791  * device in PCI D3 state. Notice that when this happens, nothing on the
1792  * graphics device works, even register access, so we don't get interrupts nor
1793  * anything else.
1794  *
1795  * Every piece of our code that needs to actually touch the hardware needs to
1796  * either call intel_runtime_pm_get or call intel_display_power_get with the
1797  * appropriate power domain.
1798  *
1799  * Our driver uses the autosuspend delay feature, which means we'll only really
1800  * suspend if we stay with zero refcount for a certain amount of time. The
1801  * default value is currently very conservative (see intel_runtime_pm_enable), but
1802  * it can be changed with the standard runtime PM files from sysfs.
1803  *
1804  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1805  * goes back to false exactly before we reenable the IRQs. We use this variable
1806  * to check if someone is trying to enable/disable IRQs while they're supposed
1807  * to be disabled. This shouldn't happen and we'll print some error messages in
1808  * case it happens.
1809  *
1810  * For more, read the Documentation/power/runtime_pm.txt.
1811  */
1812 struct i915_runtime_pm {
1813         atomic_t wakeref_count;
1814         bool suspended;
1815         bool irqs_enabled;
1816 };
1817
1818 enum intel_pipe_crc_source {
1819         INTEL_PIPE_CRC_SOURCE_NONE,
1820         INTEL_PIPE_CRC_SOURCE_PLANE1,
1821         INTEL_PIPE_CRC_SOURCE_PLANE2,
1822         INTEL_PIPE_CRC_SOURCE_PF,
1823         INTEL_PIPE_CRC_SOURCE_PIPE,
1824         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1825         INTEL_PIPE_CRC_SOURCE_TV,
1826         INTEL_PIPE_CRC_SOURCE_DP_B,
1827         INTEL_PIPE_CRC_SOURCE_DP_C,
1828         INTEL_PIPE_CRC_SOURCE_DP_D,
1829         INTEL_PIPE_CRC_SOURCE_AUTO,
1830         INTEL_PIPE_CRC_SOURCE_MAX,
1831 };
1832
1833 struct intel_pipe_crc_entry {
1834         uint32_t frame;
1835         uint32_t crc[5];
1836 };
1837
1838 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1839 struct intel_pipe_crc {
1840         spinlock_t lock;
1841         bool opened;            /* exclusive access to the result file */
1842         struct intel_pipe_crc_entry *entries;
1843         enum intel_pipe_crc_source source;
1844         int head, tail;
1845         wait_queue_head_t wq;
1846         int skipped;
1847 };
1848
1849 struct i915_frontbuffer_tracking {
1850         spinlock_t lock;
1851
1852         /*
1853          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1854          * scheduled flips.
1855          */
1856         unsigned busy_bits;
1857         unsigned flip_bits;
1858 };
1859
1860 struct i915_wa_reg {
1861         i915_reg_t addr;
1862         u32 value;
1863         /* bitmask representing WA bits */
1864         u32 mask;
1865 };
1866
1867 /*
1868  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1869  * allowing it for RCS as we don't foresee any requirement of having
1870  * a whitelist for other engines. When it is really required for
1871  * other engines then the limit need to be increased.
1872  */
1873 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1874
1875 struct i915_workarounds {
1876         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1877         u32 count;
1878         u32 hw_whitelist_count[I915_NUM_ENGINES];
1879 };
1880
1881 struct i915_virtual_gpu {
1882         bool active;
1883 };
1884
1885 /* used in computing the new watermarks state */
1886 struct intel_wm_config {
1887         unsigned int num_pipes_active;
1888         bool sprites_enabled;
1889         bool sprites_scaled;
1890 };
1891
1892 struct i915_oa_format {
1893         u32 format;
1894         int size;
1895 };
1896
1897 struct i915_oa_reg {
1898         i915_reg_t addr;
1899         u32 value;
1900 };
1901
1902 struct i915_perf_stream;
1903
1904 /**
1905  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1906  */
1907 struct i915_perf_stream_ops {
1908         /**
1909          * @enable: Enables the collection of HW samples, either in response to
1910          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1911          * without `I915_PERF_FLAG_DISABLED`.
1912          */
1913         void (*enable)(struct i915_perf_stream *stream);
1914
1915         /**
1916          * @disable: Disables the collection of HW samples, either in response
1917          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1918          * the stream.
1919          */
1920         void (*disable)(struct i915_perf_stream *stream);
1921
1922         /**
1923          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1924          * once there is something ready to read() for the stream
1925          */
1926         void (*poll_wait)(struct i915_perf_stream *stream,
1927                           struct file *file,
1928                           poll_table *wait);
1929
1930         /**
1931          * @wait_unlocked: For handling a blocking read, wait until there is
1932          * something to ready to read() for the stream. E.g. wait on the same
1933          * wait queue that would be passed to poll_wait().
1934          */
1935         int (*wait_unlocked)(struct i915_perf_stream *stream);
1936
1937         /**
1938          * @read: Copy buffered metrics as records to userspace
1939          * **buf**: the userspace, destination buffer
1940          * **count**: the number of bytes to copy, requested by userspace
1941          * **offset**: zero at the start of the read, updated as the read
1942          * proceeds, it represents how many bytes have been copied so far and
1943          * the buffer offset for copying the next record.
1944          *
1945          * Copy as many buffered i915 perf samples and records for this stream
1946          * to userspace as will fit in the given buffer.
1947          *
1948          * Only write complete records; returning -%ENOSPC if there isn't room
1949          * for a complete record.
1950          *
1951          * Return any error condition that results in a short read such as
1952          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1953          * returning to userspace.
1954          */
1955         int (*read)(struct i915_perf_stream *stream,
1956                     char __user *buf,
1957                     size_t count,
1958                     size_t *offset);
1959
1960         /**
1961          * @destroy: Cleanup any stream specific resources.
1962          *
1963          * The stream will always be disabled before this is called.
1964          */
1965         void (*destroy)(struct i915_perf_stream *stream);
1966 };
1967
1968 /**
1969  * struct i915_perf_stream - state for a single open stream FD
1970  */
1971 struct i915_perf_stream {
1972         /**
1973          * @dev_priv: i915 drm device
1974          */
1975         struct drm_i915_private *dev_priv;
1976
1977         /**
1978          * @link: Links the stream into ``&drm_i915_private->streams``
1979          */
1980         struct list_head link;
1981
1982         /**
1983          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1984          * properties given when opening a stream, representing the contents
1985          * of a single sample as read() by userspace.
1986          */
1987         u32 sample_flags;
1988
1989         /**
1990          * @sample_size: Considering the configured contents of a sample
1991          * combined with the required header size, this is the total size
1992          * of a single sample record.
1993          */
1994         int sample_size;
1995
1996         /**
1997          * @ctx: %NULL if measuring system-wide across all contexts or a
1998          * specific context that is being monitored.
1999          */
2000         struct i915_gem_context *ctx;
2001
2002         /**
2003          * @enabled: Whether the stream is currently enabled, considering
2004          * whether the stream was opened in a disabled state and based
2005          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2006          */
2007         bool enabled;
2008
2009         /**
2010          * @ops: The callbacks providing the implementation of this specific
2011          * type of configured stream.
2012          */
2013         const struct i915_perf_stream_ops *ops;
2014 };
2015
2016 /**
2017  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2018  */
2019 struct i915_oa_ops {
2020         /**
2021          * @init_oa_buffer: Resets the head and tail pointers of the
2022          * circular buffer for periodic OA reports.
2023          *
2024          * Called when first opening a stream for OA metrics, but also may be
2025          * called in response to an OA buffer overflow or other error
2026          * condition.
2027          *
2028          * Note it may be necessary to clear the full OA buffer here as part of
2029          * maintaining the invariable that new reports must be written to
2030          * zeroed memory for us to be able to reliable detect if an expected
2031          * report has not yet landed in memory.  (At least on Haswell the OA
2032          * buffer tail pointer is not synchronized with reports being visible
2033          * to the CPU)
2034          */
2035         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2036
2037         /**
2038          * @enable_metric_set: Applies any MUX configuration to set up the
2039          * Boolean and Custom (B/C) counters that are part of the counter
2040          * reports being sampled. May apply system constraints such as
2041          * disabling EU clock gating as required.
2042          */
2043         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2044
2045         /**
2046          * @disable_metric_set: Remove system constraints associated with using
2047          * the OA unit.
2048          */
2049         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2050
2051         /**
2052          * @oa_enable: Enable periodic sampling
2053          */
2054         void (*oa_enable)(struct drm_i915_private *dev_priv);
2055
2056         /**
2057          * @oa_disable: Disable periodic sampling
2058          */
2059         void (*oa_disable)(struct drm_i915_private *dev_priv);
2060
2061         /**
2062          * @read: Copy data from the circular OA buffer into a given userspace
2063          * buffer.
2064          */
2065         int (*read)(struct i915_perf_stream *stream,
2066                     char __user *buf,
2067                     size_t count,
2068                     size_t *offset);
2069
2070         /**
2071          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2072          *
2073          * This is either called via fops or the poll check hrtimer (atomic
2074          * ctx) without any locks taken.
2075          *
2076          * It's safe to read OA config state here unlocked, assuming that this
2077          * is only called while the stream is enabled, while the global OA
2078          * configuration can't be modified.
2079          *
2080          * Efficiency is more important than avoiding some false positives
2081          * here, which will be handled gracefully - likely resulting in an
2082          * %EAGAIN error for userspace.
2083          */
2084         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2085 };
2086
2087 struct intel_cdclk_state {
2088         unsigned int cdclk, vco, ref;
2089 };
2090
2091 struct drm_i915_private {
2092         struct drm_device drm;
2093
2094         struct kmem_cache *objects;
2095         struct kmem_cache *vmas;
2096         struct kmem_cache *requests;
2097         struct kmem_cache *dependencies;
2098
2099         const struct intel_device_info info;
2100
2101         void __iomem *regs;
2102
2103         struct intel_uncore uncore;
2104
2105         struct i915_virtual_gpu vgpu;
2106
2107         struct intel_gvt *gvt;
2108
2109         struct intel_huc huc;
2110         struct intel_guc guc;
2111
2112         struct intel_csr csr;
2113
2114         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2115
2116         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2117          * controller on different i2c buses. */
2118         struct mutex gmbus_mutex;
2119
2120         /**
2121          * Base address of the gmbus and gpio block.
2122          */
2123         uint32_t gpio_mmio_base;
2124
2125         /* MMIO base address for MIPI regs */
2126         uint32_t mipi_mmio_base;
2127
2128         uint32_t psr_mmio_base;
2129
2130         uint32_t pps_mmio_base;
2131
2132         wait_queue_head_t gmbus_wait_queue;
2133
2134         struct pci_dev *bridge_dev;
2135         struct i915_gem_context *kernel_context;
2136         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2137         struct i915_vma *semaphore;
2138
2139         struct drm_dma_handle *status_page_dmah;
2140         struct resource mch_res;
2141
2142         /* protects the irq masks */
2143         spinlock_t irq_lock;
2144
2145         /* protects the mmio flip data */
2146         spinlock_t mmio_flip_lock;
2147
2148         bool display_irqs_enabled;
2149
2150         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2151         struct pm_qos_request pm_qos;
2152
2153         /* Sideband mailbox protection */
2154         struct mutex sb_lock;
2155
2156         /** Cached value of IMR to avoid reads in updating the bitfield */
2157         union {
2158                 u32 irq_mask;
2159                 u32 de_irq_mask[I915_MAX_PIPES];
2160         };
2161         u32 gt_irq_mask;
2162         u32 pm_imr;
2163         u32 pm_ier;
2164         u32 pm_rps_events;
2165         u32 pm_guc_events;
2166         u32 pipestat_irq_mask[I915_MAX_PIPES];
2167
2168         struct i915_hotplug hotplug;
2169         struct intel_fbc fbc;
2170         struct i915_drrs drrs;
2171         struct intel_opregion opregion;
2172         struct intel_vbt_data vbt;
2173
2174         bool preserve_bios_swizzle;
2175
2176         /* overlay */
2177         struct intel_overlay *overlay;
2178
2179         /* backlight registers and fields in struct intel_panel */
2180         struct mutex backlight_lock;
2181
2182         /* LVDS info */
2183         bool no_aux_handshake;
2184
2185         /* protects panel power sequencer state */
2186         struct mutex pps_mutex;
2187
2188         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2189         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2190
2191         unsigned int fsb_freq, mem_freq, is_ddr3;
2192         unsigned int skl_preferred_vco_freq;
2193         unsigned int max_cdclk_freq;
2194
2195         unsigned int max_dotclk_freq;
2196         unsigned int rawclk_freq;
2197         unsigned int hpll_freq;
2198         unsigned int czclk_freq;
2199
2200         struct {
2201                 /*
2202                  * The current logical cdclk state.
2203                  * See intel_atomic_state.cdclk.logical
2204                  *
2205                  * For reading holding any crtc lock is sufficient,
2206                  * for writing must hold all of them.
2207                  */
2208                 struct intel_cdclk_state logical;
2209                 /*
2210                  * The current actual cdclk state.
2211                  * See intel_atomic_state.cdclk.actual
2212                  */
2213                 struct intel_cdclk_state actual;
2214                 /* The current hardware cdclk state */
2215                 struct intel_cdclk_state hw;
2216         } cdclk;
2217
2218         /**
2219          * wq - Driver workqueue for GEM.
2220          *
2221          * NOTE: Work items scheduled here are not allowed to grab any modeset
2222          * locks, for otherwise the flushing done in the pageflip code will
2223          * result in deadlocks.
2224          */
2225         struct workqueue_struct *wq;
2226
2227         /* Display functions */
2228         struct drm_i915_display_funcs display;
2229
2230         /* PCH chipset type */
2231         enum intel_pch pch_type;
2232         unsigned short pch_id;
2233
2234         unsigned long quirks;
2235
2236         enum modeset_restore modeset_restore;
2237         struct mutex modeset_restore_lock;
2238         struct drm_atomic_state *modeset_restore_state;
2239         struct drm_modeset_acquire_ctx reset_ctx;
2240
2241         struct list_head vm_list; /* Global list of all address spaces */
2242         struct i915_ggtt ggtt; /* VM representing the global address space */
2243
2244         struct i915_gem_mm mm;
2245         DECLARE_HASHTABLE(mm_structs, 7);
2246         struct mutex mm_lock;
2247
2248         /* The hw wants to have a stable context identifier for the lifetime
2249          * of the context (for OA, PASID, faults, etc). This is limited
2250          * in execlists to 21 bits.
2251          */
2252         struct ida context_hw_ida;
2253 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2254
2255         /* Kernel Modesetting */
2256
2257         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2258         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2259         wait_queue_head_t pending_flip_queue;
2260
2261 #ifdef CONFIG_DEBUG_FS
2262         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2263 #endif
2264
2265         /* dpll and cdclk state is protected by connection_mutex */
2266         int num_shared_dpll;
2267         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2268         const struct intel_dpll_mgr *dpll_mgr;
2269
2270         /*
2271          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2272          * Must be global rather than per dpll, because on some platforms
2273          * plls share registers.
2274          */
2275         struct mutex dpll_lock;
2276
2277         unsigned int active_crtcs;
2278         unsigned int min_pixclk[I915_MAX_PIPES];
2279
2280         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2281
2282         struct i915_workarounds workarounds;
2283
2284         struct i915_frontbuffer_tracking fb_tracking;
2285
2286         struct intel_atomic_helper {
2287                 struct llist_head free_list;
2288                 struct work_struct free_work;
2289         } atomic_helper;
2290
2291         u16 orig_clock;
2292
2293         bool mchbar_need_disable;
2294
2295         struct intel_l3_parity l3_parity;
2296
2297         /* Cannot be determined by PCIID. You must always read a register. */
2298         u32 edram_cap;
2299
2300         /* gen6+ rps state */
2301         struct intel_gen6_power_mgmt rps;
2302
2303         /* ilk-only ips/rps state. Everything in here is protected by the global
2304          * mchdev_lock in intel_pm.c */
2305         struct intel_ilk_power_mgmt ips;
2306
2307         struct i915_power_domains power_domains;
2308
2309         struct i915_psr psr;
2310
2311         struct i915_gpu_error gpu_error;
2312
2313         struct drm_i915_gem_object *vlv_pctx;
2314
2315 #ifdef CONFIG_DRM_FBDEV_EMULATION
2316         /* list of fbdev register on this device */
2317         struct intel_fbdev *fbdev;
2318         struct work_struct fbdev_suspend_work;
2319 #endif
2320
2321         struct drm_property *broadcast_rgb_property;
2322         struct drm_property *force_audio_property;
2323
2324         /* hda/i915 audio component */
2325         struct i915_audio_component *audio_component;
2326         bool audio_component_registered;
2327         /**
2328          * av_mutex - mutex for audio/video sync
2329          *
2330          */
2331         struct mutex av_mutex;
2332
2333         uint32_t hw_context_size;
2334         struct list_head context_list;
2335
2336         u32 fdi_rx_config;
2337
2338         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2339         u32 chv_phy_control;
2340         /*
2341          * Shadows for CHV DPLL_MD regs to keep the state
2342          * checker somewhat working in the presence hardware
2343          * crappiness (can't read out DPLL_MD for pipes B & C).
2344          */
2345         u32 chv_dpll_md[I915_MAX_PIPES];
2346         u32 bxt_phy_grc;
2347
2348         u32 suspend_count;
2349         bool suspended_to_idle;
2350         struct i915_suspend_saved_registers regfile;
2351         struct vlv_s0ix_state vlv_s0ix_state;
2352
2353         enum {
2354                 I915_SAGV_UNKNOWN = 0,
2355                 I915_SAGV_DISABLED,
2356                 I915_SAGV_ENABLED,
2357                 I915_SAGV_NOT_CONTROLLED
2358         } sagv_status;
2359
2360         struct {
2361                 /* protects DSPARB registers on pre-g4x/vlv/chv */
2362                 spinlock_t dsparb_lock;
2363
2364                 /*
2365                  * Raw watermark latency values:
2366                  * in 0.1us units for WM0,
2367                  * in 0.5us units for WM1+.
2368                  */
2369                 /* primary */
2370                 uint16_t pri_latency[5];
2371                 /* sprite */
2372                 uint16_t spr_latency[5];
2373                 /* cursor */
2374                 uint16_t cur_latency[5];
2375                 /*
2376                  * Raw watermark memory latency values
2377                  * for SKL for all 8 levels
2378                  * in 1us units.
2379                  */
2380                 uint16_t skl_latency[8];
2381
2382                 /* current hardware state */
2383                 union {
2384                         struct ilk_wm_values hw;
2385                         struct skl_wm_values skl_hw;
2386                         struct vlv_wm_values vlv;
2387                 };
2388
2389                 uint8_t max_level;
2390
2391                 /*
2392                  * Should be held around atomic WM register writing; also
2393                  * protects * intel_crtc->wm.active and
2394                  * cstate->wm.need_postvbl_update.
2395                  */
2396                 struct mutex wm_mutex;
2397
2398                 /*
2399                  * Set during HW readout of watermarks/DDB.  Some platforms
2400                  * need to know when we're still using BIOS-provided values
2401                  * (which we don't fully trust).
2402                  */
2403                 bool distrust_bios_wm;
2404         } wm;
2405
2406         struct i915_runtime_pm pm;
2407
2408         struct {
2409                 bool initialized;
2410
2411                 struct kobject *metrics_kobj;
2412                 struct ctl_table_header *sysctl_header;
2413
2414                 struct mutex lock;
2415                 struct list_head streams;
2416
2417                 spinlock_t hook_lock;
2418
2419                 struct {
2420                         struct i915_perf_stream *exclusive_stream;
2421
2422                         u32 specific_ctx_id;
2423
2424                         struct hrtimer poll_check_timer;
2425                         wait_queue_head_t poll_wq;
2426                         bool pollin;
2427
2428                         bool periodic;
2429                         int period_exponent;
2430                         int timestamp_frequency;
2431
2432                         int tail_margin;
2433
2434                         int metrics_set;
2435
2436                         const struct i915_oa_reg *mux_regs;
2437                         int mux_regs_len;
2438                         const struct i915_oa_reg *b_counter_regs;
2439                         int b_counter_regs_len;
2440
2441                         struct {
2442                                 struct i915_vma *vma;
2443                                 u8 *vaddr;
2444                                 int format;
2445                                 int format_size;
2446                         } oa_buffer;
2447
2448                         u32 gen7_latched_oastatus1;
2449
2450                         struct i915_oa_ops ops;
2451                         const struct i915_oa_format *oa_formats;
2452                         int n_builtin_sets;
2453                 } oa;
2454         } perf;
2455
2456         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2457         struct {
2458                 void (*resume)(struct drm_i915_private *);
2459                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2460
2461                 struct list_head timelines;
2462                 struct i915_gem_timeline global_timeline;
2463                 u32 active_requests;
2464
2465                 /**
2466                  * Is the GPU currently considered idle, or busy executing
2467                  * userspace requests? Whilst idle, we allow runtime power
2468                  * management to power down the hardware and display clocks.
2469                  * In order to reduce the effect on performance, there
2470                  * is a slight delay before we do so.
2471                  */
2472                 bool awake;
2473
2474                 /**
2475                  * We leave the user IRQ off as much as possible,
2476                  * but this means that requests will finish and never
2477                  * be retired once the system goes idle. Set a timer to
2478                  * fire periodically while the ring is running. When it
2479                  * fires, go retire requests.
2480                  */
2481                 struct delayed_work retire_work;
2482
2483                 /**
2484                  * When we detect an idle GPU, we want to turn on
2485                  * powersaving features. So once we see that there
2486                  * are no more requests outstanding and no more
2487                  * arrive within a small period of time, we fire
2488                  * off the idle_work.
2489                  */
2490                 struct delayed_work idle_work;
2491
2492                 ktime_t last_init_time;
2493         } gt;
2494
2495         /* perform PHY state sanity checks? */
2496         bool chv_phy_assert[2];
2497
2498         bool ipc_enabled;
2499
2500         /* Used to save the pipe-to-encoder mapping for audio */
2501         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2502
2503         /*
2504          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2505          * will be rejected. Instead look for a better place.
2506          */
2507 };
2508
2509 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2510 {
2511         return container_of(dev, struct drm_i915_private, drm);
2512 }
2513
2514 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2515 {
2516         return to_i915(dev_get_drvdata(kdev));
2517 }
2518
2519 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2520 {
2521         return container_of(guc, struct drm_i915_private, guc);
2522 }
2523
2524 /* Simple iterator over all initialised engines */
2525 #define for_each_engine(engine__, dev_priv__, id__) \
2526         for ((id__) = 0; \
2527              (id__) < I915_NUM_ENGINES; \
2528              (id__)++) \
2529                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2530
2531 #define __mask_next_bit(mask) ({                                        \
2532         int __idx = ffs(mask) - 1;                                      \
2533         mask &= ~BIT(__idx);                                            \
2534         __idx;                                                          \
2535 })
2536
2537 /* Iterator over subset of engines selected by mask */
2538 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2539         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2540              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2541
2542 enum hdmi_force_audio {
2543         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2544         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2545         HDMI_AUDIO_AUTO,                /* trust EDID */
2546         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2547 };
2548
2549 #define I915_GTT_OFFSET_NONE ((u32)-1)
2550
2551 /*
2552  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2553  * considered to be the frontbuffer for the given plane interface-wise. This
2554  * doesn't mean that the hw necessarily already scans it out, but that any
2555  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2556  *
2557  * We have one bit per pipe and per scanout plane type.
2558  */
2559 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2560 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2561 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2562         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2563 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2564         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2565 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2566         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2567 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2568         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2569 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2570         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2571
2572 /*
2573  * Optimised SGL iterator for GEM objects
2574  */
2575 static __always_inline struct sgt_iter {
2576         struct scatterlist *sgp;
2577         union {
2578                 unsigned long pfn;
2579                 dma_addr_t dma;
2580         };
2581         unsigned int curr;
2582         unsigned int max;
2583 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2584         struct sgt_iter s = { .sgp = sgl };
2585
2586         if (s.sgp) {
2587                 s.max = s.curr = s.sgp->offset;
2588                 s.max += s.sgp->length;
2589                 if (dma)
2590                         s.dma = sg_dma_address(s.sgp);
2591                 else
2592                         s.pfn = page_to_pfn(sg_page(s.sgp));
2593         }
2594
2595         return s;
2596 }
2597
2598 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2599 {
2600         ++sg;
2601         if (unlikely(sg_is_chain(sg)))
2602                 sg = sg_chain_ptr(sg);
2603         return sg;
2604 }
2605
2606 /**
2607  * __sg_next - return the next scatterlist entry in a list
2608  * @sg:         The current sg entry
2609  *
2610  * Description:
2611  *   If the entry is the last, return NULL; otherwise, step to the next
2612  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2613  *   otherwise just return the pointer to the current element.
2614  **/
2615 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2616 {
2617 #ifdef CONFIG_DEBUG_SG
2618         BUG_ON(sg->sg_magic != SG_MAGIC);
2619 #endif
2620         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2621 }
2622
2623 /**
2624  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2625  * @__dmap:     DMA address (output)
2626  * @__iter:     'struct sgt_iter' (iterator state, internal)
2627  * @__sgt:      sg_table to iterate over (input)
2628  */
2629 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2630         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2631              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2632              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2633              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2634
2635 /**
2636  * for_each_sgt_page - iterate over the pages of the given sg_table
2637  * @__pp:       page pointer (output)
2638  * @__iter:     'struct sgt_iter' (iterator state, internal)
2639  * @__sgt:      sg_table to iterate over (input)
2640  */
2641 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2642         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2643              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2644               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2645              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2646              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2647
2648 static inline const struct intel_device_info *
2649 intel_info(const struct drm_i915_private *dev_priv)
2650 {
2651         return &dev_priv->info;
2652 }
2653
2654 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2655
2656 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2657 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2658
2659 #define REVID_FOREVER           0xff
2660 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2661
2662 #define GEN_FOREVER (0)
2663 /*
2664  * Returns true if Gen is in inclusive range [Start, End].
2665  *
2666  * Use GEN_FOREVER for unbound start and or end.
2667  */
2668 #define IS_GEN(dev_priv, s, e) ({ \
2669         unsigned int __s = (s), __e = (e); \
2670         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2671         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2672         if ((__s) != GEN_FOREVER) \
2673                 __s = (s) - 1; \
2674         if ((__e) == GEN_FOREVER) \
2675                 __e = BITS_PER_LONG - 1; \
2676         else \
2677                 __e = (e) - 1; \
2678         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2679 })
2680
2681 /*
2682  * Return true if revision is in range [since,until] inclusive.
2683  *
2684  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2685  */
2686 #define IS_REVID(p, since, until) \
2687         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2688
2689 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2690 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2691 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2692 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2693 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2694 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2695 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2696 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2697 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2698 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2699 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2700 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2701 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2702 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2703 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2704 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2705 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2706 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2707 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2708 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2709                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2710                                  INTEL_DEVID(dev_priv) == 0x015a)
2711 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2712 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2713 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2714 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2715 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2716 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2717 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2718 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2719 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2720 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2721                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2722 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2723                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2724                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2725                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2726 /* ULX machines are also considered ULT. */
2727 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2728                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2729 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2730                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2731 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2732                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2733 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2734                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2735 /* ULX machines are also considered ULT. */
2736 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2737                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2738 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2739                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2740                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2741                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2742                                  INTEL_DEVID(dev_priv) == 0x1926)
2743 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2744                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2745                                  INTEL_DEVID(dev_priv) == 0x191E)
2746 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2747                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2748                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2749                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2750                                  INTEL_DEVID(dev_priv) == 0x5926)
2751 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2752                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2753                                  INTEL_DEVID(dev_priv) == 0x591E)
2754 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2755                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2756 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2757                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2758
2759 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2760
2761 #define SKL_REVID_A0            0x0
2762 #define SKL_REVID_B0            0x1
2763 #define SKL_REVID_C0            0x2
2764 #define SKL_REVID_D0            0x3
2765 #define SKL_REVID_E0            0x4
2766 #define SKL_REVID_F0            0x5
2767 #define SKL_REVID_G0            0x6
2768 #define SKL_REVID_H0            0x7
2769
2770 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2771
2772 #define BXT_REVID_A0            0x0
2773 #define BXT_REVID_A1            0x1
2774 #define BXT_REVID_B0            0x3
2775 #define BXT_REVID_B_LAST        0x8
2776 #define BXT_REVID_C0            0x9
2777
2778 #define IS_BXT_REVID(dev_priv, since, until) \
2779         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2780
2781 #define KBL_REVID_A0            0x0
2782 #define KBL_REVID_B0            0x1
2783 #define KBL_REVID_C0            0x2
2784 #define KBL_REVID_D0            0x3
2785 #define KBL_REVID_E0            0x4
2786
2787 #define IS_KBL_REVID(dev_priv, since, until) \
2788         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2789
2790 #define GLK_REVID_A0            0x0
2791 #define GLK_REVID_A1            0x1
2792
2793 #define IS_GLK_REVID(dev_priv, since, until) \
2794         (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2795
2796 /*
2797  * The genX designation typically refers to the render engine, so render
2798  * capability related checks should use IS_GEN, while display and other checks
2799  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2800  * chips, etc.).
2801  */
2802 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2803 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2804 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2805 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2806 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2807 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2808 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2809 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2810
2811 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2812 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2813 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2814
2815 #define ENGINE_MASK(id) BIT(id)
2816 #define RENDER_RING     ENGINE_MASK(RCS)
2817 #define BSD_RING        ENGINE_MASK(VCS)
2818 #define BLT_RING        ENGINE_MASK(BCS)
2819 #define VEBOX_RING      ENGINE_MASK(VECS)
2820 #define BSD2_RING       ENGINE_MASK(VCS2)
2821 #define ALL_ENGINES     (~0)
2822
2823 #define HAS_ENGINE(dev_priv, id) \
2824         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2825
2826 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2827 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2828 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2829 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2830
2831 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2832 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2833 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2834 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2835                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2836
2837 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2838
2839 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2840 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2841                 ((dev_priv)->info.has_logical_ring_contexts)
2842 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2843 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2844 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2845
2846 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2847 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2848                 ((dev_priv)->info.overlay_needs_physical)
2849
2850 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2851 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2852
2853 /* WaRsDisableCoarsePowerGating:skl,bxt */
2854 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2855         (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2856
2857 /*
2858  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2859  * even when in MSI mode. This results in spurious interrupt warnings if the
2860  * legacy irq no. is shared with another device. The kernel then disables that
2861  * interrupt source and so prevents the other device from working properly.
2862  */
2863 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2864 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2865
2866 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2867  * rows, which changed the alignment requirements and fence programming.
2868  */
2869 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2870                                          !(IS_I915G(dev_priv) || \
2871                                          IS_I915GM(dev_priv)))
2872 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2873 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2874
2875 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2876 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2877 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2878
2879 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2880
2881 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2882
2883 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2884 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2885 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2886 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2887 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2888
2889 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2890
2891 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2892 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2893
2894 /*
2895  * For now, anything with a GuC requires uCode loading, and then supports
2896  * command submission once loaded. But these are logically independent
2897  * properties, so we have separate macros to test them.
2898  */
2899 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2900 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2901 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2902 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2903
2904 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2905
2906 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2907
2908 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2909 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2910 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2911 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2912 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2913 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2914 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2915 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2916 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2917 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2918 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2919 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2920
2921 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2922 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2923 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2924 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2925 #define HAS_PCH_LPT_LP(dev_priv) \
2926         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2927 #define HAS_PCH_LPT_H(dev_priv) \
2928         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2929 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2930 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2931 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2932 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2933
2934 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2935
2936 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2937
2938 /* DPF == dynamic parity feature */
2939 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2940 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2941                                  2 : HAS_L3_DPF(dev_priv))
2942
2943 #define GT_FREQUENCY_MULTIPLIER 50
2944 #define GEN9_FREQ_SCALER 3
2945
2946 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2947
2948 #include "i915_trace.h"
2949
2950 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2951 {
2952 #ifdef CONFIG_INTEL_IOMMU
2953         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2954                 return true;
2955 #endif
2956         return false;
2957 }
2958
2959 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2960                                 int enable_ppgtt);
2961
2962 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2963
2964 /* i915_drv.c */
2965 void __printf(3, 4)
2966 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2967               const char *fmt, ...);
2968
2969 #define i915_report_error(dev_priv, fmt, ...)                              \
2970         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2971
2972 #ifdef CONFIG_COMPAT
2973 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2974                               unsigned long arg);
2975 #else
2976 #define i915_compat_ioctl NULL
2977 #endif
2978 extern const struct dev_pm_ops i915_pm_ops;
2979
2980 extern int i915_driver_load(struct pci_dev *pdev,
2981                             const struct pci_device_id *ent);
2982 extern void i915_driver_unload(struct drm_device *dev);
2983 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2984 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2985 extern void i915_reset(struct drm_i915_private *dev_priv);
2986 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2987 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2988 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2989 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2990 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2991 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2992 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2993 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2994
2995 int intel_engines_init_early(struct drm_i915_private *dev_priv);
2996 int intel_engines_init(struct drm_i915_private *dev_priv);
2997
2998 /* intel_hotplug.c */
2999 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3000                            u32 pin_mask, u32 long_mask);
3001 void intel_hpd_init(struct drm_i915_private *dev_priv);
3002 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3003 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
3004 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
3005 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3006 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3007
3008 /* i915_irq.c */
3009 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3010 {
3011         unsigned long delay;
3012
3013         if (unlikely(!i915.enable_hangcheck))
3014                 return;
3015
3016         /* Don't continually defer the hangcheck so that it is always run at
3017          * least once after work has been scheduled on any ring. Otherwise,
3018          * we will ignore a hung ring if a second ring is kept busy.
3019          */
3020
3021         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3022         queue_delayed_work(system_long_wq,
3023                            &dev_priv->gpu_error.hangcheck_work, delay);
3024 }
3025
3026 __printf(3, 4)
3027 void i915_handle_error(struct drm_i915_private *dev_priv,
3028                        u32 engine_mask,
3029                        const char *fmt, ...);
3030
3031 extern void intel_irq_init(struct drm_i915_private *dev_priv);
3032 int intel_irq_install(struct drm_i915_private *dev_priv);
3033 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3034
3035 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3036 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
3037                                         bool restore_forcewake);
3038 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
3039 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
3040 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
3041 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3042 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3043                                          bool restore);
3044 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
3045 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
3046                                 enum forcewake_domains domains);
3047 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
3048                                 enum forcewake_domains domains);
3049 /* Like above but the caller must manage the uncore.lock itself.
3050  * Must be used with I915_READ_FW and friends.
3051  */
3052 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3053                                         enum forcewake_domains domains);
3054 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3055                                         enum forcewake_domains domains);
3056 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3057
3058 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3059
3060 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3061                             i915_reg_t reg,
3062                             const u32 mask,
3063                             const u32 value,
3064                             const unsigned long timeout_ms);
3065 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3066                                i915_reg_t reg,
3067                                const u32 mask,
3068                                const u32 value,
3069                                const unsigned long timeout_ms);
3070
3071 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3072 {
3073         return dev_priv->gvt;
3074 }
3075
3076 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3077 {
3078         return dev_priv->vgpu.active;
3079 }
3080
3081 void
3082 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3083                      u32 status_mask);
3084
3085 void
3086 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3087                       u32 status_mask);
3088
3089 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3090 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3091 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3092                                    uint32_t mask,
3093                                    uint32_t bits);
3094 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3095                             uint32_t interrupt_mask,
3096                             uint32_t enabled_irq_mask);
3097 static inline void
3098 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3099 {
3100         ilk_update_display_irq(dev_priv, bits, bits);
3101 }
3102 static inline void
3103 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3104 {
3105         ilk_update_display_irq(dev_priv, bits, 0);
3106 }
3107 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3108                          enum pipe pipe,
3109                          uint32_t interrupt_mask,
3110                          uint32_t enabled_irq_mask);
3111 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3112                                        enum pipe pipe, uint32_t bits)
3113 {
3114         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3115 }
3116 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3117                                         enum pipe pipe, uint32_t bits)
3118 {
3119         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3120 }
3121 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3122                                   uint32_t interrupt_mask,
3123                                   uint32_t enabled_irq_mask);
3124 static inline void
3125 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3126 {
3127         ibx_display_interrupt_update(dev_priv, bits, bits);
3128 }
3129 static inline void
3130 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3131 {
3132         ibx_display_interrupt_update(dev_priv, bits, 0);
3133 }
3134
3135 /* i915_gem.c */
3136 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3137                           struct drm_file *file_priv);
3138 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3139                          struct drm_file *file_priv);
3140 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3141                           struct drm_file *file_priv);
3142 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3143                         struct drm_file *file_priv);
3144 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3145                         struct drm_file *file_priv);
3146 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3147                               struct drm_file *file_priv);
3148 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3149                              struct drm_file *file_priv);
3150 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3151                         struct drm_file *file_priv);
3152 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3153                          struct drm_file *file_priv);
3154 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3155                         struct drm_file *file_priv);
3156 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3157                                struct drm_file *file);
3158 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3159                                struct drm_file *file);
3160 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3161                             struct drm_file *file_priv);
3162 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3163                            struct drm_file *file_priv);
3164 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3165                               struct drm_file *file_priv);
3166 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3167                               struct drm_file *file_priv);
3168 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3169 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3170                            struct drm_file *file);
3171 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3172                                 struct drm_file *file_priv);
3173 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3174                         struct drm_file *file_priv);
3175 void i915_gem_sanitize(struct drm_i915_private *i915);
3176 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3177 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3178 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3179 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3180 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3181
3182 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3183 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3184 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3185                          const struct drm_i915_gem_object_ops *ops);
3186 struct drm_i915_gem_object *
3187 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3188 struct drm_i915_gem_object *
3189 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3190                                  const void *data, size_t size);
3191 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3192 void i915_gem_free_object(struct drm_gem_object *obj);
3193
3194 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3195 {
3196         /* A single pass should suffice to release all the freed objects (along
3197          * most call paths) , but be a little more paranoid in that freeing
3198          * the objects does take a little amount of time, during which the rcu
3199          * callbacks could have added new objects into the freed list, and
3200          * armed the work again.
3201          */
3202         do {
3203                 rcu_barrier();
3204         } while (flush_work(&i915->mm.free_work));
3205 }
3206
3207 struct i915_vma * __must_check
3208 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3209                          const struct i915_ggtt_view *view,
3210                          u64 size,
3211                          u64 alignment,
3212                          u64 flags);
3213
3214 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3215 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3216
3217 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3218
3219 static inline int __sg_page_count(const struct scatterlist *sg)
3220 {
3221         return sg->length >> PAGE_SHIFT;
3222 }
3223
3224 struct scatterlist *
3225 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3226                        unsigned int n, unsigned int *offset);
3227
3228 struct page *
3229 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3230                          unsigned int n);
3231
3232 struct page *
3233 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3234                                unsigned int n);
3235
3236 dma_addr_t
3237 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3238                                 unsigned long n);
3239
3240 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3241                                  struct sg_table *pages);
3242 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3243
3244 static inline int __must_check
3245 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3246 {
3247         might_lock(&obj->mm.lock);
3248
3249         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3250                 return 0;
3251
3252         return __i915_gem_object_get_pages(obj);
3253 }
3254
3255 static inline void
3256 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3257 {
3258         GEM_BUG_ON(!obj->mm.pages);
3259
3260         atomic_inc(&obj->mm.pages_pin_count);
3261 }
3262
3263 static inline bool
3264 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3265 {
3266         return atomic_read(&obj->mm.pages_pin_count);
3267 }
3268
3269 static inline void
3270 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3271 {
3272         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3273         GEM_BUG_ON(!obj->mm.pages);
3274
3275         atomic_dec(&obj->mm.pages_pin_count);
3276 }
3277
3278 static inline void
3279 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3280 {
3281         __i915_gem_object_unpin_pages(obj);
3282 }
3283
3284 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3285         I915_MM_NORMAL = 0,
3286         I915_MM_SHRINKER
3287 };
3288
3289 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3290                                  enum i915_mm_subclass subclass);
3291 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3292
3293 enum i915_map_type {
3294         I915_MAP_WB = 0,
3295         I915_MAP_WC,
3296 };
3297
3298 /**
3299  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3300  * @obj: the object to map into kernel address space
3301  * @type: the type of mapping, used to select pgprot_t
3302  *
3303  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3304  * pages and then returns a contiguous mapping of the backing storage into
3305  * the kernel address space. Based on the @type of mapping, the PTE will be
3306  * set to either WriteBack or WriteCombine (via pgprot_t).
3307  *
3308  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3309  * mapping is no longer required.
3310  *
3311  * Returns the pointer through which to access the mapped object, or an
3312  * ERR_PTR() on error.
3313  */
3314 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3315                                            enum i915_map_type type);
3316
3317 /**
3318  * i915_gem_object_unpin_map - releases an earlier mapping
3319  * @obj: the object to unmap
3320  *
3321  * After pinning the object and mapping its pages, once you are finished
3322  * with your access, call i915_gem_object_unpin_map() to release the pin
3323  * upon the mapping. Once the pin count reaches zero, that mapping may be
3324  * removed.
3325  */
3326 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3327 {
3328         i915_gem_object_unpin_pages(obj);
3329 }
3330
3331 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3332                                     unsigned int *needs_clflush);
3333 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3334                                      unsigned int *needs_clflush);
3335 #define CLFLUSH_BEFORE 0x1
3336 #define CLFLUSH_AFTER 0x2
3337 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3338
3339 static inline void
3340 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3341 {
3342         i915_gem_object_unpin_pages(obj);
3343 }
3344
3345 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3346 void i915_vma_move_to_active(struct i915_vma *vma,
3347                              struct drm_i915_gem_request *req,
3348                              unsigned int flags);
3349 int i915_gem_dumb_create(struct drm_file *file_priv,
3350                          struct drm_device *dev,
3351                          struct drm_mode_create_dumb *args);
3352 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3353                       uint32_t handle, uint64_t *offset);
3354 int i915_gem_mmap_gtt_version(void);
3355
3356 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3357                        struct drm_i915_gem_object *new,
3358                        unsigned frontbuffer_bits);
3359
3360 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3361
3362 struct drm_i915_gem_request *
3363 i915_gem_find_active_request(struct intel_engine_cs *engine);
3364
3365 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3366
3367 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3368 {
3369         return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3370 }
3371
3372 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3373 {
3374         return unlikely(test_bit(I915_WEDGED, &error->flags));
3375 }
3376
3377 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3378 {
3379         return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3380 }
3381
3382 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3383 {
3384         return READ_ONCE(error->reset_count);
3385 }
3386
3387 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3388 void i915_gem_reset(struct drm_i915_private *dev_priv);
3389 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3390 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3391
3392 void i915_gem_init_mmio(struct drm_i915_private *i915);
3393 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3394 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3395 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3396 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3397 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3398                            unsigned int flags);
3399 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3400 void i915_gem_resume(struct drm_i915_private *dev_priv);
3401 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3402 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3403                          unsigned int flags,
3404                          long timeout,
3405                          struct intel_rps_client *rps);
3406 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3407                                   unsigned int flags,
3408                                   int priority);
3409 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3410
3411 int __must_check
3412 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3413                                   bool write);
3414 int __must_check
3415 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3416 struct i915_vma * __must_check
3417 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3418                                      u32 alignment,
3419                                      const struct i915_ggtt_view *view);
3420 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3421 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3422                                 int align);
3423 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3424 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3425
3426 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3427                                     enum i915_cache_level cache_level);
3428
3429 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3430                                 struct dma_buf *dma_buf);
3431
3432 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3433                                 struct drm_gem_object *gem_obj, int flags);
3434
3435 static inline struct i915_hw_ppgtt *
3436 i915_vm_to_ppgtt(struct i915_address_space *vm)
3437 {
3438         return container_of(vm, struct i915_hw_ppgtt, base);
3439 }
3440
3441 /* i915_gem_fence_reg.c */
3442 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3443 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3444
3445 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3446 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3447
3448 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3449 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3450                                        struct sg_table *pages);
3451 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3452                                          struct sg_table *pages);
3453
3454 static inline struct i915_gem_context *
3455 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3456 {
3457         struct i915_gem_context *ctx;
3458
3459         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3460
3461         ctx = idr_find(&file_priv->context_idr, id);
3462         if (!ctx)
3463                 return ERR_PTR(-ENOENT);
3464
3465         return ctx;
3466 }
3467
3468 static inline struct i915_gem_context *
3469 i915_gem_context_get(struct i915_gem_context *ctx)
3470 {
3471         kref_get(&ctx->ref);
3472         return ctx;
3473 }
3474
3475 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3476 {
3477         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3478         kref_put(&ctx->ref, i915_gem_context_free);
3479 }
3480
3481 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3482 {
3483         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3484
3485         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3486                 mutex_unlock(lock);
3487 }
3488
3489 static inline struct intel_timeline *
3490 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3491                                  struct intel_engine_cs *engine)
3492 {
3493         struct i915_address_space *vm;
3494
3495         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3496         return &vm->timeline.engine[engine->id];
3497 }
3498
3499 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3500                          struct drm_file *file);
3501
3502 /* i915_gem_evict.c */
3503 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3504                                           u64 min_size, u64 alignment,
3505                                           unsigned cache_level,
3506                                           u64 start, u64 end,
3507                                           unsigned flags);
3508 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3509                                          struct drm_mm_node *node,
3510                                          unsigned int flags);
3511 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3512
3513 /* belongs in i915_gem_gtt.h */
3514 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3515 {
3516         wmb();
3517         if (INTEL_GEN(dev_priv) < 6)
3518                 intel_gtt_chipset_flush();
3519 }
3520
3521 /* i915_gem_stolen.c */
3522 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3523                                 struct drm_mm_node *node, u64 size,
3524                                 unsigned alignment);
3525 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3526                                          struct drm_mm_node *node, u64 size,
3527                                          unsigned alignment, u64 start,
3528                                          u64 end);
3529 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3530                                  struct drm_mm_node *node);
3531 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3532 void i915_gem_cleanup_stolen(struct drm_device *dev);
3533 struct drm_i915_gem_object *
3534 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3535 struct drm_i915_gem_object *
3536 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3537                                                u32 stolen_offset,
3538                                                u32 gtt_offset,
3539                                                u32 size);
3540
3541 /* i915_gem_internal.c */
3542 struct drm_i915_gem_object *
3543 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3544                                 phys_addr_t size);
3545
3546 /* i915_gem_shrinker.c */
3547 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3548                               unsigned long target,
3549                               unsigned flags);
3550 #define I915_SHRINK_PURGEABLE 0x1
3551 #define I915_SHRINK_UNBOUND 0x2
3552 #define I915_SHRINK_BOUND 0x4
3553 #define I915_SHRINK_ACTIVE 0x8
3554 #define I915_SHRINK_VMAPS 0x10
3555 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3556 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3557 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3558
3559
3560 /* i915_gem_tiling.c */
3561 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3562 {
3563         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3564
3565         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3566                 i915_gem_object_is_tiled(obj);
3567 }
3568
3569 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3570                         unsigned int tiling, unsigned int stride);
3571 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3572                              unsigned int tiling, unsigned int stride);
3573
3574 /* i915_debugfs.c */
3575 #ifdef CONFIG_DEBUG_FS
3576 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3577 void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3578 int i915_debugfs_connector_add(struct drm_connector *connector);
3579 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3580 #else
3581 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3582 static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3583 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3584 { return 0; }
3585 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3586 #endif
3587
3588 /* i915_gpu_error.c */
3589 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3590
3591 __printf(2, 3)
3592 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3593 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3594                             const struct i915_gpu_state *gpu);
3595 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3596                               struct drm_i915_private *i915,
3597                               size_t count, loff_t pos);
3598 static inline void i915_error_state_buf_release(
3599         struct drm_i915_error_state_buf *eb)
3600 {
3601         kfree(eb->buf);
3602 }
3603
3604 struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
3605 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3606                               u32 engine_mask,
3607                               const char *error_msg);
3608
3609 static inline struct i915_gpu_state *
3610 i915_gpu_state_get(struct i915_gpu_state *gpu)
3611 {
3612         kref_get(&gpu->ref);
3613         return gpu;
3614 }
3615
3616 void __i915_gpu_state_free(struct kref *kref);
3617 static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3618 {
3619         if (gpu)
3620                 kref_put(&gpu->ref, __i915_gpu_state_free);
3621 }
3622
3623 struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3624 void i915_reset_error_state(struct drm_i915_private *i915);
3625
3626 #else
3627
3628 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3629                                             u32 engine_mask,
3630                                             const char *error_msg)
3631 {
3632 }
3633
3634 static inline struct i915_gpu_state *
3635 i915_first_error_state(struct drm_i915_private *i915)
3636 {
3637         return NULL;
3638 }
3639
3640 static inline void i915_reset_error_state(struct drm_i915_private *i915)
3641 {
3642 }
3643
3644 #endif
3645
3646 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3647
3648 /* i915_cmd_parser.c */
3649 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3650 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3651 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3652 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3653                             struct drm_i915_gem_object *batch_obj,
3654                             struct drm_i915_gem_object *shadow_batch_obj,
3655                             u32 batch_start_offset,
3656                             u32 batch_len,
3657                             bool is_master);
3658
3659 /* i915_perf.c */
3660 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3661 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3662 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3663 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3664
3665 /* i915_suspend.c */
3666 extern int i915_save_state(struct drm_i915_private *dev_priv);
3667 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3668
3669 /* i915_sysfs.c */
3670 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3671 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3672
3673 /* intel_i2c.c */
3674 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3675 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3676 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3677                                      unsigned int pin);
3678
3679 extern struct i2c_adapter *
3680 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3681 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3682 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3683 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3684 {
3685         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3686 }
3687 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3688
3689 /* intel_bios.c */
3690 int intel_bios_init(struct drm_i915_private *dev_priv);
3691 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3692 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3693 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3694 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3695 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3696 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3697 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3698 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3699                                      enum port port);
3700 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3701                                 enum port port);
3702
3703
3704 /* intel_opregion.c */
3705 #ifdef CONFIG_ACPI
3706 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3707 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3708 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3709 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3710 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3711                                          bool enable);
3712 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3713                                          pci_power_t state);
3714 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3715 #else
3716 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3717 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3718 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3719 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3720 {
3721 }
3722 static inline int
3723 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3724 {
3725         return 0;
3726 }
3727 static inline int
3728 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3729 {
3730         return 0;
3731 }
3732 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3733 {
3734         return -ENODEV;
3735 }
3736 #endif
3737
3738 /* intel_acpi.c */
3739 #ifdef CONFIG_ACPI
3740 extern void intel_register_dsm_handler(void);
3741 extern void intel_unregister_dsm_handler(void);
3742 #else
3743 static inline void intel_register_dsm_handler(void) { return; }
3744 static inline void intel_unregister_dsm_handler(void) { return; }
3745 #endif /* CONFIG_ACPI */
3746
3747 /* intel_device_info.c */
3748 static inline struct intel_device_info *
3749 mkwrite_device_info(struct drm_i915_private *dev_priv)
3750 {
3751         return (struct intel_device_info *)&dev_priv->info;
3752 }
3753
3754 const char *intel_platform_name(enum intel_platform platform);
3755 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3756 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3757
3758 /* modesetting */
3759 extern void intel_modeset_init_hw(struct drm_device *dev);
3760 extern int intel_modeset_init(struct drm_device *dev);
3761 extern void intel_modeset_gem_init(struct drm_device *dev);
3762 extern void intel_modeset_cleanup(struct drm_device *dev);
3763 extern int intel_connector_register(struct drm_connector *);
3764 extern void intel_connector_unregister(struct drm_connector *);
3765 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3766                                        bool state);
3767 extern void intel_display_resume(struct drm_device *dev);
3768 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3769 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3770 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3771 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3772 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3773 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3774                                   bool enable);
3775
3776 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3777                         struct drm_file *file);
3778
3779 /* overlay */
3780 extern struct intel_overlay_error_state *
3781 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3782 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3783                                             struct intel_overlay_error_state *error);
3784
3785 extern struct intel_display_error_state *
3786 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3787 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3788                                             struct intel_display_error_state *error);
3789
3790 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3791 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3792 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3793                       u32 reply_mask, u32 reply, int timeout_base_ms);
3794
3795 /* intel_sideband.c */
3796 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3797 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3798 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3799 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3800 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3801 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3802 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3803 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3804 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3805 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3806 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3807 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3808 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3809 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3810                    enum intel_sbi_destination destination);
3811 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3812                      enum intel_sbi_destination destination);
3813 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3814 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3815
3816 /* intel_dpio_phy.c */
3817 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3818                              enum dpio_phy *phy, enum dpio_channel *ch);
3819 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3820                                   enum port port, u32 margin, u32 scale,
3821                                   u32 enable, u32 deemphasis);
3822 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3823 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3824 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3825                             enum dpio_phy phy);
3826 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3827                               enum dpio_phy phy);
3828 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3829                                              uint8_t lane_count);
3830 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3831                                      uint8_t lane_lat_optim_mask);
3832 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3833
3834 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3835                               u32 deemph_reg_value, u32 margin_reg_value,
3836                               bool uniq_trans_scale);
3837 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3838                               bool reset);
3839 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3840 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3841 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3842 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3843
3844 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3845                               u32 demph_reg_value, u32 preemph_reg_value,
3846                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3847 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3848 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3849 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3850
3851 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3852 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3853
3854 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3855 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3856
3857 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3858 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3859 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3860 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3861
3862 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3863 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3864 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3865 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3866
3867 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3868  * will be implemented using 2 32-bit writes in an arbitrary order with
3869  * an arbitrary delay between them. This can cause the hardware to
3870  * act upon the intermediate value, possibly leading to corruption and
3871  * machine death. For this reason we do not support I915_WRITE64, or
3872  * dev_priv->uncore.funcs.mmio_writeq.
3873  *
3874  * When reading a 64-bit value as two 32-bit values, the delay may cause
3875  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3876  * occasionally a 64-bit register does not actualy support a full readq
3877  * and must be read using two 32-bit reads.
3878  *
3879  * You have been warned.
3880  */
3881 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3882
3883 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3884         u32 upper, lower, old_upper, loop = 0;                          \
3885         upper = I915_READ(upper_reg);                                   \
3886         do {                                                            \
3887                 old_upper = upper;                                      \
3888                 lower = I915_READ(lower_reg);                           \
3889                 upper = I915_READ(upper_reg);                           \
3890         } while (upper != old_upper && loop++ < 2);                     \
3891         (u64)upper << 32 | lower; })
3892
3893 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3894 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3895
3896 #define __raw_read(x, s) \
3897 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3898                                              i915_reg_t reg) \
3899 { \
3900         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3901 }
3902
3903 #define __raw_write(x, s) \
3904 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3905                                        i915_reg_t reg, uint##x##_t val) \
3906 { \
3907         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3908 }
3909 __raw_read(8, b)
3910 __raw_read(16, w)
3911 __raw_read(32, l)
3912 __raw_read(64, q)
3913
3914 __raw_write(8, b)
3915 __raw_write(16, w)
3916 __raw_write(32, l)
3917 __raw_write(64, q)
3918
3919 #undef __raw_read
3920 #undef __raw_write
3921
3922 /* These are untraced mmio-accessors that are only valid to be used inside
3923  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3924  * controlled.
3925  *
3926  * Think twice, and think again, before using these.
3927  *
3928  * As an example, these accessors can possibly be used between:
3929  *
3930  * spin_lock_irq(&dev_priv->uncore.lock);
3931  * intel_uncore_forcewake_get__locked();
3932  *
3933  * and
3934  *
3935  * intel_uncore_forcewake_put__locked();
3936  * spin_unlock_irq(&dev_priv->uncore.lock);
3937  *
3938  *
3939  * Note: some registers may not need forcewake held, so
3940  * intel_uncore_forcewake_{get,put} can be omitted, see
3941  * intel_uncore_forcewake_for_reg().
3942  *
3943  * Certain architectures will die if the same cacheline is concurrently accessed
3944  * by different clients (e.g. on Ivybridge). Access to registers should
3945  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3946  * a more localised lock guarding all access to that bank of registers.
3947  */
3948 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3949 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3950 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3951 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3952
3953 /* "Broadcast RGB" property */
3954 #define INTEL_BROADCAST_RGB_AUTO 0
3955 #define INTEL_BROADCAST_RGB_FULL 1
3956 #define INTEL_BROADCAST_RGB_LIMITED 2
3957
3958 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3959 {
3960         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3961                 return VLV_VGACNTRL;
3962         else if (INTEL_GEN(dev_priv) >= 5)
3963                 return CPU_VGACNTRL;
3964         else
3965                 return VGACNTRL;
3966 }
3967
3968 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3969 {
3970         unsigned long j = msecs_to_jiffies(m);
3971
3972         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3973 }
3974
3975 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3976 {
3977         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3978 }
3979
3980 static inline unsigned long
3981 timespec_to_jiffies_timeout(const struct timespec *value)
3982 {
3983         unsigned long j = timespec_to_jiffies(value);
3984
3985         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3986 }
3987
3988 /*
3989  * If you need to wait X milliseconds between events A and B, but event B
3990  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3991  * when event A happened, then just before event B you call this function and
3992  * pass the timestamp as the first argument, and X as the second argument.
3993  */
3994 static inline void
3995 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3996 {
3997         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3998
3999         /*
4000          * Don't re-read the value of "jiffies" every time since it may change
4001          * behind our back and break the math.
4002          */
4003         tmp_jiffies = jiffies;
4004         target_jiffies = timestamp_jiffies +
4005                          msecs_to_jiffies_timeout(to_wait_ms);
4006
4007         if (time_after(target_jiffies, tmp_jiffies)) {
4008                 remaining_jiffies = target_jiffies - tmp_jiffies;
4009                 while (remaining_jiffies)
4010                         remaining_jiffies =
4011                             schedule_timeout_uninterruptible(remaining_jiffies);
4012         }
4013 }
4014
4015 static inline bool
4016 __i915_request_irq_complete(const struct drm_i915_gem_request *req)
4017 {
4018         struct intel_engine_cs *engine = req->engine;
4019         u32 seqno;
4020
4021         /* Note that the engine may have wrapped around the seqno, and
4022          * so our request->global_seqno will be ahead of the hardware,
4023          * even though it completed the request before wrapping. We catch
4024          * this by kicking all the waiters before resetting the seqno
4025          * in hardware, and also signal the fence.
4026          */
4027         if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4028                 return true;
4029
4030         /* The request was dequeued before we were awoken. We check after
4031          * inspecting the hw to confirm that this was the same request
4032          * that generated the HWS update. The memory barriers within
4033          * the request execution are sufficient to ensure that a check
4034          * after reading the value from hw matches this request.
4035          */
4036         seqno = i915_gem_request_global_seqno(req);
4037         if (!seqno)
4038                 return false;
4039
4040         /* Before we do the heavier coherent read of the seqno,
4041          * check the value (hopefully) in the CPU cacheline.
4042          */
4043         if (__i915_gem_request_completed(req, seqno))
4044                 return true;
4045
4046         /* Ensure our read of the seqno is coherent so that we
4047          * do not "miss an interrupt" (i.e. if this is the last
4048          * request and the seqno write from the GPU is not visible
4049          * by the time the interrupt fires, we will see that the
4050          * request is incomplete and go back to sleep awaiting
4051          * another interrupt that will never come.)
4052          *
4053          * Strictly, we only need to do this once after an interrupt,
4054          * but it is easier and safer to do it every time the waiter
4055          * is woken.
4056          */
4057         if (engine->irq_seqno_barrier &&
4058             rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
4059             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
4060                 struct task_struct *tsk;
4061
4062                 /* The ordering of irq_posted versus applying the barrier
4063                  * is crucial. The clearing of the current irq_posted must
4064                  * be visible before we perform the barrier operation,
4065                  * such that if a subsequent interrupt arrives, irq_posted
4066                  * is reasserted and our task rewoken (which causes us to
4067                  * do another __i915_request_irq_complete() immediately
4068                  * and reapply the barrier). Conversely, if the clear
4069                  * occurs after the barrier, then an interrupt that arrived
4070                  * whilst we waited on the barrier would not trigger a
4071                  * barrier on the next pass, and the read may not see the
4072                  * seqno update.
4073                  */
4074                 engine->irq_seqno_barrier(engine);
4075
4076                 /* If we consume the irq, but we are no longer the bottom-half,
4077                  * the real bottom-half may not have serialised their own
4078                  * seqno check with the irq-barrier (i.e. may have inspected
4079                  * the seqno before we believe it coherent since they see
4080                  * irq_posted == false but we are still running).
4081                  */
4082                 rcu_read_lock();
4083                 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
4084                 if (tsk && tsk != current)
4085                         /* Note that if the bottom-half is changed as we
4086                          * are sending the wake-up, the new bottom-half will
4087                          * be woken by whomever made the change. We only have
4088                          * to worry about when we steal the irq-posted for
4089                          * ourself.
4090                          */
4091                         wake_up_process(tsk);
4092                 rcu_read_unlock();
4093
4094                 if (__i915_gem_request_completed(req, seqno))
4095                         return true;
4096         }
4097
4098         return false;
4099 }
4100
4101 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4102 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4103
4104 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4105  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4106  * perform the operation. To check beforehand, pass in the parameters to
4107  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4108  * you only need to pass in the minor offsets, page-aligned pointers are
4109  * always valid.
4110  *
4111  * For just checking for SSE4.1, in the foreknowledge that the future use
4112  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4113  */
4114 #define i915_can_memcpy_from_wc(dst, src, len) \
4115         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4116
4117 #define i915_has_memcpy_from_wc() \
4118         i915_memcpy_from_wc(NULL, NULL, 0)
4119
4120 /* i915_mm.c */
4121 int remap_io_mapping(struct vm_area_struct *vma,
4122                      unsigned long addr, unsigned long pfn, unsigned long size,
4123                      struct io_mapping *iomap);
4124
4125 static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4126 {
4127         return (obj->cache_level != I915_CACHE_NONE ||
4128                 HAS_LLC(to_i915(obj->base.dev)));
4129 }
4130
4131 #endif