drm/i915: Stop using RP_DOWN_EI on Baytrail
[platform/kernel/linux-starfive.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170306"
83 #define DRIVER_TIMESTAMP        1488785683
84
85 #undef WARN_ON
86 /* Many gcc seem to no see through this and fall over :( */
87 #if 0
88 #define WARN_ON(x) ({ \
89         bool __i915_warn_cond = (x); \
90         if (__builtin_constant_p(__i915_warn_cond)) \
91                 BUILD_BUG_ON(__i915_warn_cond); \
92         WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93 #else
94 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
95 #endif
96
97 #undef WARN_ON_ONCE
98 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
99
100 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101                              (long) (x), __func__);
102
103 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105  * which may not necessarily be a user visible problem.  This will either
106  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107  * enable distros and users to tailor their preferred amount of i915 abrt
108  * spam.
109  */
110 #define I915_STATE_WARN(condition, format...) ({                        \
111         int __ret_warn_on = !!(condition);                              \
112         if (unlikely(__ret_warn_on))                                    \
113                 if (!WARN(i915.verbose_state_checks, format))           \
114                         DRM_ERROR(format);                              \
115         unlikely(__ret_warn_on);                                        \
116 })
117
118 #define I915_STATE_WARN_ON(x)                                           \
119         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120
121 bool __i915_inject_load_failure(const char *func, int line);
122 #define i915_inject_load_failure() \
123         __i915_inject_load_failure(__func__, __LINE__)
124
125 typedef struct {
126         uint32_t val;
127 } uint_fixed_16_16_t;
128
129 #define FP_16_16_MAX ({ \
130         uint_fixed_16_16_t fp; \
131         fp.val = UINT_MAX; \
132         fp; \
133 })
134
135 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136 {
137         uint_fixed_16_16_t fp;
138
139         WARN_ON(val >> 16);
140
141         fp.val = val << 16;
142         return fp;
143 }
144
145 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146 {
147         return DIV_ROUND_UP(fp.val, 1 << 16);
148 }
149
150 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151 {
152         return fp.val >> 16;
153 }
154
155 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156                                                  uint_fixed_16_16_t min2)
157 {
158         uint_fixed_16_16_t min;
159
160         min.val = min(min1.val, min2.val);
161         return min;
162 }
163
164 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165                                                  uint_fixed_16_16_t max2)
166 {
167         uint_fixed_16_16_t max;
168
169         max.val = max(max1.val, max2.val);
170         return max;
171 }
172
173 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174                                                           uint32_t d)
175 {
176         uint_fixed_16_16_t fp, res;
177
178         fp = u32_to_fixed_16_16(val);
179         res.val = DIV_ROUND_UP(fp.val, d);
180         return res;
181 }
182
183 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184                                                               uint32_t d)
185 {
186         uint_fixed_16_16_t res;
187         uint64_t interm_val;
188
189         interm_val = (uint64_t)val << 16;
190         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191         WARN_ON(interm_val >> 32);
192         res.val = (uint32_t) interm_val;
193
194         return res;
195 }
196
197 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198                                                      uint_fixed_16_16_t mul)
199 {
200         uint64_t intermediate_val;
201         uint_fixed_16_16_t fp;
202
203         intermediate_val = (uint64_t) val * mul.val;
204         WARN_ON(intermediate_val >> 32);
205         fp.val = (uint32_t) intermediate_val;
206         return fp;
207 }
208
209 static inline const char *yesno(bool v)
210 {
211         return v ? "yes" : "no";
212 }
213
214 static inline const char *onoff(bool v)
215 {
216         return v ? "on" : "off";
217 }
218
219 static inline const char *enableddisabled(bool v)
220 {
221         return v ? "enabled" : "disabled";
222 }
223
224 enum pipe {
225         INVALID_PIPE = -1,
226         PIPE_A = 0,
227         PIPE_B,
228         PIPE_C,
229         _PIPE_EDP,
230         I915_MAX_PIPES = _PIPE_EDP
231 };
232 #define pipe_name(p) ((p) + 'A')
233
234 enum transcoder {
235         TRANSCODER_A = 0,
236         TRANSCODER_B,
237         TRANSCODER_C,
238         TRANSCODER_EDP,
239         TRANSCODER_DSI_A,
240         TRANSCODER_DSI_C,
241         I915_MAX_TRANSCODERS
242 };
243
244 static inline const char *transcoder_name(enum transcoder transcoder)
245 {
246         switch (transcoder) {
247         case TRANSCODER_A:
248                 return "A";
249         case TRANSCODER_B:
250                 return "B";
251         case TRANSCODER_C:
252                 return "C";
253         case TRANSCODER_EDP:
254                 return "EDP";
255         case TRANSCODER_DSI_A:
256                 return "DSI A";
257         case TRANSCODER_DSI_C:
258                 return "DSI C";
259         default:
260                 return "<invalid>";
261         }
262 }
263
264 static inline bool transcoder_is_dsi(enum transcoder transcoder)
265 {
266         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267 }
268
269 /*
270  * Global legacy plane identifier. Valid only for primary/sprite
271  * planes on pre-g4x, and only for primary planes on g4x+.
272  */
273 enum plane {
274         PLANE_A,
275         PLANE_B,
276         PLANE_C,
277 };
278 #define plane_name(p) ((p) + 'A')
279
280 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
281
282 /*
283  * Per-pipe plane identifier.
284  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285  * number of planes per CRTC.  Not all platforms really have this many planes,
286  * which means some arrays of size I915_MAX_PLANES may have unused entries
287  * between the topmost sprite plane and the cursor plane.
288  *
289  * This is expected to be passed to various register macros
290  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291  */
292 enum plane_id {
293         PLANE_PRIMARY,
294         PLANE_SPRITE0,
295         PLANE_SPRITE1,
296         PLANE_SPRITE2,
297         PLANE_CURSOR,
298         I915_MAX_PLANES,
299 };
300
301 #define for_each_plane_id_on_crtc(__crtc, __p) \
302         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
305 enum port {
306         PORT_NONE = -1,
307         PORT_A = 0,
308         PORT_B,
309         PORT_C,
310         PORT_D,
311         PORT_E,
312         I915_MAX_PORTS
313 };
314 #define port_name(p) ((p) + 'A')
315
316 #define I915_NUM_PHYS_VLV 2
317
318 enum dpio_channel {
319         DPIO_CH0,
320         DPIO_CH1
321 };
322
323 enum dpio_phy {
324         DPIO_PHY0,
325         DPIO_PHY1,
326         DPIO_PHY2,
327 };
328
329 enum intel_display_power_domain {
330         POWER_DOMAIN_PIPE_A,
331         POWER_DOMAIN_PIPE_B,
332         POWER_DOMAIN_PIPE_C,
333         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336         POWER_DOMAIN_TRANSCODER_A,
337         POWER_DOMAIN_TRANSCODER_B,
338         POWER_DOMAIN_TRANSCODER_C,
339         POWER_DOMAIN_TRANSCODER_EDP,
340         POWER_DOMAIN_TRANSCODER_DSI_A,
341         POWER_DOMAIN_TRANSCODER_DSI_C,
342         POWER_DOMAIN_PORT_DDI_A_LANES,
343         POWER_DOMAIN_PORT_DDI_B_LANES,
344         POWER_DOMAIN_PORT_DDI_C_LANES,
345         POWER_DOMAIN_PORT_DDI_D_LANES,
346         POWER_DOMAIN_PORT_DDI_E_LANES,
347         POWER_DOMAIN_PORT_DDI_A_IO,
348         POWER_DOMAIN_PORT_DDI_B_IO,
349         POWER_DOMAIN_PORT_DDI_C_IO,
350         POWER_DOMAIN_PORT_DDI_D_IO,
351         POWER_DOMAIN_PORT_DDI_E_IO,
352         POWER_DOMAIN_PORT_DSI,
353         POWER_DOMAIN_PORT_CRT,
354         POWER_DOMAIN_PORT_OTHER,
355         POWER_DOMAIN_VGA,
356         POWER_DOMAIN_AUDIO,
357         POWER_DOMAIN_PLLS,
358         POWER_DOMAIN_AUX_A,
359         POWER_DOMAIN_AUX_B,
360         POWER_DOMAIN_AUX_C,
361         POWER_DOMAIN_AUX_D,
362         POWER_DOMAIN_GMBUS,
363         POWER_DOMAIN_MODESET,
364         POWER_DOMAIN_INIT,
365
366         POWER_DOMAIN_NUM,
367 };
368
369 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
370 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
371                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
372 #define POWER_DOMAIN_TRANSCODER(tran) \
373         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
374          (tran) + POWER_DOMAIN_TRANSCODER_A)
375
376 enum hpd_pin {
377         HPD_NONE = 0,
378         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
379         HPD_CRT,
380         HPD_SDVO_B,
381         HPD_SDVO_C,
382         HPD_PORT_A,
383         HPD_PORT_B,
384         HPD_PORT_C,
385         HPD_PORT_D,
386         HPD_PORT_E,
387         HPD_NUM_PINS
388 };
389
390 #define for_each_hpd_pin(__pin) \
391         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
392
393 #define HPD_STORM_DEFAULT_THRESHOLD 5
394
395 struct i915_hotplug {
396         struct work_struct hotplug_work;
397
398         struct {
399                 unsigned long last_jiffies;
400                 int count;
401                 enum {
402                         HPD_ENABLED = 0,
403                         HPD_DISABLED = 1,
404                         HPD_MARK_DISABLED = 2
405                 } state;
406         } stats[HPD_NUM_PINS];
407         u32 event_bits;
408         struct delayed_work reenable_work;
409
410         struct intel_digital_port *irq_port[I915_MAX_PORTS];
411         u32 long_port_mask;
412         u32 short_port_mask;
413         struct work_struct dig_port_work;
414
415         struct work_struct poll_init_work;
416         bool poll_enabled;
417
418         unsigned int hpd_storm_threshold;
419
420         /*
421          * if we get a HPD irq from DP and a HPD irq from non-DP
422          * the non-DP HPD could block the workqueue on a mode config
423          * mutex getting, that userspace may have taken. However
424          * userspace is waiting on the DP workqueue to run which is
425          * blocked behind the non-DP one.
426          */
427         struct workqueue_struct *dp_wq;
428 };
429
430 #define I915_GEM_GPU_DOMAINS \
431         (I915_GEM_DOMAIN_RENDER | \
432          I915_GEM_DOMAIN_SAMPLER | \
433          I915_GEM_DOMAIN_COMMAND | \
434          I915_GEM_DOMAIN_INSTRUCTION | \
435          I915_GEM_DOMAIN_VERTEX)
436
437 #define for_each_pipe(__dev_priv, __p) \
438         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
439 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
440         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
441                 for_each_if ((__mask) & (1 << (__p)))
442 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
443         for ((__p) = 0;                                                 \
444              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
445              (__p)++)
446 #define for_each_sprite(__dev_priv, __p, __s)                           \
447         for ((__s) = 0;                                                 \
448              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
449              (__s)++)
450
451 #define for_each_port_masked(__port, __ports_mask) \
452         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
453                 for_each_if ((__ports_mask) & (1 << (__port)))
454
455 #define for_each_crtc(dev, crtc) \
456         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
457
458 #define for_each_intel_plane(dev, intel_plane) \
459         list_for_each_entry(intel_plane,                        \
460                             &(dev)->mode_config.plane_list,     \
461                             base.head)
462
463 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
464         list_for_each_entry(intel_plane,                                \
465                             &(dev)->mode_config.plane_list,             \
466                             base.head)                                  \
467                 for_each_if ((plane_mask) &                             \
468                              (1 << drm_plane_index(&intel_plane->base)))
469
470 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
471         list_for_each_entry(intel_plane,                                \
472                             &(dev)->mode_config.plane_list,             \
473                             base.head)                                  \
474                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
475
476 #define for_each_intel_crtc(dev, intel_crtc)                            \
477         list_for_each_entry(intel_crtc,                                 \
478                             &(dev)->mode_config.crtc_list,              \
479                             base.head)
480
481 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
482         list_for_each_entry(intel_crtc,                                 \
483                             &(dev)->mode_config.crtc_list,              \
484                             base.head)                                  \
485                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
486
487 #define for_each_intel_encoder(dev, intel_encoder)              \
488         list_for_each_entry(intel_encoder,                      \
489                             &(dev)->mode_config.encoder_list,   \
490                             base.head)
491
492 #define for_each_intel_connector_iter(intel_connector, iter) \
493         while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
494
495 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
496         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
497                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
498
499 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
500         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
501                 for_each_if ((intel_connector)->base.encoder == (__encoder))
502
503 #define for_each_power_domain(domain, mask)                             \
504         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
505                 for_each_if (BIT_ULL(domain) & (mask))
506
507 #define for_each_power_well(__dev_priv, __power_well)                           \
508         for ((__power_well) = (__dev_priv)->power_domains.power_wells;  \
509              (__power_well) - (__dev_priv)->power_domains.power_wells < \
510                 (__dev_priv)->power_domains.power_well_count;           \
511              (__power_well)++)
512
513 #define for_each_power_well_rev(__dev_priv, __power_well)                       \
514         for ((__power_well) = (__dev_priv)->power_domains.power_wells +         \
515                               (__dev_priv)->power_domains.power_well_count - 1; \
516              (__power_well) - (__dev_priv)->power_domains.power_wells >= 0;     \
517              (__power_well)--)
518
519 #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask)     \
520         for_each_power_well(__dev_priv, __power_well)                           \
521                 for_each_if ((__power_well)->domains & (__domain_mask))
522
523 #define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
524         for_each_power_well_rev(__dev_priv, __power_well)                       \
525                 for_each_if ((__power_well)->domains & (__domain_mask))
526
527 #define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
528         for ((__i) = 0; \
529              (__i) < (__state)->base.dev->mode_config.num_total_plane && \
530                      ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
531                       (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
532              (__i)++) \
533                 for_each_if (plane_state)
534
535 struct drm_i915_private;
536 struct i915_mm_struct;
537 struct i915_mmu_object;
538
539 struct drm_i915_file_private {
540         struct drm_i915_private *dev_priv;
541         struct drm_file *file;
542
543         struct {
544                 spinlock_t lock;
545                 struct list_head request_list;
546 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
547  * chosen to prevent the CPU getting more than a frame ahead of the GPU
548  * (when using lax throttling for the frontbuffer). We also use it to
549  * offer free GPU waitboosts for severely congested workloads.
550  */
551 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
552         } mm;
553         struct idr context_idr;
554
555         struct intel_rps_client {
556                 struct list_head link;
557                 unsigned boosts;
558         } rps;
559
560         unsigned int bsd_engine;
561
562 /* Client can have a maximum of 3 contexts banned before
563  * it is denied of creating new contexts. As one context
564  * ban needs 4 consecutive hangs, and more if there is
565  * progress in between, this is a last resort stop gap measure
566  * to limit the badly behaving clients access to gpu.
567  */
568 #define I915_MAX_CLIENT_CONTEXT_BANS 3
569         int context_bans;
570 };
571
572 /* Used by dp and fdi links */
573 struct intel_link_m_n {
574         uint32_t        tu;
575         uint32_t        gmch_m;
576         uint32_t        gmch_n;
577         uint32_t        link_m;
578         uint32_t        link_n;
579 };
580
581 void intel_link_compute_m_n(int bpp, int nlanes,
582                             int pixel_clock, int link_clock,
583                             struct intel_link_m_n *m_n);
584
585 /* Interface history:
586  *
587  * 1.1: Original.
588  * 1.2: Add Power Management
589  * 1.3: Add vblank support
590  * 1.4: Fix cmdbuffer path, add heap destroy
591  * 1.5: Add vblank pipe configuration
592  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
593  *      - Support vertical blank on secondary display pipe
594  */
595 #define DRIVER_MAJOR            1
596 #define DRIVER_MINOR            6
597 #define DRIVER_PATCHLEVEL       0
598
599 struct opregion_header;
600 struct opregion_acpi;
601 struct opregion_swsci;
602 struct opregion_asle;
603
604 struct intel_opregion {
605         struct opregion_header *header;
606         struct opregion_acpi *acpi;
607         struct opregion_swsci *swsci;
608         u32 swsci_gbda_sub_functions;
609         u32 swsci_sbcb_sub_functions;
610         struct opregion_asle *asle;
611         void *rvda;
612         const void *vbt;
613         u32 vbt_size;
614         u32 *lid_state;
615         struct work_struct asle_work;
616 };
617 #define OPREGION_SIZE            (8*1024)
618
619 struct intel_overlay;
620 struct intel_overlay_error_state;
621
622 struct sdvo_device_mapping {
623         u8 initialized;
624         u8 dvo_port;
625         u8 slave_addr;
626         u8 dvo_wiring;
627         u8 i2c_pin;
628         u8 ddc_pin;
629 };
630
631 struct intel_connector;
632 struct intel_encoder;
633 struct intel_atomic_state;
634 struct intel_crtc_state;
635 struct intel_initial_plane_config;
636 struct intel_crtc;
637 struct intel_limit;
638 struct dpll;
639 struct intel_cdclk_state;
640
641 struct drm_i915_display_funcs {
642         void (*get_cdclk)(struct drm_i915_private *dev_priv,
643                           struct intel_cdclk_state *cdclk_state);
644         void (*set_cdclk)(struct drm_i915_private *dev_priv,
645                           const struct intel_cdclk_state *cdclk_state);
646         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
647         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
648         int (*compute_intermediate_wm)(struct drm_device *dev,
649                                        struct intel_crtc *intel_crtc,
650                                        struct intel_crtc_state *newstate);
651         void (*initial_watermarks)(struct intel_atomic_state *state,
652                                    struct intel_crtc_state *cstate);
653         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
654                                          struct intel_crtc_state *cstate);
655         void (*optimize_watermarks)(struct intel_atomic_state *state,
656                                     struct intel_crtc_state *cstate);
657         int (*compute_global_watermarks)(struct drm_atomic_state *state);
658         void (*update_wm)(struct intel_crtc *crtc);
659         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
660         /* Returns the active state of the crtc, and if the crtc is active,
661          * fills out the pipe-config with the hw state. */
662         bool (*get_pipe_config)(struct intel_crtc *,
663                                 struct intel_crtc_state *);
664         void (*get_initial_plane_config)(struct intel_crtc *,
665                                          struct intel_initial_plane_config *);
666         int (*crtc_compute_clock)(struct intel_crtc *crtc,
667                                   struct intel_crtc_state *crtc_state);
668         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
669                             struct drm_atomic_state *old_state);
670         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
671                              struct drm_atomic_state *old_state);
672         void (*update_crtcs)(struct drm_atomic_state *state,
673                              unsigned int *crtc_vblank_mask);
674         void (*audio_codec_enable)(struct drm_connector *connector,
675                                    struct intel_encoder *encoder,
676                                    const struct drm_display_mode *adjusted_mode);
677         void (*audio_codec_disable)(struct intel_encoder *encoder);
678         void (*fdi_link_train)(struct intel_crtc *crtc,
679                                const struct intel_crtc_state *crtc_state);
680         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
681         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
682                           struct drm_framebuffer *fb,
683                           struct drm_i915_gem_object *obj,
684                           struct drm_i915_gem_request *req,
685                           uint32_t flags);
686         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
687         /* clock updates for mode set */
688         /* cursor updates */
689         /* render clock increase/decrease */
690         /* display clock increase/decrease */
691         /* pll clock increase/decrease */
692
693         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
694         void (*load_luts)(struct drm_crtc_state *crtc_state);
695 };
696
697 enum forcewake_domain_id {
698         FW_DOMAIN_ID_RENDER = 0,
699         FW_DOMAIN_ID_BLITTER,
700         FW_DOMAIN_ID_MEDIA,
701
702         FW_DOMAIN_ID_COUNT
703 };
704
705 enum forcewake_domains {
706         FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
707         FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
708         FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
709         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
710                          FORCEWAKE_BLITTER |
711                          FORCEWAKE_MEDIA)
712 };
713
714 #define FW_REG_READ  (1)
715 #define FW_REG_WRITE (2)
716
717 enum decoupled_power_domain {
718         GEN9_DECOUPLED_PD_BLITTER = 0,
719         GEN9_DECOUPLED_PD_RENDER,
720         GEN9_DECOUPLED_PD_MEDIA,
721         GEN9_DECOUPLED_PD_ALL
722 };
723
724 enum decoupled_ops {
725         GEN9_DECOUPLED_OP_WRITE = 0,
726         GEN9_DECOUPLED_OP_READ
727 };
728
729 enum forcewake_domains
730 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
731                                i915_reg_t reg, unsigned int op);
732
733 struct intel_uncore_funcs {
734         void (*force_wake_get)(struct drm_i915_private *dev_priv,
735                                                         enum forcewake_domains domains);
736         void (*force_wake_put)(struct drm_i915_private *dev_priv,
737                                                         enum forcewake_domains domains);
738
739         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
740         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
741         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
742         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
743
744         void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
745                                 uint8_t val, bool trace);
746         void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
747                                 uint16_t val, bool trace);
748         void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
749                                 uint32_t val, bool trace);
750 };
751
752 struct intel_forcewake_range {
753         u32 start;
754         u32 end;
755
756         enum forcewake_domains domains;
757 };
758
759 struct intel_uncore {
760         spinlock_t lock; /** lock is also taken in irq contexts. */
761
762         const struct intel_forcewake_range *fw_domains_table;
763         unsigned int fw_domains_table_entries;
764
765         struct intel_uncore_funcs funcs;
766
767         unsigned fifo_count;
768
769         enum forcewake_domains fw_domains;
770         enum forcewake_domains fw_domains_active;
771
772         struct intel_uncore_forcewake_domain {
773                 struct drm_i915_private *i915;
774                 enum forcewake_domain_id id;
775                 enum forcewake_domains mask;
776                 unsigned wake_count;
777                 struct hrtimer timer;
778                 i915_reg_t reg_set;
779                 u32 val_set;
780                 u32 val_clear;
781                 i915_reg_t reg_ack;
782                 i915_reg_t reg_post;
783                 u32 val_reset;
784         } fw_domain[FW_DOMAIN_ID_COUNT];
785
786         int unclaimed_mmio_check;
787 };
788
789 /* Iterate over initialised fw domains */
790 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
791         for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
792              (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
793              (domain__)++) \
794                 for_each_if ((mask__) & (domain__)->mask)
795
796 #define for_each_fw_domain(domain__, dev_priv__) \
797         for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
798
799 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
800 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
801 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
802
803 struct intel_csr {
804         struct work_struct work;
805         const char *fw_path;
806         uint32_t *dmc_payload;
807         uint32_t dmc_fw_size;
808         uint32_t version;
809         uint32_t mmio_count;
810         i915_reg_t mmioaddr[8];
811         uint32_t mmiodata[8];
812         uint32_t dc_state;
813         uint32_t allowed_dc_mask;
814 };
815
816 #define DEV_INFO_FOR_EACH_FLAG(func) \
817         func(is_mobile); \
818         func(is_lp); \
819         func(is_alpha_support); \
820         /* Keep has_* in alphabetical order */ \
821         func(has_64bit_reloc); \
822         func(has_aliasing_ppgtt); \
823         func(has_csr); \
824         func(has_ddi); \
825         func(has_decoupled_mmio); \
826         func(has_dp_mst); \
827         func(has_fbc); \
828         func(has_fpga_dbg); \
829         func(has_full_ppgtt); \
830         func(has_full_48bit_ppgtt); \
831         func(has_gmbus_irq); \
832         func(has_gmch_display); \
833         func(has_guc); \
834         func(has_hotplug); \
835         func(has_hw_contexts); \
836         func(has_l3_dpf); \
837         func(has_llc); \
838         func(has_logical_ring_contexts); \
839         func(has_overlay); \
840         func(has_pipe_cxsr); \
841         func(has_pooled_eu); \
842         func(has_psr); \
843         func(has_rc6); \
844         func(has_rc6p); \
845         func(has_resource_streamer); \
846         func(has_runtime_pm); \
847         func(has_snoop); \
848         func(cursor_needs_physical); \
849         func(hws_needs_physical); \
850         func(overlay_needs_physical); \
851         func(supports_tv);
852
853 struct sseu_dev_info {
854         u8 slice_mask;
855         u8 subslice_mask;
856         u8 eu_total;
857         u8 eu_per_subslice;
858         u8 min_eu_in_pool;
859         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
860         u8 subslice_7eu[3];
861         u8 has_slice_pg:1;
862         u8 has_subslice_pg:1;
863         u8 has_eu_pg:1;
864 };
865
866 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
867 {
868         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
869 }
870
871 /* Keep in gen based order, and chronological order within a gen */
872 enum intel_platform {
873         INTEL_PLATFORM_UNINITIALIZED = 0,
874         INTEL_I830,
875         INTEL_I845G,
876         INTEL_I85X,
877         INTEL_I865G,
878         INTEL_I915G,
879         INTEL_I915GM,
880         INTEL_I945G,
881         INTEL_I945GM,
882         INTEL_G33,
883         INTEL_PINEVIEW,
884         INTEL_I965G,
885         INTEL_I965GM,
886         INTEL_G45,
887         INTEL_GM45,
888         INTEL_IRONLAKE,
889         INTEL_SANDYBRIDGE,
890         INTEL_IVYBRIDGE,
891         INTEL_VALLEYVIEW,
892         INTEL_HASWELL,
893         INTEL_BROADWELL,
894         INTEL_CHERRYVIEW,
895         INTEL_SKYLAKE,
896         INTEL_BROXTON,
897         INTEL_KABYLAKE,
898         INTEL_GEMINILAKE,
899         INTEL_MAX_PLATFORMS
900 };
901
902 struct intel_device_info {
903         u32 display_mmio_offset;
904         u16 device_id;
905         u8 num_pipes;
906         u8 num_sprites[I915_MAX_PIPES];
907         u8 num_scalers[I915_MAX_PIPES];
908         u8 gen;
909         u16 gen_mask;
910         enum intel_platform platform;
911         u8 ring_mask; /* Rings supported by the HW */
912         u8 num_rings;
913 #define DEFINE_FLAG(name) u8 name:1
914         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
915 #undef DEFINE_FLAG
916         u16 ddb_size; /* in blocks */
917         /* Register offsets for the various display pipes and transcoders */
918         int pipe_offsets[I915_MAX_TRANSCODERS];
919         int trans_offsets[I915_MAX_TRANSCODERS];
920         int palette_offsets[I915_MAX_PIPES];
921         int cursor_offsets[I915_MAX_PIPES];
922
923         /* Slice/subslice/EU info */
924         struct sseu_dev_info sseu;
925
926         struct color_luts {
927                 u16 degamma_lut_size;
928                 u16 gamma_lut_size;
929         } color;
930 };
931
932 struct intel_display_error_state;
933
934 struct i915_gpu_state {
935         struct kref ref;
936         struct timeval time;
937         struct timeval boottime;
938         struct timeval uptime;
939
940         struct drm_i915_private *i915;
941
942         char error_msg[128];
943         bool simulated;
944         bool awake;
945         bool wakelock;
946         bool suspended;
947         int iommu;
948         u32 reset_count;
949         u32 suspend_count;
950         struct intel_device_info device_info;
951         struct i915_params params;
952
953         /* Generic register state */
954         u32 eir;
955         u32 pgtbl_er;
956         u32 ier;
957         u32 gtier[4], ngtier;
958         u32 ccid;
959         u32 derrmr;
960         u32 forcewake;
961         u32 error; /* gen6+ */
962         u32 err_int; /* gen7 */
963         u32 fault_data0; /* gen8, gen9 */
964         u32 fault_data1; /* gen8, gen9 */
965         u32 done_reg;
966         u32 gac_eco;
967         u32 gam_ecochk;
968         u32 gab_ctl;
969         u32 gfx_mode;
970
971         u32 nfence;
972         u64 fence[I915_MAX_NUM_FENCES];
973         struct intel_overlay_error_state *overlay;
974         struct intel_display_error_state *display;
975         struct drm_i915_error_object *semaphore;
976         struct drm_i915_error_object *guc_log;
977
978         struct drm_i915_error_engine {
979                 int engine_id;
980                 /* Software tracked state */
981                 bool waiting;
982                 int num_waiters;
983                 unsigned long hangcheck_timestamp;
984                 bool hangcheck_stalled;
985                 enum intel_engine_hangcheck_action hangcheck_action;
986                 struct i915_address_space *vm;
987                 int num_requests;
988
989                 /* position of active request inside the ring */
990                 u32 rq_head, rq_post, rq_tail;
991
992                 /* our own tracking of ring head and tail */
993                 u32 cpu_ring_head;
994                 u32 cpu_ring_tail;
995
996                 u32 last_seqno;
997
998                 /* Register state */
999                 u32 start;
1000                 u32 tail;
1001                 u32 head;
1002                 u32 ctl;
1003                 u32 mode;
1004                 u32 hws;
1005                 u32 ipeir;
1006                 u32 ipehr;
1007                 u32 bbstate;
1008                 u32 instpm;
1009                 u32 instps;
1010                 u32 seqno;
1011                 u64 bbaddr;
1012                 u64 acthd;
1013                 u32 fault_reg;
1014                 u64 faddr;
1015                 u32 rc_psmi; /* sleep state */
1016                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
1017                 struct intel_instdone instdone;
1018
1019                 struct drm_i915_error_context {
1020                         char comm[TASK_COMM_LEN];
1021                         pid_t pid;
1022                         u32 handle;
1023                         u32 hw_id;
1024                         int ban_score;
1025                         int active;
1026                         int guilty;
1027                 } context;
1028
1029                 struct drm_i915_error_object {
1030                         u64 gtt_offset;
1031                         u64 gtt_size;
1032                         int page_count;
1033                         int unused;
1034                         u32 *pages[0];
1035                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1036
1037                 struct drm_i915_error_object *wa_ctx;
1038
1039                 struct drm_i915_error_request {
1040                         long jiffies;
1041                         pid_t pid;
1042                         u32 context;
1043                         int ban_score;
1044                         u32 seqno;
1045                         u32 head;
1046                         u32 tail;
1047                 } *requests, execlist[2];
1048
1049                 struct drm_i915_error_waiter {
1050                         char comm[TASK_COMM_LEN];
1051                         pid_t pid;
1052                         u32 seqno;
1053                 } *waiters;
1054
1055                 struct {
1056                         u32 gfx_mode;
1057                         union {
1058                                 u64 pdp[4];
1059                                 u32 pp_dir_base;
1060                         };
1061                 } vm_info;
1062         } engine[I915_NUM_ENGINES];
1063
1064         struct drm_i915_error_buffer {
1065                 u32 size;
1066                 u32 name;
1067                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1068                 u64 gtt_offset;
1069                 u32 read_domains;
1070                 u32 write_domain;
1071                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1072                 u32 tiling:2;
1073                 u32 dirty:1;
1074                 u32 purgeable:1;
1075                 u32 userptr:1;
1076                 s32 engine:4;
1077                 u32 cache_level:3;
1078         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1079         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1080         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1081 };
1082
1083 enum i915_cache_level {
1084         I915_CACHE_NONE = 0,
1085         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1086         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1087                               caches, eg sampler/render caches, and the
1088                               large Last-Level-Cache. LLC is coherent with
1089                               the CPU, but L3 is only visible to the GPU. */
1090         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1091 };
1092
1093 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1094
1095 enum fb_op_origin {
1096         ORIGIN_GTT,
1097         ORIGIN_CPU,
1098         ORIGIN_CS,
1099         ORIGIN_FLIP,
1100         ORIGIN_DIRTYFB,
1101 };
1102
1103 struct intel_fbc {
1104         /* This is always the inner lock when overlapping with struct_mutex and
1105          * it's the outer lock when overlapping with stolen_lock. */
1106         struct mutex lock;
1107         unsigned threshold;
1108         unsigned int possible_framebuffer_bits;
1109         unsigned int busy_bits;
1110         unsigned int visible_pipes_mask;
1111         struct intel_crtc *crtc;
1112
1113         struct drm_mm_node compressed_fb;
1114         struct drm_mm_node *compressed_llb;
1115
1116         bool false_color;
1117
1118         bool enabled;
1119         bool active;
1120
1121         bool underrun_detected;
1122         struct work_struct underrun_work;
1123
1124         struct intel_fbc_state_cache {
1125                 struct i915_vma *vma;
1126
1127                 struct {
1128                         unsigned int mode_flags;
1129                         uint32_t hsw_bdw_pixel_rate;
1130                 } crtc;
1131
1132                 struct {
1133                         unsigned int rotation;
1134                         int src_w;
1135                         int src_h;
1136                         bool visible;
1137                 } plane;
1138
1139                 struct {
1140                         const struct drm_format_info *format;
1141                         unsigned int stride;
1142                 } fb;
1143         } state_cache;
1144
1145         struct intel_fbc_reg_params {
1146                 struct i915_vma *vma;
1147
1148                 struct {
1149                         enum pipe pipe;
1150                         enum plane plane;
1151                         unsigned int fence_y_offset;
1152                 } crtc;
1153
1154                 struct {
1155                         const struct drm_format_info *format;
1156                         unsigned int stride;
1157                 } fb;
1158
1159                 int cfb_size;
1160         } params;
1161
1162         struct intel_fbc_work {
1163                 bool scheduled;
1164                 u32 scheduled_vblank;
1165                 struct work_struct work;
1166         } work;
1167
1168         const char *no_fbc_reason;
1169 };
1170
1171 /*
1172  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1173  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1174  * parsing for same resolution.
1175  */
1176 enum drrs_refresh_rate_type {
1177         DRRS_HIGH_RR,
1178         DRRS_LOW_RR,
1179         DRRS_MAX_RR, /* RR count */
1180 };
1181
1182 enum drrs_support_type {
1183         DRRS_NOT_SUPPORTED = 0,
1184         STATIC_DRRS_SUPPORT = 1,
1185         SEAMLESS_DRRS_SUPPORT = 2
1186 };
1187
1188 struct intel_dp;
1189 struct i915_drrs {
1190         struct mutex mutex;
1191         struct delayed_work work;
1192         struct intel_dp *dp;
1193         unsigned busy_frontbuffer_bits;
1194         enum drrs_refresh_rate_type refresh_rate_type;
1195         enum drrs_support_type type;
1196 };
1197
1198 struct i915_psr {
1199         struct mutex lock;
1200         bool sink_support;
1201         bool source_ok;
1202         struct intel_dp *enabled;
1203         bool active;
1204         struct delayed_work work;
1205         unsigned busy_frontbuffer_bits;
1206         bool psr2_support;
1207         bool aux_frame_sync;
1208         bool link_standby;
1209         bool y_cord_support;
1210         bool colorimetry_support;
1211         bool alpm;
1212 };
1213
1214 enum intel_pch {
1215         PCH_NONE = 0,   /* No PCH present */
1216         PCH_IBX,        /* Ibexpeak PCH */
1217         PCH_CPT,        /* Cougarpoint PCH */
1218         PCH_LPT,        /* Lynxpoint PCH */
1219         PCH_SPT,        /* Sunrisepoint PCH */
1220         PCH_KBP,        /* Kabypoint PCH */
1221         PCH_NOP,
1222 };
1223
1224 enum intel_sbi_destination {
1225         SBI_ICLK,
1226         SBI_MPHY,
1227 };
1228
1229 #define QUIRK_PIPEA_FORCE (1<<0)
1230 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1231 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1232 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1233 #define QUIRK_PIPEB_FORCE (1<<4)
1234 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1235
1236 struct intel_fbdev;
1237 struct intel_fbc_work;
1238
1239 struct intel_gmbus {
1240         struct i2c_adapter adapter;
1241 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1242         u32 force_bit;
1243         u32 reg0;
1244         i915_reg_t gpio_reg;
1245         struct i2c_algo_bit_data bit_algo;
1246         struct drm_i915_private *dev_priv;
1247 };
1248
1249 struct i915_suspend_saved_registers {
1250         u32 saveDSPARB;
1251         u32 saveFBC_CONTROL;
1252         u32 saveCACHE_MODE_0;
1253         u32 saveMI_ARB_STATE;
1254         u32 saveSWF0[16];
1255         u32 saveSWF1[16];
1256         u32 saveSWF3[3];
1257         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1258         u32 savePCH_PORT_HOTPLUG;
1259         u16 saveGCDGMBUS;
1260 };
1261
1262 struct vlv_s0ix_state {
1263         /* GAM */
1264         u32 wr_watermark;
1265         u32 gfx_prio_ctrl;
1266         u32 arb_mode;
1267         u32 gfx_pend_tlb0;
1268         u32 gfx_pend_tlb1;
1269         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1270         u32 media_max_req_count;
1271         u32 gfx_max_req_count;
1272         u32 render_hwsp;
1273         u32 ecochk;
1274         u32 bsd_hwsp;
1275         u32 blt_hwsp;
1276         u32 tlb_rd_addr;
1277
1278         /* MBC */
1279         u32 g3dctl;
1280         u32 gsckgctl;
1281         u32 mbctl;
1282
1283         /* GCP */
1284         u32 ucgctl1;
1285         u32 ucgctl3;
1286         u32 rcgctl1;
1287         u32 rcgctl2;
1288         u32 rstctl;
1289         u32 misccpctl;
1290
1291         /* GPM */
1292         u32 gfxpause;
1293         u32 rpdeuhwtc;
1294         u32 rpdeuc;
1295         u32 ecobus;
1296         u32 pwrdwnupctl;
1297         u32 rp_down_timeout;
1298         u32 rp_deucsw;
1299         u32 rcubmabdtmr;
1300         u32 rcedata;
1301         u32 spare2gh;
1302
1303         /* Display 1 CZ domain */
1304         u32 gt_imr;
1305         u32 gt_ier;
1306         u32 pm_imr;
1307         u32 pm_ier;
1308         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1309
1310         /* GT SA CZ domain */
1311         u32 tilectl;
1312         u32 gt_fifoctl;
1313         u32 gtlc_wake_ctrl;
1314         u32 gtlc_survive;
1315         u32 pmwgicz;
1316
1317         /* Display 2 CZ domain */
1318         u32 gu_ctl0;
1319         u32 gu_ctl1;
1320         u32 pcbr;
1321         u32 clock_gate_dis2;
1322 };
1323
1324 struct intel_rps_ei {
1325         u32 cz_clock;
1326         u32 render_c0;
1327         u32 media_c0;
1328 };
1329
1330 struct intel_gen6_power_mgmt {
1331         /*
1332          * work, interrupts_enabled and pm_iir are protected by
1333          * dev_priv->irq_lock
1334          */
1335         struct work_struct work;
1336         bool interrupts_enabled;
1337         u32 pm_iir;
1338
1339         /* PM interrupt bits that should never be masked */
1340         u32 pm_intr_keep;
1341
1342         /* Frequencies are stored in potentially platform dependent multiples.
1343          * In other words, *_freq needs to be multiplied by X to be interesting.
1344          * Soft limits are those which are used for the dynamic reclocking done
1345          * by the driver (raise frequencies under heavy loads, and lower for
1346          * lighter loads). Hard limits are those imposed by the hardware.
1347          *
1348          * A distinction is made for overclocking, which is never enabled by
1349          * default, and is considered to be above the hard limit if it's
1350          * possible at all.
1351          */
1352         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1353         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1354         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1355         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1356         u8 min_freq;            /* AKA RPn. Minimum frequency */
1357         u8 boost_freq;          /* Frequency to request when wait boosting */
1358         u8 idle_freq;           /* Frequency to request when we are idle */
1359         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1360         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1361         u8 rp0_freq;            /* Non-overclocked max frequency. */
1362         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1363
1364         u8 up_threshold; /* Current %busy required to uplock */
1365         u8 down_threshold; /* Current %busy required to downclock */
1366
1367         int last_adj;
1368         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1369
1370         spinlock_t client_lock;
1371         struct list_head clients;
1372         bool client_boost;
1373
1374         bool enabled;
1375         struct delayed_work autoenable_work;
1376         unsigned boosts;
1377
1378         /* manual wa residency calculations */
1379         struct intel_rps_ei ei;
1380
1381         /*
1382          * Protects RPS/RC6 register access and PCU communication.
1383          * Must be taken after struct_mutex if nested. Note that
1384          * this lock may be held for long periods of time when
1385          * talking to hw - so only take it when talking to hw!
1386          */
1387         struct mutex hw_lock;
1388 };
1389
1390 /* defined intel_pm.c */
1391 extern spinlock_t mchdev_lock;
1392
1393 struct intel_ilk_power_mgmt {
1394         u8 cur_delay;
1395         u8 min_delay;
1396         u8 max_delay;
1397         u8 fmax;
1398         u8 fstart;
1399
1400         u64 last_count1;
1401         unsigned long last_time1;
1402         unsigned long chipset_power;
1403         u64 last_count2;
1404         u64 last_time2;
1405         unsigned long gfx_power;
1406         u8 corr;
1407
1408         int c_m;
1409         int r_t;
1410 };
1411
1412 struct drm_i915_private;
1413 struct i915_power_well;
1414
1415 struct i915_power_well_ops {
1416         /*
1417          * Synchronize the well's hw state to match the current sw state, for
1418          * example enable/disable it based on the current refcount. Called
1419          * during driver init and resume time, possibly after first calling
1420          * the enable/disable handlers.
1421          */
1422         void (*sync_hw)(struct drm_i915_private *dev_priv,
1423                         struct i915_power_well *power_well);
1424         /*
1425          * Enable the well and resources that depend on it (for example
1426          * interrupts located on the well). Called after the 0->1 refcount
1427          * transition.
1428          */
1429         void (*enable)(struct drm_i915_private *dev_priv,
1430                        struct i915_power_well *power_well);
1431         /*
1432          * Disable the well and resources that depend on it. Called after
1433          * the 1->0 refcount transition.
1434          */
1435         void (*disable)(struct drm_i915_private *dev_priv,
1436                         struct i915_power_well *power_well);
1437         /* Returns the hw enabled state. */
1438         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1439                            struct i915_power_well *power_well);
1440 };
1441
1442 /* Power well structure for haswell */
1443 struct i915_power_well {
1444         const char *name;
1445         bool always_on;
1446         /* power well enable/disable usage count */
1447         int count;
1448         /* cached hw enabled state */
1449         bool hw_enabled;
1450         u64 domains;
1451         /* unique identifier for this power well */
1452         unsigned long id;
1453         /*
1454          * Arbitraty data associated with this power well. Platform and power
1455          * well specific.
1456          */
1457         unsigned long data;
1458         const struct i915_power_well_ops *ops;
1459 };
1460
1461 struct i915_power_domains {
1462         /*
1463          * Power wells needed for initialization at driver init and suspend
1464          * time are on. They are kept on until after the first modeset.
1465          */
1466         bool init_power_on;
1467         bool initializing;
1468         int power_well_count;
1469
1470         struct mutex lock;
1471         int domain_use_count[POWER_DOMAIN_NUM];
1472         struct i915_power_well *power_wells;
1473 };
1474
1475 #define MAX_L3_SLICES 2
1476 struct intel_l3_parity {
1477         u32 *remap_info[MAX_L3_SLICES];
1478         struct work_struct error_work;
1479         int which_slice;
1480 };
1481
1482 struct i915_gem_mm {
1483         /** Memory allocator for GTT stolen memory */
1484         struct drm_mm stolen;
1485         /** Protects the usage of the GTT stolen memory allocator. This is
1486          * always the inner lock when overlapping with struct_mutex. */
1487         struct mutex stolen_lock;
1488
1489         /** List of all objects in gtt_space. Used to restore gtt
1490          * mappings on resume */
1491         struct list_head bound_list;
1492         /**
1493          * List of objects which are not bound to the GTT (thus
1494          * are idle and not used by the GPU). These objects may or may
1495          * not actually have any pages attached.
1496          */
1497         struct list_head unbound_list;
1498
1499         /** List of all objects in gtt_space, currently mmaped by userspace.
1500          * All objects within this list must also be on bound_list.
1501          */
1502         struct list_head userfault_list;
1503
1504         /**
1505          * List of objects which are pending destruction.
1506          */
1507         struct llist_head free_list;
1508         struct work_struct free_work;
1509
1510         /** Usable portion of the GTT for GEM */
1511         dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1512
1513         /** PPGTT used for aliasing the PPGTT with the GTT */
1514         struct i915_hw_ppgtt *aliasing_ppgtt;
1515
1516         struct notifier_block oom_notifier;
1517         struct notifier_block vmap_notifier;
1518         struct shrinker shrinker;
1519
1520         /** LRU list of objects with fence regs on them. */
1521         struct list_head fence_list;
1522
1523         /**
1524          * Are we in a non-interruptible section of code like
1525          * modesetting?
1526          */
1527         bool interruptible;
1528
1529         /* the indicator for dispatch video commands on two BSD rings */
1530         atomic_t bsd_engine_dispatch_index;
1531
1532         /** Bit 6 swizzling required for X tiling */
1533         uint32_t bit_6_swizzle_x;
1534         /** Bit 6 swizzling required for Y tiling */
1535         uint32_t bit_6_swizzle_y;
1536
1537         /* accounting, useful for userland debugging */
1538         spinlock_t object_stat_lock;
1539         u64 object_memory;
1540         u32 object_count;
1541 };
1542
1543 struct drm_i915_error_state_buf {
1544         struct drm_i915_private *i915;
1545         unsigned bytes;
1546         unsigned size;
1547         int err;
1548         u8 *buf;
1549         loff_t start;
1550         loff_t pos;
1551 };
1552
1553 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1554 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1555
1556 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1557 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1558
1559 struct i915_gpu_error {
1560         /* For hangcheck timer */
1561 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1562 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1563
1564         struct delayed_work hangcheck_work;
1565
1566         /* For reset and error_state handling. */
1567         spinlock_t lock;
1568         /* Protected by the above dev->gpu_error.lock. */
1569         struct i915_gpu_state *first_error;
1570
1571         unsigned long missed_irq_rings;
1572
1573         /**
1574          * State variable controlling the reset flow and count
1575          *
1576          * This is a counter which gets incremented when reset is triggered,
1577          *
1578          * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1579          * meaning that any waiters holding onto the struct_mutex should
1580          * relinquish the lock immediately in order for the reset to start.
1581          *
1582          * If reset is not completed succesfully, the I915_WEDGE bit is
1583          * set meaning that hardware is terminally sour and there is no
1584          * recovery. All waiters on the reset_queue will be woken when
1585          * that happens.
1586          *
1587          * This counter is used by the wait_seqno code to notice that reset
1588          * event happened and it needs to restart the entire ioctl (since most
1589          * likely the seqno it waited for won't ever signal anytime soon).
1590          *
1591          * This is important for lock-free wait paths, where no contended lock
1592          * naturally enforces the correct ordering between the bail-out of the
1593          * waiter and the gpu reset work code.
1594          */
1595         unsigned long reset_count;
1596
1597         unsigned long flags;
1598 #define I915_RESET_IN_PROGRESS  0
1599 #define I915_WEDGED             (BITS_PER_LONG - 1)
1600
1601         /**
1602          * Waitqueue to signal when a hang is detected. Used to for waiters
1603          * to release the struct_mutex for the reset to procede.
1604          */
1605         wait_queue_head_t wait_queue;
1606
1607         /**
1608          * Waitqueue to signal when the reset has completed. Used by clients
1609          * that wait for dev_priv->mm.wedged to settle.
1610          */
1611         wait_queue_head_t reset_queue;
1612
1613         /* For missed irq/seqno simulation. */
1614         unsigned long test_irq_rings;
1615 };
1616
1617 enum modeset_restore {
1618         MODESET_ON_LID_OPEN,
1619         MODESET_DONE,
1620         MODESET_SUSPENDED,
1621 };
1622
1623 #define DP_AUX_A 0x40
1624 #define DP_AUX_B 0x10
1625 #define DP_AUX_C 0x20
1626 #define DP_AUX_D 0x30
1627
1628 #define DDC_PIN_B  0x05
1629 #define DDC_PIN_C  0x04
1630 #define DDC_PIN_D  0x06
1631
1632 struct ddi_vbt_port_info {
1633         /*
1634          * This is an index in the HDMI/DVI DDI buffer translation table.
1635          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1636          * populate this field.
1637          */
1638 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1639         uint8_t hdmi_level_shift;
1640
1641         uint8_t supports_dvi:1;
1642         uint8_t supports_hdmi:1;
1643         uint8_t supports_dp:1;
1644         uint8_t supports_edp:1;
1645
1646         uint8_t alternate_aux_channel;
1647         uint8_t alternate_ddc_pin;
1648
1649         uint8_t dp_boost_level;
1650         uint8_t hdmi_boost_level;
1651 };
1652
1653 enum psr_lines_to_wait {
1654         PSR_0_LINES_TO_WAIT = 0,
1655         PSR_1_LINE_TO_WAIT,
1656         PSR_4_LINES_TO_WAIT,
1657         PSR_8_LINES_TO_WAIT
1658 };
1659
1660 struct intel_vbt_data {
1661         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1662         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1663
1664         /* Feature bits */
1665         unsigned int int_tv_support:1;
1666         unsigned int lvds_dither:1;
1667         unsigned int lvds_vbt:1;
1668         unsigned int int_crt_support:1;
1669         unsigned int lvds_use_ssc:1;
1670         unsigned int display_clock_mode:1;
1671         unsigned int fdi_rx_polarity_inverted:1;
1672         unsigned int panel_type:4;
1673         int lvds_ssc_freq;
1674         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1675
1676         enum drrs_support_type drrs_type;
1677
1678         struct {
1679                 int rate;
1680                 int lanes;
1681                 int preemphasis;
1682                 int vswing;
1683                 bool low_vswing;
1684                 bool initialized;
1685                 bool support;
1686                 int bpp;
1687                 struct edp_power_seq pps;
1688         } edp;
1689
1690         struct {
1691                 bool full_link;
1692                 bool require_aux_wakeup;
1693                 int idle_frames;
1694                 enum psr_lines_to_wait lines_to_wait;
1695                 int tp1_wakeup_time;
1696                 int tp2_tp3_wakeup_time;
1697         } psr;
1698
1699         struct {
1700                 u16 pwm_freq_hz;
1701                 bool present;
1702                 bool active_low_pwm;
1703                 u8 min_brightness;      /* min_brightness/255 of max */
1704                 u8 controller;          /* brightness controller number */
1705                 enum intel_backlight_type type;
1706         } backlight;
1707
1708         /* MIPI DSI */
1709         struct {
1710                 u16 panel_id;
1711                 struct mipi_config *config;
1712                 struct mipi_pps_data *pps;
1713                 u8 seq_version;
1714                 u32 size;
1715                 u8 *data;
1716                 const u8 *sequence[MIPI_SEQ_MAX];
1717         } dsi;
1718
1719         int crt_ddc_pin;
1720
1721         int child_dev_num;
1722         union child_device_config *child_dev;
1723
1724         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1725         struct sdvo_device_mapping sdvo_mappings[2];
1726 };
1727
1728 enum intel_ddb_partitioning {
1729         INTEL_DDB_PART_1_2,
1730         INTEL_DDB_PART_5_6, /* IVB+ */
1731 };
1732
1733 struct intel_wm_level {
1734         bool enable;
1735         uint32_t pri_val;
1736         uint32_t spr_val;
1737         uint32_t cur_val;
1738         uint32_t fbc_val;
1739 };
1740
1741 struct ilk_wm_values {
1742         uint32_t wm_pipe[3];
1743         uint32_t wm_lp[3];
1744         uint32_t wm_lp_spr[3];
1745         uint32_t wm_linetime[3];
1746         bool enable_fbc_wm;
1747         enum intel_ddb_partitioning partitioning;
1748 };
1749
1750 struct vlv_pipe_wm {
1751         uint16_t plane[I915_MAX_PLANES];
1752 };
1753
1754 struct vlv_sr_wm {
1755         uint16_t plane;
1756         uint16_t cursor;
1757 };
1758
1759 struct vlv_wm_ddl_values {
1760         uint8_t plane[I915_MAX_PLANES];
1761 };
1762
1763 struct vlv_wm_values {
1764         struct vlv_pipe_wm pipe[3];
1765         struct vlv_sr_wm sr;
1766         struct vlv_wm_ddl_values ddl[3];
1767         uint8_t level;
1768         bool cxsr;
1769 };
1770
1771 struct skl_ddb_entry {
1772         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1773 };
1774
1775 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1776 {
1777         return entry->end - entry->start;
1778 }
1779
1780 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1781                                        const struct skl_ddb_entry *e2)
1782 {
1783         if (e1->start == e2->start && e1->end == e2->end)
1784                 return true;
1785
1786         return false;
1787 }
1788
1789 struct skl_ddb_allocation {
1790         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1791         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1792 };
1793
1794 struct skl_wm_values {
1795         unsigned dirty_pipes;
1796         struct skl_ddb_allocation ddb;
1797 };
1798
1799 struct skl_wm_level {
1800         bool plane_en;
1801         uint16_t plane_res_b;
1802         uint8_t plane_res_l;
1803 };
1804
1805 /*
1806  * This struct helps tracking the state needed for runtime PM, which puts the
1807  * device in PCI D3 state. Notice that when this happens, nothing on the
1808  * graphics device works, even register access, so we don't get interrupts nor
1809  * anything else.
1810  *
1811  * Every piece of our code that needs to actually touch the hardware needs to
1812  * either call intel_runtime_pm_get or call intel_display_power_get with the
1813  * appropriate power domain.
1814  *
1815  * Our driver uses the autosuspend delay feature, which means we'll only really
1816  * suspend if we stay with zero refcount for a certain amount of time. The
1817  * default value is currently very conservative (see intel_runtime_pm_enable), but
1818  * it can be changed with the standard runtime PM files from sysfs.
1819  *
1820  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1821  * goes back to false exactly before we reenable the IRQs. We use this variable
1822  * to check if someone is trying to enable/disable IRQs while they're supposed
1823  * to be disabled. This shouldn't happen and we'll print some error messages in
1824  * case it happens.
1825  *
1826  * For more, read the Documentation/power/runtime_pm.txt.
1827  */
1828 struct i915_runtime_pm {
1829         atomic_t wakeref_count;
1830         bool suspended;
1831         bool irqs_enabled;
1832 };
1833
1834 enum intel_pipe_crc_source {
1835         INTEL_PIPE_CRC_SOURCE_NONE,
1836         INTEL_PIPE_CRC_SOURCE_PLANE1,
1837         INTEL_PIPE_CRC_SOURCE_PLANE2,
1838         INTEL_PIPE_CRC_SOURCE_PF,
1839         INTEL_PIPE_CRC_SOURCE_PIPE,
1840         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1841         INTEL_PIPE_CRC_SOURCE_TV,
1842         INTEL_PIPE_CRC_SOURCE_DP_B,
1843         INTEL_PIPE_CRC_SOURCE_DP_C,
1844         INTEL_PIPE_CRC_SOURCE_DP_D,
1845         INTEL_PIPE_CRC_SOURCE_AUTO,
1846         INTEL_PIPE_CRC_SOURCE_MAX,
1847 };
1848
1849 struct intel_pipe_crc_entry {
1850         uint32_t frame;
1851         uint32_t crc[5];
1852 };
1853
1854 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1855 struct intel_pipe_crc {
1856         spinlock_t lock;
1857         bool opened;            /* exclusive access to the result file */
1858         struct intel_pipe_crc_entry *entries;
1859         enum intel_pipe_crc_source source;
1860         int head, tail;
1861         wait_queue_head_t wq;
1862         int skipped;
1863 };
1864
1865 struct i915_frontbuffer_tracking {
1866         spinlock_t lock;
1867
1868         /*
1869          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1870          * scheduled flips.
1871          */
1872         unsigned busy_bits;
1873         unsigned flip_bits;
1874 };
1875
1876 struct i915_wa_reg {
1877         i915_reg_t addr;
1878         u32 value;
1879         /* bitmask representing WA bits */
1880         u32 mask;
1881 };
1882
1883 /*
1884  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1885  * allowing it for RCS as we don't foresee any requirement of having
1886  * a whitelist for other engines. When it is really required for
1887  * other engines then the limit need to be increased.
1888  */
1889 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1890
1891 struct i915_workarounds {
1892         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1893         u32 count;
1894         u32 hw_whitelist_count[I915_NUM_ENGINES];
1895 };
1896
1897 struct i915_virtual_gpu {
1898         bool active;
1899 };
1900
1901 /* used in computing the new watermarks state */
1902 struct intel_wm_config {
1903         unsigned int num_pipes_active;
1904         bool sprites_enabled;
1905         bool sprites_scaled;
1906 };
1907
1908 struct i915_oa_format {
1909         u32 format;
1910         int size;
1911 };
1912
1913 struct i915_oa_reg {
1914         i915_reg_t addr;
1915         u32 value;
1916 };
1917
1918 struct i915_perf_stream;
1919
1920 /**
1921  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1922  */
1923 struct i915_perf_stream_ops {
1924         /**
1925          * @enable: Enables the collection of HW samples, either in response to
1926          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1927          * without `I915_PERF_FLAG_DISABLED`.
1928          */
1929         void (*enable)(struct i915_perf_stream *stream);
1930
1931         /**
1932          * @disable: Disables the collection of HW samples, either in response
1933          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1934          * the stream.
1935          */
1936         void (*disable)(struct i915_perf_stream *stream);
1937
1938         /**
1939          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1940          * once there is something ready to read() for the stream
1941          */
1942         void (*poll_wait)(struct i915_perf_stream *stream,
1943                           struct file *file,
1944                           poll_table *wait);
1945
1946         /**
1947          * @wait_unlocked: For handling a blocking read, wait until there is
1948          * something to ready to read() for the stream. E.g. wait on the same
1949          * wait queue that would be passed to poll_wait().
1950          */
1951         int (*wait_unlocked)(struct i915_perf_stream *stream);
1952
1953         /**
1954          * @read: Copy buffered metrics as records to userspace
1955          * **buf**: the userspace, destination buffer
1956          * **count**: the number of bytes to copy, requested by userspace
1957          * **offset**: zero at the start of the read, updated as the read
1958          * proceeds, it represents how many bytes have been copied so far and
1959          * the buffer offset for copying the next record.
1960          *
1961          * Copy as many buffered i915 perf samples and records for this stream
1962          * to userspace as will fit in the given buffer.
1963          *
1964          * Only write complete records; returning -%ENOSPC if there isn't room
1965          * for a complete record.
1966          *
1967          * Return any error condition that results in a short read such as
1968          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1969          * returning to userspace.
1970          */
1971         int (*read)(struct i915_perf_stream *stream,
1972                     char __user *buf,
1973                     size_t count,
1974                     size_t *offset);
1975
1976         /**
1977          * @destroy: Cleanup any stream specific resources.
1978          *
1979          * The stream will always be disabled before this is called.
1980          */
1981         void (*destroy)(struct i915_perf_stream *stream);
1982 };
1983
1984 /**
1985  * struct i915_perf_stream - state for a single open stream FD
1986  */
1987 struct i915_perf_stream {
1988         /**
1989          * @dev_priv: i915 drm device
1990          */
1991         struct drm_i915_private *dev_priv;
1992
1993         /**
1994          * @link: Links the stream into ``&drm_i915_private->streams``
1995          */
1996         struct list_head link;
1997
1998         /**
1999          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2000          * properties given when opening a stream, representing the contents
2001          * of a single sample as read() by userspace.
2002          */
2003         u32 sample_flags;
2004
2005         /**
2006          * @sample_size: Considering the configured contents of a sample
2007          * combined with the required header size, this is the total size
2008          * of a single sample record.
2009          */
2010         int sample_size;
2011
2012         /**
2013          * @ctx: %NULL if measuring system-wide across all contexts or a
2014          * specific context that is being monitored.
2015          */
2016         struct i915_gem_context *ctx;
2017
2018         /**
2019          * @enabled: Whether the stream is currently enabled, considering
2020          * whether the stream was opened in a disabled state and based
2021          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2022          */
2023         bool enabled;
2024
2025         /**
2026          * @ops: The callbacks providing the implementation of this specific
2027          * type of configured stream.
2028          */
2029         const struct i915_perf_stream_ops *ops;
2030 };
2031
2032 /**
2033  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2034  */
2035 struct i915_oa_ops {
2036         /**
2037          * @init_oa_buffer: Resets the head and tail pointers of the
2038          * circular buffer for periodic OA reports.
2039          *
2040          * Called when first opening a stream for OA metrics, but also may be
2041          * called in response to an OA buffer overflow or other error
2042          * condition.
2043          *
2044          * Note it may be necessary to clear the full OA buffer here as part of
2045          * maintaining the invariable that new reports must be written to
2046          * zeroed memory for us to be able to reliable detect if an expected
2047          * report has not yet landed in memory.  (At least on Haswell the OA
2048          * buffer tail pointer is not synchronized with reports being visible
2049          * to the CPU)
2050          */
2051         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2052
2053         /**
2054          * @enable_metric_set: Applies any MUX configuration to set up the
2055          * Boolean and Custom (B/C) counters that are part of the counter
2056          * reports being sampled. May apply system constraints such as
2057          * disabling EU clock gating as required.
2058          */
2059         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2060
2061         /**
2062          * @disable_metric_set: Remove system constraints associated with using
2063          * the OA unit.
2064          */
2065         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2066
2067         /**
2068          * @oa_enable: Enable periodic sampling
2069          */
2070         void (*oa_enable)(struct drm_i915_private *dev_priv);
2071
2072         /**
2073          * @oa_disable: Disable periodic sampling
2074          */
2075         void (*oa_disable)(struct drm_i915_private *dev_priv);
2076
2077         /**
2078          * @read: Copy data from the circular OA buffer into a given userspace
2079          * buffer.
2080          */
2081         int (*read)(struct i915_perf_stream *stream,
2082                     char __user *buf,
2083                     size_t count,
2084                     size_t *offset);
2085
2086         /**
2087          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2088          *
2089          * This is either called via fops or the poll check hrtimer (atomic
2090          * ctx) without any locks taken.
2091          *
2092          * It's safe to read OA config state here unlocked, assuming that this
2093          * is only called while the stream is enabled, while the global OA
2094          * configuration can't be modified.
2095          *
2096          * Efficiency is more important than avoiding some false positives
2097          * here, which will be handled gracefully - likely resulting in an
2098          * %EAGAIN error for userspace.
2099          */
2100         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2101 };
2102
2103 struct intel_cdclk_state {
2104         unsigned int cdclk, vco, ref;
2105 };
2106
2107 struct drm_i915_private {
2108         struct drm_device drm;
2109
2110         struct kmem_cache *objects;
2111         struct kmem_cache *vmas;
2112         struct kmem_cache *requests;
2113         struct kmem_cache *dependencies;
2114
2115         const struct intel_device_info info;
2116
2117         void __iomem *regs;
2118
2119         struct intel_uncore uncore;
2120
2121         struct i915_virtual_gpu vgpu;
2122
2123         struct intel_gvt *gvt;
2124
2125         struct intel_huc huc;
2126         struct intel_guc guc;
2127
2128         struct intel_csr csr;
2129
2130         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2131
2132         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2133          * controller on different i2c buses. */
2134         struct mutex gmbus_mutex;
2135
2136         /**
2137          * Base address of the gmbus and gpio block.
2138          */
2139         uint32_t gpio_mmio_base;
2140
2141         /* MMIO base address for MIPI regs */
2142         uint32_t mipi_mmio_base;
2143
2144         uint32_t psr_mmio_base;
2145
2146         uint32_t pps_mmio_base;
2147
2148         wait_queue_head_t gmbus_wait_queue;
2149
2150         struct pci_dev *bridge_dev;
2151         struct i915_gem_context *kernel_context;
2152         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2153         struct i915_vma *semaphore;
2154
2155         struct drm_dma_handle *status_page_dmah;
2156         struct resource mch_res;
2157
2158         /* protects the irq masks */
2159         spinlock_t irq_lock;
2160
2161         /* protects the mmio flip data */
2162         spinlock_t mmio_flip_lock;
2163
2164         bool display_irqs_enabled;
2165
2166         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2167         struct pm_qos_request pm_qos;
2168
2169         /* Sideband mailbox protection */
2170         struct mutex sb_lock;
2171
2172         /** Cached value of IMR to avoid reads in updating the bitfield */
2173         union {
2174                 u32 irq_mask;
2175                 u32 de_irq_mask[I915_MAX_PIPES];
2176         };
2177         u32 gt_irq_mask;
2178         u32 pm_imr;
2179         u32 pm_ier;
2180         u32 pm_rps_events;
2181         u32 pm_guc_events;
2182         u32 pipestat_irq_mask[I915_MAX_PIPES];
2183
2184         struct i915_hotplug hotplug;
2185         struct intel_fbc fbc;
2186         struct i915_drrs drrs;
2187         struct intel_opregion opregion;
2188         struct intel_vbt_data vbt;
2189
2190         bool preserve_bios_swizzle;
2191
2192         /* overlay */
2193         struct intel_overlay *overlay;
2194
2195         /* backlight registers and fields in struct intel_panel */
2196         struct mutex backlight_lock;
2197
2198         /* LVDS info */
2199         bool no_aux_handshake;
2200
2201         /* protects panel power sequencer state */
2202         struct mutex pps_mutex;
2203
2204         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2205         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2206
2207         unsigned int fsb_freq, mem_freq, is_ddr3;
2208         unsigned int skl_preferred_vco_freq;
2209         unsigned int max_cdclk_freq;
2210
2211         unsigned int max_dotclk_freq;
2212         unsigned int rawclk_freq;
2213         unsigned int hpll_freq;
2214         unsigned int czclk_freq;
2215
2216         struct {
2217                 /*
2218                  * The current logical cdclk state.
2219                  * See intel_atomic_state.cdclk.logical
2220                  *
2221                  * For reading holding any crtc lock is sufficient,
2222                  * for writing must hold all of them.
2223                  */
2224                 struct intel_cdclk_state logical;
2225                 /*
2226                  * The current actual cdclk state.
2227                  * See intel_atomic_state.cdclk.actual
2228                  */
2229                 struct intel_cdclk_state actual;
2230                 /* The current hardware cdclk state */
2231                 struct intel_cdclk_state hw;
2232         } cdclk;
2233
2234         /**
2235          * wq - Driver workqueue for GEM.
2236          *
2237          * NOTE: Work items scheduled here are not allowed to grab any modeset
2238          * locks, for otherwise the flushing done in the pageflip code will
2239          * result in deadlocks.
2240          */
2241         struct workqueue_struct *wq;
2242
2243         /* Display functions */
2244         struct drm_i915_display_funcs display;
2245
2246         /* PCH chipset type */
2247         enum intel_pch pch_type;
2248         unsigned short pch_id;
2249
2250         unsigned long quirks;
2251
2252         enum modeset_restore modeset_restore;
2253         struct mutex modeset_restore_lock;
2254         struct drm_atomic_state *modeset_restore_state;
2255         struct drm_modeset_acquire_ctx reset_ctx;
2256
2257         struct list_head vm_list; /* Global list of all address spaces */
2258         struct i915_ggtt ggtt; /* VM representing the global address space */
2259
2260         struct i915_gem_mm mm;
2261         DECLARE_HASHTABLE(mm_structs, 7);
2262         struct mutex mm_lock;
2263
2264         /* The hw wants to have a stable context identifier for the lifetime
2265          * of the context (for OA, PASID, faults, etc). This is limited
2266          * in execlists to 21 bits.
2267          */
2268         struct ida context_hw_ida;
2269 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2270
2271         /* Kernel Modesetting */
2272
2273         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2274         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2275         wait_queue_head_t pending_flip_queue;
2276
2277 #ifdef CONFIG_DEBUG_FS
2278         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2279 #endif
2280
2281         /* dpll and cdclk state is protected by connection_mutex */
2282         int num_shared_dpll;
2283         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2284         const struct intel_dpll_mgr *dpll_mgr;
2285
2286         /*
2287          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2288          * Must be global rather than per dpll, because on some platforms
2289          * plls share registers.
2290          */
2291         struct mutex dpll_lock;
2292
2293         unsigned int active_crtcs;
2294         unsigned int min_pixclk[I915_MAX_PIPES];
2295
2296         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2297
2298         struct i915_workarounds workarounds;
2299
2300         struct i915_frontbuffer_tracking fb_tracking;
2301
2302         struct intel_atomic_helper {
2303                 struct llist_head free_list;
2304                 struct work_struct free_work;
2305         } atomic_helper;
2306
2307         u16 orig_clock;
2308
2309         bool mchbar_need_disable;
2310
2311         struct intel_l3_parity l3_parity;
2312
2313         /* Cannot be determined by PCIID. You must always read a register. */
2314         u32 edram_cap;
2315
2316         /* gen6+ rps state */
2317         struct intel_gen6_power_mgmt rps;
2318
2319         /* ilk-only ips/rps state. Everything in here is protected by the global
2320          * mchdev_lock in intel_pm.c */
2321         struct intel_ilk_power_mgmt ips;
2322
2323         struct i915_power_domains power_domains;
2324
2325         struct i915_psr psr;
2326
2327         struct i915_gpu_error gpu_error;
2328
2329         struct drm_i915_gem_object *vlv_pctx;
2330
2331 #ifdef CONFIG_DRM_FBDEV_EMULATION
2332         /* list of fbdev register on this device */
2333         struct intel_fbdev *fbdev;
2334         struct work_struct fbdev_suspend_work;
2335 #endif
2336
2337         struct drm_property *broadcast_rgb_property;
2338         struct drm_property *force_audio_property;
2339
2340         /* hda/i915 audio component */
2341         struct i915_audio_component *audio_component;
2342         bool audio_component_registered;
2343         /**
2344          * av_mutex - mutex for audio/video sync
2345          *
2346          */
2347         struct mutex av_mutex;
2348
2349         uint32_t hw_context_size;
2350         struct list_head context_list;
2351
2352         u32 fdi_rx_config;
2353
2354         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2355         u32 chv_phy_control;
2356         /*
2357          * Shadows for CHV DPLL_MD regs to keep the state
2358          * checker somewhat working in the presence hardware
2359          * crappiness (can't read out DPLL_MD for pipes B & C).
2360          */
2361         u32 chv_dpll_md[I915_MAX_PIPES];
2362         u32 bxt_phy_grc;
2363
2364         u32 suspend_count;
2365         bool suspended_to_idle;
2366         struct i915_suspend_saved_registers regfile;
2367         struct vlv_s0ix_state vlv_s0ix_state;
2368
2369         enum {
2370                 I915_SAGV_UNKNOWN = 0,
2371                 I915_SAGV_DISABLED,
2372                 I915_SAGV_ENABLED,
2373                 I915_SAGV_NOT_CONTROLLED
2374         } sagv_status;
2375
2376         struct {
2377                 /* protects DSPARB registers on pre-g4x/vlv/chv */
2378                 spinlock_t dsparb_lock;
2379
2380                 /*
2381                  * Raw watermark latency values:
2382                  * in 0.1us units for WM0,
2383                  * in 0.5us units for WM1+.
2384                  */
2385                 /* primary */
2386                 uint16_t pri_latency[5];
2387                 /* sprite */
2388                 uint16_t spr_latency[5];
2389                 /* cursor */
2390                 uint16_t cur_latency[5];
2391                 /*
2392                  * Raw watermark memory latency values
2393                  * for SKL for all 8 levels
2394                  * in 1us units.
2395                  */
2396                 uint16_t skl_latency[8];
2397
2398                 /* current hardware state */
2399                 union {
2400                         struct ilk_wm_values hw;
2401                         struct skl_wm_values skl_hw;
2402                         struct vlv_wm_values vlv;
2403                 };
2404
2405                 uint8_t max_level;
2406
2407                 /*
2408                  * Should be held around atomic WM register writing; also
2409                  * protects * intel_crtc->wm.active and
2410                  * cstate->wm.need_postvbl_update.
2411                  */
2412                 struct mutex wm_mutex;
2413
2414                 /*
2415                  * Set during HW readout of watermarks/DDB.  Some platforms
2416                  * need to know when we're still using BIOS-provided values
2417                  * (which we don't fully trust).
2418                  */
2419                 bool distrust_bios_wm;
2420         } wm;
2421
2422         struct i915_runtime_pm pm;
2423
2424         struct {
2425                 bool initialized;
2426
2427                 struct kobject *metrics_kobj;
2428                 struct ctl_table_header *sysctl_header;
2429
2430                 struct mutex lock;
2431                 struct list_head streams;
2432
2433                 spinlock_t hook_lock;
2434
2435                 struct {
2436                         struct i915_perf_stream *exclusive_stream;
2437
2438                         u32 specific_ctx_id;
2439
2440                         struct hrtimer poll_check_timer;
2441                         wait_queue_head_t poll_wq;
2442                         bool pollin;
2443
2444                         bool periodic;
2445                         int period_exponent;
2446                         int timestamp_frequency;
2447
2448                         int tail_margin;
2449
2450                         int metrics_set;
2451
2452                         const struct i915_oa_reg *mux_regs;
2453                         int mux_regs_len;
2454                         const struct i915_oa_reg *b_counter_regs;
2455                         int b_counter_regs_len;
2456
2457                         struct {
2458                                 struct i915_vma *vma;
2459                                 u8 *vaddr;
2460                                 int format;
2461                                 int format_size;
2462                         } oa_buffer;
2463
2464                         u32 gen7_latched_oastatus1;
2465
2466                         struct i915_oa_ops ops;
2467                         const struct i915_oa_format *oa_formats;
2468                         int n_builtin_sets;
2469                 } oa;
2470         } perf;
2471
2472         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2473         struct {
2474                 void (*resume)(struct drm_i915_private *);
2475                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2476
2477                 struct list_head timelines;
2478                 struct i915_gem_timeline global_timeline;
2479                 u32 active_requests;
2480
2481                 /**
2482                  * Is the GPU currently considered idle, or busy executing
2483                  * userspace requests? Whilst idle, we allow runtime power
2484                  * management to power down the hardware and display clocks.
2485                  * In order to reduce the effect on performance, there
2486                  * is a slight delay before we do so.
2487                  */
2488                 bool awake;
2489
2490                 /**
2491                  * We leave the user IRQ off as much as possible,
2492                  * but this means that requests will finish and never
2493                  * be retired once the system goes idle. Set a timer to
2494                  * fire periodically while the ring is running. When it
2495                  * fires, go retire requests.
2496                  */
2497                 struct delayed_work retire_work;
2498
2499                 /**
2500                  * When we detect an idle GPU, we want to turn on
2501                  * powersaving features. So once we see that there
2502                  * are no more requests outstanding and no more
2503                  * arrive within a small period of time, we fire
2504                  * off the idle_work.
2505                  */
2506                 struct delayed_work idle_work;
2507
2508                 ktime_t last_init_time;
2509         } gt;
2510
2511         /* perform PHY state sanity checks? */
2512         bool chv_phy_assert[2];
2513
2514         bool ipc_enabled;
2515
2516         /* Used to save the pipe-to-encoder mapping for audio */
2517         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2518
2519         /* necessary resource sharing with HDMI LPE audio driver. */
2520         struct {
2521                 struct platform_device *platdev;
2522                 int     irq;
2523         } lpe_audio;
2524
2525         /*
2526          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2527          * will be rejected. Instead look for a better place.
2528          */
2529 };
2530
2531 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2532 {
2533         return container_of(dev, struct drm_i915_private, drm);
2534 }
2535
2536 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2537 {
2538         return to_i915(dev_get_drvdata(kdev));
2539 }
2540
2541 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2542 {
2543         return container_of(guc, struct drm_i915_private, guc);
2544 }
2545
2546 /* Simple iterator over all initialised engines */
2547 #define for_each_engine(engine__, dev_priv__, id__) \
2548         for ((id__) = 0; \
2549              (id__) < I915_NUM_ENGINES; \
2550              (id__)++) \
2551                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2552
2553 #define __mask_next_bit(mask) ({                                        \
2554         int __idx = ffs(mask) - 1;                                      \
2555         mask &= ~BIT(__idx);                                            \
2556         __idx;                                                          \
2557 })
2558
2559 /* Iterator over subset of engines selected by mask */
2560 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2561         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2562              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2563
2564 enum hdmi_force_audio {
2565         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2566         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2567         HDMI_AUDIO_AUTO,                /* trust EDID */
2568         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2569 };
2570
2571 #define I915_GTT_OFFSET_NONE ((u32)-1)
2572
2573 /*
2574  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2575  * considered to be the frontbuffer for the given plane interface-wise. This
2576  * doesn't mean that the hw necessarily already scans it out, but that any
2577  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2578  *
2579  * We have one bit per pipe and per scanout plane type.
2580  */
2581 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2582 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2583 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2584         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2585 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2586         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2587 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2588         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2589 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2590         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2591 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2592         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2593
2594 /*
2595  * Optimised SGL iterator for GEM objects
2596  */
2597 static __always_inline struct sgt_iter {
2598         struct scatterlist *sgp;
2599         union {
2600                 unsigned long pfn;
2601                 dma_addr_t dma;
2602         };
2603         unsigned int curr;
2604         unsigned int max;
2605 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2606         struct sgt_iter s = { .sgp = sgl };
2607
2608         if (s.sgp) {
2609                 s.max = s.curr = s.sgp->offset;
2610                 s.max += s.sgp->length;
2611                 if (dma)
2612                         s.dma = sg_dma_address(s.sgp);
2613                 else
2614                         s.pfn = page_to_pfn(sg_page(s.sgp));
2615         }
2616
2617         return s;
2618 }
2619
2620 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2621 {
2622         ++sg;
2623         if (unlikely(sg_is_chain(sg)))
2624                 sg = sg_chain_ptr(sg);
2625         return sg;
2626 }
2627
2628 /**
2629  * __sg_next - return the next scatterlist entry in a list
2630  * @sg:         The current sg entry
2631  *
2632  * Description:
2633  *   If the entry is the last, return NULL; otherwise, step to the next
2634  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2635  *   otherwise just return the pointer to the current element.
2636  **/
2637 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2638 {
2639 #ifdef CONFIG_DEBUG_SG
2640         BUG_ON(sg->sg_magic != SG_MAGIC);
2641 #endif
2642         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2643 }
2644
2645 /**
2646  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2647  * @__dmap:     DMA address (output)
2648  * @__iter:     'struct sgt_iter' (iterator state, internal)
2649  * @__sgt:      sg_table to iterate over (input)
2650  */
2651 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2652         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2653              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2654              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2655              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2656
2657 /**
2658  * for_each_sgt_page - iterate over the pages of the given sg_table
2659  * @__pp:       page pointer (output)
2660  * @__iter:     'struct sgt_iter' (iterator state, internal)
2661  * @__sgt:      sg_table to iterate over (input)
2662  */
2663 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2664         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2665              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2666               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2667              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2668              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2669
2670 static inline const struct intel_device_info *
2671 intel_info(const struct drm_i915_private *dev_priv)
2672 {
2673         return &dev_priv->info;
2674 }
2675
2676 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2677
2678 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2679 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2680
2681 #define REVID_FOREVER           0xff
2682 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2683
2684 #define GEN_FOREVER (0)
2685 /*
2686  * Returns true if Gen is in inclusive range [Start, End].
2687  *
2688  * Use GEN_FOREVER for unbound start and or end.
2689  */
2690 #define IS_GEN(dev_priv, s, e) ({ \
2691         unsigned int __s = (s), __e = (e); \
2692         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2693         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2694         if ((__s) != GEN_FOREVER) \
2695                 __s = (s) - 1; \
2696         if ((__e) == GEN_FOREVER) \
2697                 __e = BITS_PER_LONG - 1; \
2698         else \
2699                 __e = (e) - 1; \
2700         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2701 })
2702
2703 /*
2704  * Return true if revision is in range [since,until] inclusive.
2705  *
2706  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2707  */
2708 #define IS_REVID(p, since, until) \
2709         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2710
2711 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2712 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2713 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2714 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2715 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2716 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2717 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2718 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2719 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2720 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2721 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2722 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2723 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2724 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2725 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2726 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2727 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2728 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2729 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2730 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2731                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2732                                  INTEL_DEVID(dev_priv) == 0x015a)
2733 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2734 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2735 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2736 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2737 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2738 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2739 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2740 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2741 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2742 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2743                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2744 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2745                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2746                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2747                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2748 /* ULX machines are also considered ULT. */
2749 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2750                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2751 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2752                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2753 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2754                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2755 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2756                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2757 /* ULX machines are also considered ULT. */
2758 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2759                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2760 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2761                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2762                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2763                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2764                                  INTEL_DEVID(dev_priv) == 0x1926)
2765 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2766                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2767                                  INTEL_DEVID(dev_priv) == 0x191E)
2768 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2769                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2770                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2771                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2772                                  INTEL_DEVID(dev_priv) == 0x5926)
2773 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2774                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2775                                  INTEL_DEVID(dev_priv) == 0x591E)
2776 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2777                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2778 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2779                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2780
2781 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2782
2783 #define SKL_REVID_A0            0x0
2784 #define SKL_REVID_B0            0x1
2785 #define SKL_REVID_C0            0x2
2786 #define SKL_REVID_D0            0x3
2787 #define SKL_REVID_E0            0x4
2788 #define SKL_REVID_F0            0x5
2789 #define SKL_REVID_G0            0x6
2790 #define SKL_REVID_H0            0x7
2791
2792 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2793
2794 #define BXT_REVID_A0            0x0
2795 #define BXT_REVID_A1            0x1
2796 #define BXT_REVID_B0            0x3
2797 #define BXT_REVID_B_LAST        0x8
2798 #define BXT_REVID_C0            0x9
2799
2800 #define IS_BXT_REVID(dev_priv, since, until) \
2801         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2802
2803 #define KBL_REVID_A0            0x0
2804 #define KBL_REVID_B0            0x1
2805 #define KBL_REVID_C0            0x2
2806 #define KBL_REVID_D0            0x3
2807 #define KBL_REVID_E0            0x4
2808
2809 #define IS_KBL_REVID(dev_priv, since, until) \
2810         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2811
2812 #define GLK_REVID_A0            0x0
2813 #define GLK_REVID_A1            0x1
2814
2815 #define IS_GLK_REVID(dev_priv, since, until) \
2816         (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2817
2818 /*
2819  * The genX designation typically refers to the render engine, so render
2820  * capability related checks should use IS_GEN, while display and other checks
2821  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2822  * chips, etc.).
2823  */
2824 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2825 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2826 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2827 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2828 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2829 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2830 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2831 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2832
2833 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2834 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2835 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2836
2837 #define ENGINE_MASK(id) BIT(id)
2838 #define RENDER_RING     ENGINE_MASK(RCS)
2839 #define BSD_RING        ENGINE_MASK(VCS)
2840 #define BLT_RING        ENGINE_MASK(BCS)
2841 #define VEBOX_RING      ENGINE_MASK(VECS)
2842 #define BSD2_RING       ENGINE_MASK(VCS2)
2843 #define ALL_ENGINES     (~0)
2844
2845 #define HAS_ENGINE(dev_priv, id) \
2846         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2847
2848 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2849 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2850 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2851 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2852
2853 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2854 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2855 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2856 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2857                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2858
2859 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2860
2861 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2862 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2863                 ((dev_priv)->info.has_logical_ring_contexts)
2864 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2865 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2866 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2867
2868 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2869 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2870                 ((dev_priv)->info.overlay_needs_physical)
2871
2872 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2873 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2874
2875 /* WaRsDisableCoarsePowerGating:skl,bxt */
2876 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2877         (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2878
2879 /*
2880  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2881  * even when in MSI mode. This results in spurious interrupt warnings if the
2882  * legacy irq no. is shared with another device. The kernel then disables that
2883  * interrupt source and so prevents the other device from working properly.
2884  */
2885 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2886 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2887
2888 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2889  * rows, which changed the alignment requirements and fence programming.
2890  */
2891 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2892                                          !(IS_I915G(dev_priv) || \
2893                                          IS_I915GM(dev_priv)))
2894 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2895 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2896
2897 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2898 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2899 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2900
2901 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2902
2903 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2904
2905 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2906 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2907 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2908 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2909 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2910
2911 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2912
2913 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2914 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2915
2916 /*
2917  * For now, anything with a GuC requires uCode loading, and then supports
2918  * command submission once loaded. But these are logically independent
2919  * properties, so we have separate macros to test them.
2920  */
2921 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2922 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2923 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2924 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2925
2926 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2927
2928 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2929
2930 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2931 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2932 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2933 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2934 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2935 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2936 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2937 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2938 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2939 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2940 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2941 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2942
2943 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2944 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2945 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2946 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2947 #define HAS_PCH_LPT_LP(dev_priv) \
2948         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2949 #define HAS_PCH_LPT_H(dev_priv) \
2950         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2951 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2952 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2953 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2954 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2955
2956 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2957
2958 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2959
2960 /* DPF == dynamic parity feature */
2961 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2962 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2963                                  2 : HAS_L3_DPF(dev_priv))
2964
2965 #define GT_FREQUENCY_MULTIPLIER 50
2966 #define GEN9_FREQ_SCALER 3
2967
2968 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2969
2970 #include "i915_trace.h"
2971
2972 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2973 {
2974 #ifdef CONFIG_INTEL_IOMMU
2975         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2976                 return true;
2977 #endif
2978         return false;
2979 }
2980
2981 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2982                                 int enable_ppgtt);
2983
2984 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2985
2986 /* i915_drv.c */
2987 void __printf(3, 4)
2988 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2989               const char *fmt, ...);
2990
2991 #define i915_report_error(dev_priv, fmt, ...)                              \
2992         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2993
2994 #ifdef CONFIG_COMPAT
2995 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2996                               unsigned long arg);
2997 #else
2998 #define i915_compat_ioctl NULL
2999 #endif
3000 extern const struct dev_pm_ops i915_pm_ops;
3001
3002 extern int i915_driver_load(struct pci_dev *pdev,
3003                             const struct pci_device_id *ent);
3004 extern void i915_driver_unload(struct drm_device *dev);
3005 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3006 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
3007 extern void i915_reset(struct drm_i915_private *dev_priv);
3008 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
3009 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3010 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
3011 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3012 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3013 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3014 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
3015 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
3016
3017 int intel_engines_init_early(struct drm_i915_private *dev_priv);
3018 int intel_engines_init(struct drm_i915_private *dev_priv);
3019
3020 /* intel_hotplug.c */
3021 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3022                            u32 pin_mask, u32 long_mask);
3023 void intel_hpd_init(struct drm_i915_private *dev_priv);
3024 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3025 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
3026 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
3027 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3028 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3029
3030 /* i915_irq.c */
3031 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3032 {
3033         unsigned long delay;
3034
3035         if (unlikely(!i915.enable_hangcheck))
3036                 return;
3037
3038         /* Don't continually defer the hangcheck so that it is always run at
3039          * least once after work has been scheduled on any ring. Otherwise,
3040          * we will ignore a hung ring if a second ring is kept busy.
3041          */
3042
3043         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3044         queue_delayed_work(system_long_wq,
3045                            &dev_priv->gpu_error.hangcheck_work, delay);
3046 }
3047
3048 __printf(3, 4)
3049 void i915_handle_error(struct drm_i915_private *dev_priv,
3050                        u32 engine_mask,
3051                        const char *fmt, ...);
3052
3053 extern void intel_irq_init(struct drm_i915_private *dev_priv);
3054 int intel_irq_install(struct drm_i915_private *dev_priv);
3055 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3056
3057 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3058 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
3059                                         bool restore_forcewake);
3060 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
3061 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
3062 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
3063 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3064 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3065                                          bool restore);
3066 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
3067 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
3068                                 enum forcewake_domains domains);
3069 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
3070                                 enum forcewake_domains domains);
3071 /* Like above but the caller must manage the uncore.lock itself.
3072  * Must be used with I915_READ_FW and friends.
3073  */
3074 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3075                                         enum forcewake_domains domains);
3076 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3077                                         enum forcewake_domains domains);
3078 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3079
3080 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3081
3082 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3083                             i915_reg_t reg,
3084                             const u32 mask,
3085                             const u32 value,
3086                             const unsigned long timeout_ms);
3087 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3088                                i915_reg_t reg,
3089                                const u32 mask,
3090                                const u32 value,
3091                                const unsigned long timeout_ms);
3092
3093 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3094 {
3095         return dev_priv->gvt;
3096 }
3097
3098 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3099 {
3100         return dev_priv->vgpu.active;
3101 }
3102
3103 void
3104 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3105                      u32 status_mask);
3106
3107 void
3108 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3109                       u32 status_mask);
3110
3111 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3112 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3113 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3114                                    uint32_t mask,
3115                                    uint32_t bits);
3116 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3117                             uint32_t interrupt_mask,
3118                             uint32_t enabled_irq_mask);
3119 static inline void
3120 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3121 {
3122         ilk_update_display_irq(dev_priv, bits, bits);
3123 }
3124 static inline void
3125 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3126 {
3127         ilk_update_display_irq(dev_priv, bits, 0);
3128 }
3129 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3130                          enum pipe pipe,
3131                          uint32_t interrupt_mask,
3132                          uint32_t enabled_irq_mask);
3133 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3134                                        enum pipe pipe, uint32_t bits)
3135 {
3136         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3137 }
3138 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3139                                         enum pipe pipe, uint32_t bits)
3140 {
3141         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3142 }
3143 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3144                                   uint32_t interrupt_mask,
3145                                   uint32_t enabled_irq_mask);
3146 static inline void
3147 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3148 {
3149         ibx_display_interrupt_update(dev_priv, bits, bits);
3150 }
3151 static inline void
3152 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3153 {
3154         ibx_display_interrupt_update(dev_priv, bits, 0);
3155 }
3156
3157 /* i915_gem.c */
3158 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3159                           struct drm_file *file_priv);
3160 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3161                          struct drm_file *file_priv);
3162 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3163                           struct drm_file *file_priv);
3164 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3165                         struct drm_file *file_priv);
3166 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3167                         struct drm_file *file_priv);
3168 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3169                               struct drm_file *file_priv);
3170 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3171                              struct drm_file *file_priv);
3172 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3173                         struct drm_file *file_priv);
3174 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3175                          struct drm_file *file_priv);
3176 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3177                         struct drm_file *file_priv);
3178 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3179                                struct drm_file *file);
3180 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3181                                struct drm_file *file);
3182 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3183                             struct drm_file *file_priv);
3184 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3185                            struct drm_file *file_priv);
3186 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3187                               struct drm_file *file_priv);
3188 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3189                               struct drm_file *file_priv);
3190 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3191 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3192                            struct drm_file *file);
3193 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3194                                 struct drm_file *file_priv);
3195 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3196                         struct drm_file *file_priv);
3197 void i915_gem_sanitize(struct drm_i915_private *i915);
3198 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3199 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3200 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3201 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3202 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3203
3204 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3205 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3206 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3207                          const struct drm_i915_gem_object_ops *ops);
3208 struct drm_i915_gem_object *
3209 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3210 struct drm_i915_gem_object *
3211 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3212                                  const void *data, size_t size);
3213 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3214 void i915_gem_free_object(struct drm_gem_object *obj);
3215
3216 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3217 {
3218         /* A single pass should suffice to release all the freed objects (along
3219          * most call paths) , but be a little more paranoid in that freeing
3220          * the objects does take a little amount of time, during which the rcu
3221          * callbacks could have added new objects into the freed list, and
3222          * armed the work again.
3223          */
3224         do {
3225                 rcu_barrier();
3226         } while (flush_work(&i915->mm.free_work));
3227 }
3228
3229 struct i915_vma * __must_check
3230 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3231                          const struct i915_ggtt_view *view,
3232                          u64 size,
3233                          u64 alignment,
3234                          u64 flags);
3235
3236 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3237 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3238
3239 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3240
3241 static inline int __sg_page_count(const struct scatterlist *sg)
3242 {
3243         return sg->length >> PAGE_SHIFT;
3244 }
3245
3246 struct scatterlist *
3247 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3248                        unsigned int n, unsigned int *offset);
3249
3250 struct page *
3251 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3252                          unsigned int n);
3253
3254 struct page *
3255 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3256                                unsigned int n);
3257
3258 dma_addr_t
3259 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3260                                 unsigned long n);
3261
3262 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3263                                  struct sg_table *pages);
3264 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3265
3266 static inline int __must_check
3267 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3268 {
3269         might_lock(&obj->mm.lock);
3270
3271         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3272                 return 0;
3273
3274         return __i915_gem_object_get_pages(obj);
3275 }
3276
3277 static inline void
3278 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3279 {
3280         GEM_BUG_ON(!obj->mm.pages);
3281
3282         atomic_inc(&obj->mm.pages_pin_count);
3283 }
3284
3285 static inline bool
3286 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3287 {
3288         return atomic_read(&obj->mm.pages_pin_count);
3289 }
3290
3291 static inline void
3292 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3293 {
3294         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3295         GEM_BUG_ON(!obj->mm.pages);
3296
3297         atomic_dec(&obj->mm.pages_pin_count);
3298 }
3299
3300 static inline void
3301 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3302 {
3303         __i915_gem_object_unpin_pages(obj);
3304 }
3305
3306 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3307         I915_MM_NORMAL = 0,
3308         I915_MM_SHRINKER
3309 };
3310
3311 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3312                                  enum i915_mm_subclass subclass);
3313 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3314
3315 enum i915_map_type {
3316         I915_MAP_WB = 0,
3317         I915_MAP_WC,
3318 };
3319
3320 /**
3321  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3322  * @obj: the object to map into kernel address space
3323  * @type: the type of mapping, used to select pgprot_t
3324  *
3325  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3326  * pages and then returns a contiguous mapping of the backing storage into
3327  * the kernel address space. Based on the @type of mapping, the PTE will be
3328  * set to either WriteBack or WriteCombine (via pgprot_t).
3329  *
3330  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3331  * mapping is no longer required.
3332  *
3333  * Returns the pointer through which to access the mapped object, or an
3334  * ERR_PTR() on error.
3335  */
3336 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3337                                            enum i915_map_type type);
3338
3339 /**
3340  * i915_gem_object_unpin_map - releases an earlier mapping
3341  * @obj: the object to unmap
3342  *
3343  * After pinning the object and mapping its pages, once you are finished
3344  * with your access, call i915_gem_object_unpin_map() to release the pin
3345  * upon the mapping. Once the pin count reaches zero, that mapping may be
3346  * removed.
3347  */
3348 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3349 {
3350         i915_gem_object_unpin_pages(obj);
3351 }
3352
3353 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3354                                     unsigned int *needs_clflush);
3355 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3356                                      unsigned int *needs_clflush);
3357 #define CLFLUSH_BEFORE 0x1
3358 #define CLFLUSH_AFTER 0x2
3359 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3360
3361 static inline void
3362 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3363 {
3364         i915_gem_object_unpin_pages(obj);
3365 }
3366
3367 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3368 void i915_vma_move_to_active(struct i915_vma *vma,
3369                              struct drm_i915_gem_request *req,
3370                              unsigned int flags);
3371 int i915_gem_dumb_create(struct drm_file *file_priv,
3372                          struct drm_device *dev,
3373                          struct drm_mode_create_dumb *args);
3374 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3375                       uint32_t handle, uint64_t *offset);
3376 int i915_gem_mmap_gtt_version(void);
3377
3378 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3379                        struct drm_i915_gem_object *new,
3380                        unsigned frontbuffer_bits);
3381
3382 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3383
3384 struct drm_i915_gem_request *
3385 i915_gem_find_active_request(struct intel_engine_cs *engine);
3386
3387 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3388
3389 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3390 {
3391         return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3392 }
3393
3394 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3395 {
3396         return unlikely(test_bit(I915_WEDGED, &error->flags));
3397 }
3398
3399 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3400 {
3401         return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3402 }
3403
3404 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3405 {
3406         return READ_ONCE(error->reset_count);
3407 }
3408
3409 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3410 void i915_gem_reset(struct drm_i915_private *dev_priv);
3411 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3412 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3413
3414 void i915_gem_init_mmio(struct drm_i915_private *i915);
3415 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3416 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3417 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3418 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3419 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3420                            unsigned int flags);
3421 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3422 void i915_gem_resume(struct drm_i915_private *dev_priv);
3423 int i915_gem_fault(struct vm_fault *vmf);
3424 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3425                          unsigned int flags,
3426                          long timeout,
3427                          struct intel_rps_client *rps);
3428 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3429                                   unsigned int flags,
3430                                   int priority);
3431 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3432
3433 int __must_check
3434 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3435                                   bool write);
3436 int __must_check
3437 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3438 struct i915_vma * __must_check
3439 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3440                                      u32 alignment,
3441                                      const struct i915_ggtt_view *view);
3442 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3443 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3444                                 int align);
3445 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3446 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3447
3448 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3449                                     enum i915_cache_level cache_level);
3450
3451 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3452                                 struct dma_buf *dma_buf);
3453
3454 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3455                                 struct drm_gem_object *gem_obj, int flags);
3456
3457 static inline struct i915_hw_ppgtt *
3458 i915_vm_to_ppgtt(struct i915_address_space *vm)
3459 {
3460         return container_of(vm, struct i915_hw_ppgtt, base);
3461 }
3462
3463 /* i915_gem_fence_reg.c */
3464 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3465 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3466
3467 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3468 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3469
3470 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3471 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3472                                        struct sg_table *pages);
3473 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3474                                          struct sg_table *pages);
3475
3476 static inline struct i915_gem_context *
3477 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3478 {
3479         struct i915_gem_context *ctx;
3480
3481         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3482
3483         ctx = idr_find(&file_priv->context_idr, id);
3484         if (!ctx)
3485                 return ERR_PTR(-ENOENT);
3486
3487         return ctx;
3488 }
3489
3490 static inline struct i915_gem_context *
3491 i915_gem_context_get(struct i915_gem_context *ctx)
3492 {
3493         kref_get(&ctx->ref);
3494         return ctx;
3495 }
3496
3497 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3498 {
3499         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3500         kref_put(&ctx->ref, i915_gem_context_free);
3501 }
3502
3503 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3504 {
3505         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3506
3507         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3508                 mutex_unlock(lock);
3509 }
3510
3511 static inline struct intel_timeline *
3512 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3513                                  struct intel_engine_cs *engine)
3514 {
3515         struct i915_address_space *vm;
3516
3517         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3518         return &vm->timeline.engine[engine->id];
3519 }
3520
3521 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3522                          struct drm_file *file);
3523
3524 /* i915_gem_evict.c */
3525 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3526                                           u64 min_size, u64 alignment,
3527                                           unsigned cache_level,
3528                                           u64 start, u64 end,
3529                                           unsigned flags);
3530 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3531                                          struct drm_mm_node *node,
3532                                          unsigned int flags);
3533 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3534
3535 /* belongs in i915_gem_gtt.h */
3536 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3537 {
3538         wmb();
3539         if (INTEL_GEN(dev_priv) < 6)
3540                 intel_gtt_chipset_flush();
3541 }
3542
3543 /* i915_gem_stolen.c */
3544 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3545                                 struct drm_mm_node *node, u64 size,
3546                                 unsigned alignment);
3547 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3548                                          struct drm_mm_node *node, u64 size,
3549                                          unsigned alignment, u64 start,
3550                                          u64 end);
3551 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3552                                  struct drm_mm_node *node);
3553 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3554 void i915_gem_cleanup_stolen(struct drm_device *dev);
3555 struct drm_i915_gem_object *
3556 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3557 struct drm_i915_gem_object *
3558 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3559                                                u32 stolen_offset,
3560                                                u32 gtt_offset,
3561                                                u32 size);
3562
3563 /* i915_gem_internal.c */
3564 struct drm_i915_gem_object *
3565 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3566                                 phys_addr_t size);
3567
3568 /* i915_gem_shrinker.c */
3569 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3570                               unsigned long target,
3571                               unsigned flags);
3572 #define I915_SHRINK_PURGEABLE 0x1
3573 #define I915_SHRINK_UNBOUND 0x2
3574 #define I915_SHRINK_BOUND 0x4
3575 #define I915_SHRINK_ACTIVE 0x8
3576 #define I915_SHRINK_VMAPS 0x10
3577 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3578 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3579 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3580
3581
3582 /* i915_gem_tiling.c */
3583 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3584 {
3585         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3586
3587         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3588                 i915_gem_object_is_tiled(obj);
3589 }
3590
3591 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3592                         unsigned int tiling, unsigned int stride);
3593 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3594                              unsigned int tiling, unsigned int stride);
3595
3596 /* i915_debugfs.c */
3597 #ifdef CONFIG_DEBUG_FS
3598 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3599 int i915_debugfs_connector_add(struct drm_connector *connector);
3600 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3601 #else
3602 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3603 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3604 { return 0; }
3605 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3606 #endif
3607
3608 /* i915_gpu_error.c */
3609 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3610
3611 __printf(2, 3)
3612 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3613 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3614                             const struct i915_gpu_state *gpu);
3615 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3616                               struct drm_i915_private *i915,
3617                               size_t count, loff_t pos);
3618 static inline void i915_error_state_buf_release(
3619         struct drm_i915_error_state_buf *eb)
3620 {
3621         kfree(eb->buf);
3622 }
3623
3624 struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
3625 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3626                               u32 engine_mask,
3627                               const char *error_msg);
3628
3629 static inline struct i915_gpu_state *
3630 i915_gpu_state_get(struct i915_gpu_state *gpu)
3631 {
3632         kref_get(&gpu->ref);
3633         return gpu;
3634 }
3635
3636 void __i915_gpu_state_free(struct kref *kref);
3637 static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3638 {
3639         if (gpu)
3640                 kref_put(&gpu->ref, __i915_gpu_state_free);
3641 }
3642
3643 struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3644 void i915_reset_error_state(struct drm_i915_private *i915);
3645
3646 #else
3647
3648 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3649                                             u32 engine_mask,
3650                                             const char *error_msg)
3651 {
3652 }
3653
3654 static inline struct i915_gpu_state *
3655 i915_first_error_state(struct drm_i915_private *i915)
3656 {
3657         return NULL;
3658 }
3659
3660 static inline void i915_reset_error_state(struct drm_i915_private *i915)
3661 {
3662 }
3663
3664 #endif
3665
3666 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3667
3668 /* i915_cmd_parser.c */
3669 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3670 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3671 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3672 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3673                             struct drm_i915_gem_object *batch_obj,
3674                             struct drm_i915_gem_object *shadow_batch_obj,
3675                             u32 batch_start_offset,
3676                             u32 batch_len,
3677                             bool is_master);
3678
3679 /* i915_perf.c */
3680 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3681 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3682 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3683 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3684
3685 /* i915_suspend.c */
3686 extern int i915_save_state(struct drm_i915_private *dev_priv);
3687 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3688
3689 /* i915_sysfs.c */
3690 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3691 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3692
3693 /* intel_lpe_audio.c */
3694 int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3695 void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3696 void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3697 void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3698                             void *eld, int port, int pipe, int tmds_clk_speed,
3699                             bool dp_output, int link_rate);
3700
3701 /* intel_i2c.c */
3702 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3703 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3704 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3705                                      unsigned int pin);
3706
3707 extern struct i2c_adapter *
3708 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3709 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3710 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3711 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3712 {
3713         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3714 }
3715 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3716
3717 /* intel_bios.c */
3718 int intel_bios_init(struct drm_i915_private *dev_priv);
3719 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3720 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3721 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3722 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3723 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3724 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3725 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3726 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3727                                      enum port port);
3728 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3729                                 enum port port);
3730
3731
3732 /* intel_opregion.c */
3733 #ifdef CONFIG_ACPI
3734 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3735 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3736 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3737 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3738 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3739                                          bool enable);
3740 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3741                                          pci_power_t state);
3742 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3743 #else
3744 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3745 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3746 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3747 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3748 {
3749 }
3750 static inline int
3751 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3752 {
3753         return 0;
3754 }
3755 static inline int
3756 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3757 {
3758         return 0;
3759 }
3760 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3761 {
3762         return -ENODEV;
3763 }
3764 #endif
3765
3766 /* intel_acpi.c */
3767 #ifdef CONFIG_ACPI
3768 extern void intel_register_dsm_handler(void);
3769 extern void intel_unregister_dsm_handler(void);
3770 #else
3771 static inline void intel_register_dsm_handler(void) { return; }
3772 static inline void intel_unregister_dsm_handler(void) { return; }
3773 #endif /* CONFIG_ACPI */
3774
3775 /* intel_device_info.c */
3776 static inline struct intel_device_info *
3777 mkwrite_device_info(struct drm_i915_private *dev_priv)
3778 {
3779         return (struct intel_device_info *)&dev_priv->info;
3780 }
3781
3782 const char *intel_platform_name(enum intel_platform platform);
3783 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3784 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3785
3786 /* modesetting */
3787 extern void intel_modeset_init_hw(struct drm_device *dev);
3788 extern int intel_modeset_init(struct drm_device *dev);
3789 extern void intel_modeset_gem_init(struct drm_device *dev);
3790 extern void intel_modeset_cleanup(struct drm_device *dev);
3791 extern int intel_connector_register(struct drm_connector *);
3792 extern void intel_connector_unregister(struct drm_connector *);
3793 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3794                                        bool state);
3795 extern void intel_display_resume(struct drm_device *dev);
3796 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3797 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3798 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3799 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3800 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3801 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3802                                   bool enable);
3803
3804 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3805                         struct drm_file *file);
3806
3807 /* overlay */
3808 extern struct intel_overlay_error_state *
3809 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3810 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3811                                             struct intel_overlay_error_state *error);
3812
3813 extern struct intel_display_error_state *
3814 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3815 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3816                                             struct intel_display_error_state *error);
3817
3818 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3819 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3820 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3821                       u32 reply_mask, u32 reply, int timeout_base_ms);
3822
3823 /* intel_sideband.c */
3824 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3825 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3826 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3827 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3828 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3829 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3830 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3831 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3832 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3833 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3834 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3835 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3836 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3837 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3838                    enum intel_sbi_destination destination);
3839 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3840                      enum intel_sbi_destination destination);
3841 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3842 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3843
3844 /* intel_dpio_phy.c */
3845 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3846                              enum dpio_phy *phy, enum dpio_channel *ch);
3847 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3848                                   enum port port, u32 margin, u32 scale,
3849                                   u32 enable, u32 deemphasis);
3850 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3851 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3852 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3853                             enum dpio_phy phy);
3854 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3855                               enum dpio_phy phy);
3856 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3857                                              uint8_t lane_count);
3858 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3859                                      uint8_t lane_lat_optim_mask);
3860 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3861
3862 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3863                               u32 deemph_reg_value, u32 margin_reg_value,
3864                               bool uniq_trans_scale);
3865 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3866                               bool reset);
3867 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3868 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3869 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3870 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3871
3872 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3873                               u32 demph_reg_value, u32 preemph_reg_value,
3874                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3875 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3876 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3877 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3878
3879 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3880 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3881
3882 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3883 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3884
3885 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3886 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3887 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3888 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3889
3890 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3891 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3892 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3893 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3894
3895 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3896  * will be implemented using 2 32-bit writes in an arbitrary order with
3897  * an arbitrary delay between them. This can cause the hardware to
3898  * act upon the intermediate value, possibly leading to corruption and
3899  * machine death. For this reason we do not support I915_WRITE64, or
3900  * dev_priv->uncore.funcs.mmio_writeq.
3901  *
3902  * When reading a 64-bit value as two 32-bit values, the delay may cause
3903  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3904  * occasionally a 64-bit register does not actualy support a full readq
3905  * and must be read using two 32-bit reads.
3906  *
3907  * You have been warned.
3908  */
3909 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3910
3911 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3912         u32 upper, lower, old_upper, loop = 0;                          \
3913         upper = I915_READ(upper_reg);                                   \
3914         do {                                                            \
3915                 old_upper = upper;                                      \
3916                 lower = I915_READ(lower_reg);                           \
3917                 upper = I915_READ(upper_reg);                           \
3918         } while (upper != old_upper && loop++ < 2);                     \
3919         (u64)upper << 32 | lower; })
3920
3921 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3922 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3923
3924 #define __raw_read(x, s) \
3925 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3926                                              i915_reg_t reg) \
3927 { \
3928         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3929 }
3930
3931 #define __raw_write(x, s) \
3932 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3933                                        i915_reg_t reg, uint##x##_t val) \
3934 { \
3935         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3936 }
3937 __raw_read(8, b)
3938 __raw_read(16, w)
3939 __raw_read(32, l)
3940 __raw_read(64, q)
3941
3942 __raw_write(8, b)
3943 __raw_write(16, w)
3944 __raw_write(32, l)
3945 __raw_write(64, q)
3946
3947 #undef __raw_read
3948 #undef __raw_write
3949
3950 /* These are untraced mmio-accessors that are only valid to be used inside
3951  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3952  * controlled.
3953  *
3954  * Think twice, and think again, before using these.
3955  *
3956  * As an example, these accessors can possibly be used between:
3957  *
3958  * spin_lock_irq(&dev_priv->uncore.lock);
3959  * intel_uncore_forcewake_get__locked();
3960  *
3961  * and
3962  *
3963  * intel_uncore_forcewake_put__locked();
3964  * spin_unlock_irq(&dev_priv->uncore.lock);
3965  *
3966  *
3967  * Note: some registers may not need forcewake held, so
3968  * intel_uncore_forcewake_{get,put} can be omitted, see
3969  * intel_uncore_forcewake_for_reg().
3970  *
3971  * Certain architectures will die if the same cacheline is concurrently accessed
3972  * by different clients (e.g. on Ivybridge). Access to registers should
3973  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3974  * a more localised lock guarding all access to that bank of registers.
3975  */
3976 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3977 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3978 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3979 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3980
3981 /* "Broadcast RGB" property */
3982 #define INTEL_BROADCAST_RGB_AUTO 0
3983 #define INTEL_BROADCAST_RGB_FULL 1
3984 #define INTEL_BROADCAST_RGB_LIMITED 2
3985
3986 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3987 {
3988         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3989                 return VLV_VGACNTRL;
3990         else if (INTEL_GEN(dev_priv) >= 5)
3991                 return CPU_VGACNTRL;
3992         else
3993                 return VGACNTRL;
3994 }
3995
3996 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3997 {
3998         unsigned long j = msecs_to_jiffies(m);
3999
4000         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4001 }
4002
4003 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4004 {
4005         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4006 }
4007
4008 static inline unsigned long
4009 timespec_to_jiffies_timeout(const struct timespec *value)
4010 {
4011         unsigned long j = timespec_to_jiffies(value);
4012
4013         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4014 }
4015
4016 /*
4017  * If you need to wait X milliseconds between events A and B, but event B
4018  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4019  * when event A happened, then just before event B you call this function and
4020  * pass the timestamp as the first argument, and X as the second argument.
4021  */
4022 static inline void
4023 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4024 {
4025         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
4026
4027         /*
4028          * Don't re-read the value of "jiffies" every time since it may change
4029          * behind our back and break the math.
4030          */
4031         tmp_jiffies = jiffies;
4032         target_jiffies = timestamp_jiffies +
4033                          msecs_to_jiffies_timeout(to_wait_ms);
4034
4035         if (time_after(target_jiffies, tmp_jiffies)) {
4036                 remaining_jiffies = target_jiffies - tmp_jiffies;
4037                 while (remaining_jiffies)
4038                         remaining_jiffies =
4039                             schedule_timeout_uninterruptible(remaining_jiffies);
4040         }
4041 }
4042
4043 static inline bool
4044 __i915_request_irq_complete(const struct drm_i915_gem_request *req)
4045 {
4046         struct intel_engine_cs *engine = req->engine;
4047         u32 seqno;
4048
4049         /* Note that the engine may have wrapped around the seqno, and
4050          * so our request->global_seqno will be ahead of the hardware,
4051          * even though it completed the request before wrapping. We catch
4052          * this by kicking all the waiters before resetting the seqno
4053          * in hardware, and also signal the fence.
4054          */
4055         if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4056                 return true;
4057
4058         /* The request was dequeued before we were awoken. We check after
4059          * inspecting the hw to confirm that this was the same request
4060          * that generated the HWS update. The memory barriers within
4061          * the request execution are sufficient to ensure that a check
4062          * after reading the value from hw matches this request.
4063          */
4064         seqno = i915_gem_request_global_seqno(req);
4065         if (!seqno)
4066                 return false;
4067
4068         /* Before we do the heavier coherent read of the seqno,
4069          * check the value (hopefully) in the CPU cacheline.
4070          */
4071         if (__i915_gem_request_completed(req, seqno))
4072                 return true;
4073
4074         /* Ensure our read of the seqno is coherent so that we
4075          * do not "miss an interrupt" (i.e. if this is the last
4076          * request and the seqno write from the GPU is not visible
4077          * by the time the interrupt fires, we will see that the
4078          * request is incomplete and go back to sleep awaiting
4079          * another interrupt that will never come.)
4080          *
4081          * Strictly, we only need to do this once after an interrupt,
4082          * but it is easier and safer to do it every time the waiter
4083          * is woken.
4084          */
4085         if (engine->irq_seqno_barrier &&
4086             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
4087                 struct intel_breadcrumbs *b = &engine->breadcrumbs;
4088
4089                 /* The ordering of irq_posted versus applying the barrier
4090                  * is crucial. The clearing of the current irq_posted must
4091                  * be visible before we perform the barrier operation,
4092                  * such that if a subsequent interrupt arrives, irq_posted
4093                  * is reasserted and our task rewoken (which causes us to
4094                  * do another __i915_request_irq_complete() immediately
4095                  * and reapply the barrier). Conversely, if the clear
4096                  * occurs after the barrier, then an interrupt that arrived
4097                  * whilst we waited on the barrier would not trigger a
4098                  * barrier on the next pass, and the read may not see the
4099                  * seqno update.
4100                  */
4101                 engine->irq_seqno_barrier(engine);
4102
4103                 /* If we consume the irq, but we are no longer the bottom-half,
4104                  * the real bottom-half may not have serialised their own
4105                  * seqno check with the irq-barrier (i.e. may have inspected
4106                  * the seqno before we believe it coherent since they see
4107                  * irq_posted == false but we are still running).
4108                  */
4109                 spin_lock_irq(&b->irq_lock);
4110                 if (b->irq_wait && b->irq_wait->tsk != current)
4111                         /* Note that if the bottom-half is changed as we
4112                          * are sending the wake-up, the new bottom-half will
4113                          * be woken by whomever made the change. We only have
4114                          * to worry about when we steal the irq-posted for
4115                          * ourself.
4116                          */
4117                         wake_up_process(b->irq_wait->tsk);
4118                 spin_unlock_irq(&b->irq_lock);
4119
4120                 if (__i915_gem_request_completed(req, seqno))
4121                         return true;
4122         }
4123
4124         return false;
4125 }
4126
4127 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4128 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4129
4130 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4131  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4132  * perform the operation. To check beforehand, pass in the parameters to
4133  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4134  * you only need to pass in the minor offsets, page-aligned pointers are
4135  * always valid.
4136  *
4137  * For just checking for SSE4.1, in the foreknowledge that the future use
4138  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4139  */
4140 #define i915_can_memcpy_from_wc(dst, src, len) \
4141         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4142
4143 #define i915_has_memcpy_from_wc() \
4144         i915_memcpy_from_wc(NULL, NULL, 0)
4145
4146 /* i915_mm.c */
4147 int remap_io_mapping(struct vm_area_struct *vma,
4148                      unsigned long addr, unsigned long pfn, unsigned long size,
4149                      struct io_mapping *iomap);
4150
4151 static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4152 {
4153         return (obj->cache_level != I915_CACHE_NONE ||
4154                 HAS_LLC(to_i915(obj->base.dev)));
4155 }
4156
4157 #endif