drm/i915: Use drm_connector_list_iter in debugfs
[platform/kernel/linux-starfive.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170306"
83 #define DRIVER_TIMESTAMP        1488785683
84
85 #undef WARN_ON
86 /* Many gcc seem to no see through this and fall over :( */
87 #if 0
88 #define WARN_ON(x) ({ \
89         bool __i915_warn_cond = (x); \
90         if (__builtin_constant_p(__i915_warn_cond)) \
91                 BUILD_BUG_ON(__i915_warn_cond); \
92         WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93 #else
94 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
95 #endif
96
97 #undef WARN_ON_ONCE
98 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
99
100 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101                              (long) (x), __func__);
102
103 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105  * which may not necessarily be a user visible problem.  This will either
106  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107  * enable distros and users to tailor their preferred amount of i915 abrt
108  * spam.
109  */
110 #define I915_STATE_WARN(condition, format...) ({                        \
111         int __ret_warn_on = !!(condition);                              \
112         if (unlikely(__ret_warn_on))                                    \
113                 if (!WARN(i915.verbose_state_checks, format))           \
114                         DRM_ERROR(format);                              \
115         unlikely(__ret_warn_on);                                        \
116 })
117
118 #define I915_STATE_WARN_ON(x)                                           \
119         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120
121 bool __i915_inject_load_failure(const char *func, int line);
122 #define i915_inject_load_failure() \
123         __i915_inject_load_failure(__func__, __LINE__)
124
125 typedef struct {
126         uint32_t val;
127 } uint_fixed_16_16_t;
128
129 #define FP_16_16_MAX ({ \
130         uint_fixed_16_16_t fp; \
131         fp.val = UINT_MAX; \
132         fp; \
133 })
134
135 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136 {
137         uint_fixed_16_16_t fp;
138
139         WARN_ON(val >> 16);
140
141         fp.val = val << 16;
142         return fp;
143 }
144
145 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146 {
147         return DIV_ROUND_UP(fp.val, 1 << 16);
148 }
149
150 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151 {
152         return fp.val >> 16;
153 }
154
155 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156                                                  uint_fixed_16_16_t min2)
157 {
158         uint_fixed_16_16_t min;
159
160         min.val = min(min1.val, min2.val);
161         return min;
162 }
163
164 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165                                                  uint_fixed_16_16_t max2)
166 {
167         uint_fixed_16_16_t max;
168
169         max.val = max(max1.val, max2.val);
170         return max;
171 }
172
173 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174                                                           uint32_t d)
175 {
176         uint_fixed_16_16_t fp, res;
177
178         fp = u32_to_fixed_16_16(val);
179         res.val = DIV_ROUND_UP(fp.val, d);
180         return res;
181 }
182
183 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184                                                               uint32_t d)
185 {
186         uint_fixed_16_16_t res;
187         uint64_t interm_val;
188
189         interm_val = (uint64_t)val << 16;
190         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191         WARN_ON(interm_val >> 32);
192         res.val = (uint32_t) interm_val;
193
194         return res;
195 }
196
197 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198                                                      uint_fixed_16_16_t mul)
199 {
200         uint64_t intermediate_val;
201         uint_fixed_16_16_t fp;
202
203         intermediate_val = (uint64_t) val * mul.val;
204         WARN_ON(intermediate_val >> 32);
205         fp.val = (uint32_t) intermediate_val;
206         return fp;
207 }
208
209 static inline const char *yesno(bool v)
210 {
211         return v ? "yes" : "no";
212 }
213
214 static inline const char *onoff(bool v)
215 {
216         return v ? "on" : "off";
217 }
218
219 static inline const char *enableddisabled(bool v)
220 {
221         return v ? "enabled" : "disabled";
222 }
223
224 enum pipe {
225         INVALID_PIPE = -1,
226         PIPE_A = 0,
227         PIPE_B,
228         PIPE_C,
229         _PIPE_EDP,
230         I915_MAX_PIPES = _PIPE_EDP
231 };
232 #define pipe_name(p) ((p) + 'A')
233
234 enum transcoder {
235         TRANSCODER_A = 0,
236         TRANSCODER_B,
237         TRANSCODER_C,
238         TRANSCODER_EDP,
239         TRANSCODER_DSI_A,
240         TRANSCODER_DSI_C,
241         I915_MAX_TRANSCODERS
242 };
243
244 static inline const char *transcoder_name(enum transcoder transcoder)
245 {
246         switch (transcoder) {
247         case TRANSCODER_A:
248                 return "A";
249         case TRANSCODER_B:
250                 return "B";
251         case TRANSCODER_C:
252                 return "C";
253         case TRANSCODER_EDP:
254                 return "EDP";
255         case TRANSCODER_DSI_A:
256                 return "DSI A";
257         case TRANSCODER_DSI_C:
258                 return "DSI C";
259         default:
260                 return "<invalid>";
261         }
262 }
263
264 static inline bool transcoder_is_dsi(enum transcoder transcoder)
265 {
266         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267 }
268
269 /*
270  * Global legacy plane identifier. Valid only for primary/sprite
271  * planes on pre-g4x, and only for primary planes on g4x+.
272  */
273 enum plane {
274         PLANE_A,
275         PLANE_B,
276         PLANE_C,
277 };
278 #define plane_name(p) ((p) + 'A')
279
280 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
281
282 /*
283  * Per-pipe plane identifier.
284  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285  * number of planes per CRTC.  Not all platforms really have this many planes,
286  * which means some arrays of size I915_MAX_PLANES may have unused entries
287  * between the topmost sprite plane and the cursor plane.
288  *
289  * This is expected to be passed to various register macros
290  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291  */
292 enum plane_id {
293         PLANE_PRIMARY,
294         PLANE_SPRITE0,
295         PLANE_SPRITE1,
296         PLANE_SPRITE2,
297         PLANE_CURSOR,
298         I915_MAX_PLANES,
299 };
300
301 #define for_each_plane_id_on_crtc(__crtc, __p) \
302         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
305 enum port {
306         PORT_NONE = -1,
307         PORT_A = 0,
308         PORT_B,
309         PORT_C,
310         PORT_D,
311         PORT_E,
312         I915_MAX_PORTS
313 };
314 #define port_name(p) ((p) + 'A')
315
316 #define I915_NUM_PHYS_VLV 2
317
318 enum dpio_channel {
319         DPIO_CH0,
320         DPIO_CH1
321 };
322
323 enum dpio_phy {
324         DPIO_PHY0,
325         DPIO_PHY1,
326         DPIO_PHY2,
327 };
328
329 enum intel_display_power_domain {
330         POWER_DOMAIN_PIPE_A,
331         POWER_DOMAIN_PIPE_B,
332         POWER_DOMAIN_PIPE_C,
333         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336         POWER_DOMAIN_TRANSCODER_A,
337         POWER_DOMAIN_TRANSCODER_B,
338         POWER_DOMAIN_TRANSCODER_C,
339         POWER_DOMAIN_TRANSCODER_EDP,
340         POWER_DOMAIN_TRANSCODER_DSI_A,
341         POWER_DOMAIN_TRANSCODER_DSI_C,
342         POWER_DOMAIN_PORT_DDI_A_LANES,
343         POWER_DOMAIN_PORT_DDI_B_LANES,
344         POWER_DOMAIN_PORT_DDI_C_LANES,
345         POWER_DOMAIN_PORT_DDI_D_LANES,
346         POWER_DOMAIN_PORT_DDI_E_LANES,
347         POWER_DOMAIN_PORT_DDI_A_IO,
348         POWER_DOMAIN_PORT_DDI_B_IO,
349         POWER_DOMAIN_PORT_DDI_C_IO,
350         POWER_DOMAIN_PORT_DDI_D_IO,
351         POWER_DOMAIN_PORT_DDI_E_IO,
352         POWER_DOMAIN_PORT_DSI,
353         POWER_DOMAIN_PORT_CRT,
354         POWER_DOMAIN_PORT_OTHER,
355         POWER_DOMAIN_VGA,
356         POWER_DOMAIN_AUDIO,
357         POWER_DOMAIN_PLLS,
358         POWER_DOMAIN_AUX_A,
359         POWER_DOMAIN_AUX_B,
360         POWER_DOMAIN_AUX_C,
361         POWER_DOMAIN_AUX_D,
362         POWER_DOMAIN_GMBUS,
363         POWER_DOMAIN_MODESET,
364         POWER_DOMAIN_INIT,
365
366         POWER_DOMAIN_NUM,
367 };
368
369 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
370 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
371                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
372 #define POWER_DOMAIN_TRANSCODER(tran) \
373         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
374          (tran) + POWER_DOMAIN_TRANSCODER_A)
375
376 enum hpd_pin {
377         HPD_NONE = 0,
378         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
379         HPD_CRT,
380         HPD_SDVO_B,
381         HPD_SDVO_C,
382         HPD_PORT_A,
383         HPD_PORT_B,
384         HPD_PORT_C,
385         HPD_PORT_D,
386         HPD_PORT_E,
387         HPD_NUM_PINS
388 };
389
390 #define for_each_hpd_pin(__pin) \
391         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
392
393 #define HPD_STORM_DEFAULT_THRESHOLD 5
394
395 struct i915_hotplug {
396         struct work_struct hotplug_work;
397
398         struct {
399                 unsigned long last_jiffies;
400                 int count;
401                 enum {
402                         HPD_ENABLED = 0,
403                         HPD_DISABLED = 1,
404                         HPD_MARK_DISABLED = 2
405                 } state;
406         } stats[HPD_NUM_PINS];
407         u32 event_bits;
408         struct delayed_work reenable_work;
409
410         struct intel_digital_port *irq_port[I915_MAX_PORTS];
411         u32 long_port_mask;
412         u32 short_port_mask;
413         struct work_struct dig_port_work;
414
415         struct work_struct poll_init_work;
416         bool poll_enabled;
417
418         unsigned int hpd_storm_threshold;
419
420         /*
421          * if we get a HPD irq from DP and a HPD irq from non-DP
422          * the non-DP HPD could block the workqueue on a mode config
423          * mutex getting, that userspace may have taken. However
424          * userspace is waiting on the DP workqueue to run which is
425          * blocked behind the non-DP one.
426          */
427         struct workqueue_struct *dp_wq;
428 };
429
430 #define I915_GEM_GPU_DOMAINS \
431         (I915_GEM_DOMAIN_RENDER | \
432          I915_GEM_DOMAIN_SAMPLER | \
433          I915_GEM_DOMAIN_COMMAND | \
434          I915_GEM_DOMAIN_INSTRUCTION | \
435          I915_GEM_DOMAIN_VERTEX)
436
437 #define for_each_pipe(__dev_priv, __p) \
438         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
439 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
440         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
441                 for_each_if ((__mask) & (1 << (__p)))
442 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
443         for ((__p) = 0;                                                 \
444              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
445              (__p)++)
446 #define for_each_sprite(__dev_priv, __p, __s)                           \
447         for ((__s) = 0;                                                 \
448              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
449              (__s)++)
450
451 #define for_each_port_masked(__port, __ports_mask) \
452         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
453                 for_each_if ((__ports_mask) & (1 << (__port)))
454
455 #define for_each_crtc(dev, crtc) \
456         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
457
458 #define for_each_intel_plane(dev, intel_plane) \
459         list_for_each_entry(intel_plane,                        \
460                             &(dev)->mode_config.plane_list,     \
461                             base.head)
462
463 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
464         list_for_each_entry(intel_plane,                                \
465                             &(dev)->mode_config.plane_list,             \
466                             base.head)                                  \
467                 for_each_if ((plane_mask) &                             \
468                              (1 << drm_plane_index(&intel_plane->base)))
469
470 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
471         list_for_each_entry(intel_plane,                                \
472                             &(dev)->mode_config.plane_list,             \
473                             base.head)                                  \
474                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
475
476 #define for_each_intel_crtc(dev, intel_crtc)                            \
477         list_for_each_entry(intel_crtc,                                 \
478                             &(dev)->mode_config.crtc_list,              \
479                             base.head)
480
481 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
482         list_for_each_entry(intel_crtc,                                 \
483                             &(dev)->mode_config.crtc_list,              \
484                             base.head)                                  \
485                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
486
487 #define for_each_intel_encoder(dev, intel_encoder)              \
488         list_for_each_entry(intel_encoder,                      \
489                             &(dev)->mode_config.encoder_list,   \
490                             base.head)
491
492 #define for_each_intel_connector(dev, intel_connector)          \
493         list_for_each_entry(intel_connector,                    \
494                             &(dev)->mode_config.connector_list, \
495                             base.head)
496
497 #define for_each_intel_connector_iter(intel_connector, iter) \
498         while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
499
500 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
501         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
502                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
503
504 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
505         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
506                 for_each_if ((intel_connector)->base.encoder == (__encoder))
507
508 #define for_each_power_domain(domain, mask)                             \
509         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
510                 for_each_if (BIT_ULL(domain) & (mask))
511
512 #define for_each_power_well(__dev_priv, __power_well)                           \
513         for ((__power_well) = (__dev_priv)->power_domains.power_wells;  \
514              (__power_well) - (__dev_priv)->power_domains.power_wells < \
515                 (__dev_priv)->power_domains.power_well_count;           \
516              (__power_well)++)
517
518 #define for_each_power_well_rev(__dev_priv, __power_well)                       \
519         for ((__power_well) = (__dev_priv)->power_domains.power_wells +         \
520                               (__dev_priv)->power_domains.power_well_count - 1; \
521              (__power_well) - (__dev_priv)->power_domains.power_wells >= 0;     \
522              (__power_well)--)
523
524 #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask)     \
525         for_each_power_well(__dev_priv, __power_well)                           \
526                 for_each_if ((__power_well)->domains & (__domain_mask))
527
528 #define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
529         for_each_power_well_rev(__dev_priv, __power_well)                       \
530                 for_each_if ((__power_well)->domains & (__domain_mask))
531
532 #define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
533         for ((__i) = 0; \
534              (__i) < (__state)->base.dev->mode_config.num_total_plane && \
535                      ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
536                       (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
537              (__i)++) \
538                 for_each_if (plane_state)
539
540 struct drm_i915_private;
541 struct i915_mm_struct;
542 struct i915_mmu_object;
543
544 struct drm_i915_file_private {
545         struct drm_i915_private *dev_priv;
546         struct drm_file *file;
547
548         struct {
549                 spinlock_t lock;
550                 struct list_head request_list;
551 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
552  * chosen to prevent the CPU getting more than a frame ahead of the GPU
553  * (when using lax throttling for the frontbuffer). We also use it to
554  * offer free GPU waitboosts for severely congested workloads.
555  */
556 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
557         } mm;
558         struct idr context_idr;
559
560         struct intel_rps_client {
561                 struct list_head link;
562                 unsigned boosts;
563         } rps;
564
565         unsigned int bsd_engine;
566
567 /* Client can have a maximum of 3 contexts banned before
568  * it is denied of creating new contexts. As one context
569  * ban needs 4 consecutive hangs, and more if there is
570  * progress in between, this is a last resort stop gap measure
571  * to limit the badly behaving clients access to gpu.
572  */
573 #define I915_MAX_CLIENT_CONTEXT_BANS 3
574         int context_bans;
575 };
576
577 /* Used by dp and fdi links */
578 struct intel_link_m_n {
579         uint32_t        tu;
580         uint32_t        gmch_m;
581         uint32_t        gmch_n;
582         uint32_t        link_m;
583         uint32_t        link_n;
584 };
585
586 void intel_link_compute_m_n(int bpp, int nlanes,
587                             int pixel_clock, int link_clock,
588                             struct intel_link_m_n *m_n);
589
590 /* Interface history:
591  *
592  * 1.1: Original.
593  * 1.2: Add Power Management
594  * 1.3: Add vblank support
595  * 1.4: Fix cmdbuffer path, add heap destroy
596  * 1.5: Add vblank pipe configuration
597  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
598  *      - Support vertical blank on secondary display pipe
599  */
600 #define DRIVER_MAJOR            1
601 #define DRIVER_MINOR            6
602 #define DRIVER_PATCHLEVEL       0
603
604 struct opregion_header;
605 struct opregion_acpi;
606 struct opregion_swsci;
607 struct opregion_asle;
608
609 struct intel_opregion {
610         struct opregion_header *header;
611         struct opregion_acpi *acpi;
612         struct opregion_swsci *swsci;
613         u32 swsci_gbda_sub_functions;
614         u32 swsci_sbcb_sub_functions;
615         struct opregion_asle *asle;
616         void *rvda;
617         const void *vbt;
618         u32 vbt_size;
619         u32 *lid_state;
620         struct work_struct asle_work;
621 };
622 #define OPREGION_SIZE            (8*1024)
623
624 struct intel_overlay;
625 struct intel_overlay_error_state;
626
627 struct sdvo_device_mapping {
628         u8 initialized;
629         u8 dvo_port;
630         u8 slave_addr;
631         u8 dvo_wiring;
632         u8 i2c_pin;
633         u8 ddc_pin;
634 };
635
636 struct intel_connector;
637 struct intel_encoder;
638 struct intel_atomic_state;
639 struct intel_crtc_state;
640 struct intel_initial_plane_config;
641 struct intel_crtc;
642 struct intel_limit;
643 struct dpll;
644 struct intel_cdclk_state;
645
646 struct drm_i915_display_funcs {
647         void (*get_cdclk)(struct drm_i915_private *dev_priv,
648                           struct intel_cdclk_state *cdclk_state);
649         void (*set_cdclk)(struct drm_i915_private *dev_priv,
650                           const struct intel_cdclk_state *cdclk_state);
651         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
652         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
653         int (*compute_intermediate_wm)(struct drm_device *dev,
654                                        struct intel_crtc *intel_crtc,
655                                        struct intel_crtc_state *newstate);
656         void (*initial_watermarks)(struct intel_atomic_state *state,
657                                    struct intel_crtc_state *cstate);
658         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
659                                          struct intel_crtc_state *cstate);
660         void (*optimize_watermarks)(struct intel_atomic_state *state,
661                                     struct intel_crtc_state *cstate);
662         int (*compute_global_watermarks)(struct drm_atomic_state *state);
663         void (*update_wm)(struct intel_crtc *crtc);
664         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
665         /* Returns the active state of the crtc, and if the crtc is active,
666          * fills out the pipe-config with the hw state. */
667         bool (*get_pipe_config)(struct intel_crtc *,
668                                 struct intel_crtc_state *);
669         void (*get_initial_plane_config)(struct intel_crtc *,
670                                          struct intel_initial_plane_config *);
671         int (*crtc_compute_clock)(struct intel_crtc *crtc,
672                                   struct intel_crtc_state *crtc_state);
673         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
674                             struct drm_atomic_state *old_state);
675         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
676                              struct drm_atomic_state *old_state);
677         void (*update_crtcs)(struct drm_atomic_state *state,
678                              unsigned int *crtc_vblank_mask);
679         void (*audio_codec_enable)(struct drm_connector *connector,
680                                    struct intel_encoder *encoder,
681                                    const struct drm_display_mode *adjusted_mode);
682         void (*audio_codec_disable)(struct intel_encoder *encoder);
683         void (*fdi_link_train)(struct intel_crtc *crtc,
684                                const struct intel_crtc_state *crtc_state);
685         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
686         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
687                           struct drm_framebuffer *fb,
688                           struct drm_i915_gem_object *obj,
689                           struct drm_i915_gem_request *req,
690                           uint32_t flags);
691         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
692         /* clock updates for mode set */
693         /* cursor updates */
694         /* render clock increase/decrease */
695         /* display clock increase/decrease */
696         /* pll clock increase/decrease */
697
698         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
699         void (*load_luts)(struct drm_crtc_state *crtc_state);
700 };
701
702 enum forcewake_domain_id {
703         FW_DOMAIN_ID_RENDER = 0,
704         FW_DOMAIN_ID_BLITTER,
705         FW_DOMAIN_ID_MEDIA,
706
707         FW_DOMAIN_ID_COUNT
708 };
709
710 enum forcewake_domains {
711         FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
712         FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
713         FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
714         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
715                          FORCEWAKE_BLITTER |
716                          FORCEWAKE_MEDIA)
717 };
718
719 #define FW_REG_READ  (1)
720 #define FW_REG_WRITE (2)
721
722 enum decoupled_power_domain {
723         GEN9_DECOUPLED_PD_BLITTER = 0,
724         GEN9_DECOUPLED_PD_RENDER,
725         GEN9_DECOUPLED_PD_MEDIA,
726         GEN9_DECOUPLED_PD_ALL
727 };
728
729 enum decoupled_ops {
730         GEN9_DECOUPLED_OP_WRITE = 0,
731         GEN9_DECOUPLED_OP_READ
732 };
733
734 enum forcewake_domains
735 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
736                                i915_reg_t reg, unsigned int op);
737
738 struct intel_uncore_funcs {
739         void (*force_wake_get)(struct drm_i915_private *dev_priv,
740                                                         enum forcewake_domains domains);
741         void (*force_wake_put)(struct drm_i915_private *dev_priv,
742                                                         enum forcewake_domains domains);
743
744         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
745         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
746         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
747         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
748
749         void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
750                                 uint8_t val, bool trace);
751         void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
752                                 uint16_t val, bool trace);
753         void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
754                                 uint32_t val, bool trace);
755 };
756
757 struct intel_forcewake_range {
758         u32 start;
759         u32 end;
760
761         enum forcewake_domains domains;
762 };
763
764 struct intel_uncore {
765         spinlock_t lock; /** lock is also taken in irq contexts. */
766
767         const struct intel_forcewake_range *fw_domains_table;
768         unsigned int fw_domains_table_entries;
769
770         struct intel_uncore_funcs funcs;
771
772         unsigned fifo_count;
773
774         enum forcewake_domains fw_domains;
775         enum forcewake_domains fw_domains_active;
776
777         struct intel_uncore_forcewake_domain {
778                 struct drm_i915_private *i915;
779                 enum forcewake_domain_id id;
780                 enum forcewake_domains mask;
781                 unsigned wake_count;
782                 struct hrtimer timer;
783                 i915_reg_t reg_set;
784                 u32 val_set;
785                 u32 val_clear;
786                 i915_reg_t reg_ack;
787                 i915_reg_t reg_post;
788                 u32 val_reset;
789         } fw_domain[FW_DOMAIN_ID_COUNT];
790
791         int unclaimed_mmio_check;
792 };
793
794 /* Iterate over initialised fw domains */
795 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
796         for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
797              (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
798              (domain__)++) \
799                 for_each_if ((mask__) & (domain__)->mask)
800
801 #define for_each_fw_domain(domain__, dev_priv__) \
802         for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
803
804 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
805 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
806 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
807
808 struct intel_csr {
809         struct work_struct work;
810         const char *fw_path;
811         uint32_t *dmc_payload;
812         uint32_t dmc_fw_size;
813         uint32_t version;
814         uint32_t mmio_count;
815         i915_reg_t mmioaddr[8];
816         uint32_t mmiodata[8];
817         uint32_t dc_state;
818         uint32_t allowed_dc_mask;
819 };
820
821 #define DEV_INFO_FOR_EACH_FLAG(func) \
822         func(is_mobile); \
823         func(is_lp); \
824         func(is_alpha_support); \
825         /* Keep has_* in alphabetical order */ \
826         func(has_64bit_reloc); \
827         func(has_aliasing_ppgtt); \
828         func(has_csr); \
829         func(has_ddi); \
830         func(has_decoupled_mmio); \
831         func(has_dp_mst); \
832         func(has_fbc); \
833         func(has_fpga_dbg); \
834         func(has_full_ppgtt); \
835         func(has_full_48bit_ppgtt); \
836         func(has_gmbus_irq); \
837         func(has_gmch_display); \
838         func(has_guc); \
839         func(has_hotplug); \
840         func(has_hw_contexts); \
841         func(has_l3_dpf); \
842         func(has_llc); \
843         func(has_logical_ring_contexts); \
844         func(has_overlay); \
845         func(has_pipe_cxsr); \
846         func(has_pooled_eu); \
847         func(has_psr); \
848         func(has_rc6); \
849         func(has_rc6p); \
850         func(has_resource_streamer); \
851         func(has_runtime_pm); \
852         func(has_snoop); \
853         func(cursor_needs_physical); \
854         func(hws_needs_physical); \
855         func(overlay_needs_physical); \
856         func(supports_tv);
857
858 struct sseu_dev_info {
859         u8 slice_mask;
860         u8 subslice_mask;
861         u8 eu_total;
862         u8 eu_per_subslice;
863         u8 min_eu_in_pool;
864         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
865         u8 subslice_7eu[3];
866         u8 has_slice_pg:1;
867         u8 has_subslice_pg:1;
868         u8 has_eu_pg:1;
869 };
870
871 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
872 {
873         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
874 }
875
876 /* Keep in gen based order, and chronological order within a gen */
877 enum intel_platform {
878         INTEL_PLATFORM_UNINITIALIZED = 0,
879         INTEL_I830,
880         INTEL_I845G,
881         INTEL_I85X,
882         INTEL_I865G,
883         INTEL_I915G,
884         INTEL_I915GM,
885         INTEL_I945G,
886         INTEL_I945GM,
887         INTEL_G33,
888         INTEL_PINEVIEW,
889         INTEL_I965G,
890         INTEL_I965GM,
891         INTEL_G45,
892         INTEL_GM45,
893         INTEL_IRONLAKE,
894         INTEL_SANDYBRIDGE,
895         INTEL_IVYBRIDGE,
896         INTEL_VALLEYVIEW,
897         INTEL_HASWELL,
898         INTEL_BROADWELL,
899         INTEL_CHERRYVIEW,
900         INTEL_SKYLAKE,
901         INTEL_BROXTON,
902         INTEL_KABYLAKE,
903         INTEL_GEMINILAKE,
904         INTEL_MAX_PLATFORMS
905 };
906
907 struct intel_device_info {
908         u32 display_mmio_offset;
909         u16 device_id;
910         u8 num_pipes;
911         u8 num_sprites[I915_MAX_PIPES];
912         u8 num_scalers[I915_MAX_PIPES];
913         u8 gen;
914         u16 gen_mask;
915         enum intel_platform platform;
916         u8 ring_mask; /* Rings supported by the HW */
917         u8 num_rings;
918 #define DEFINE_FLAG(name) u8 name:1
919         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
920 #undef DEFINE_FLAG
921         u16 ddb_size; /* in blocks */
922         /* Register offsets for the various display pipes and transcoders */
923         int pipe_offsets[I915_MAX_TRANSCODERS];
924         int trans_offsets[I915_MAX_TRANSCODERS];
925         int palette_offsets[I915_MAX_PIPES];
926         int cursor_offsets[I915_MAX_PIPES];
927
928         /* Slice/subslice/EU info */
929         struct sseu_dev_info sseu;
930
931         struct color_luts {
932                 u16 degamma_lut_size;
933                 u16 gamma_lut_size;
934         } color;
935 };
936
937 struct intel_display_error_state;
938
939 struct i915_gpu_state {
940         struct kref ref;
941         struct timeval time;
942         struct timeval boottime;
943         struct timeval uptime;
944
945         struct drm_i915_private *i915;
946
947         char error_msg[128];
948         bool simulated;
949         bool awake;
950         bool wakelock;
951         bool suspended;
952         int iommu;
953         u32 reset_count;
954         u32 suspend_count;
955         struct intel_device_info device_info;
956         struct i915_params params;
957
958         /* Generic register state */
959         u32 eir;
960         u32 pgtbl_er;
961         u32 ier;
962         u32 gtier[4], ngtier;
963         u32 ccid;
964         u32 derrmr;
965         u32 forcewake;
966         u32 error; /* gen6+ */
967         u32 err_int; /* gen7 */
968         u32 fault_data0; /* gen8, gen9 */
969         u32 fault_data1; /* gen8, gen9 */
970         u32 done_reg;
971         u32 gac_eco;
972         u32 gam_ecochk;
973         u32 gab_ctl;
974         u32 gfx_mode;
975
976         u32 nfence;
977         u64 fence[I915_MAX_NUM_FENCES];
978         struct intel_overlay_error_state *overlay;
979         struct intel_display_error_state *display;
980         struct drm_i915_error_object *semaphore;
981         struct drm_i915_error_object *guc_log;
982
983         struct drm_i915_error_engine {
984                 int engine_id;
985                 /* Software tracked state */
986                 bool waiting;
987                 int num_waiters;
988                 unsigned long hangcheck_timestamp;
989                 bool hangcheck_stalled;
990                 enum intel_engine_hangcheck_action hangcheck_action;
991                 struct i915_address_space *vm;
992                 int num_requests;
993
994                 /* position of active request inside the ring */
995                 u32 rq_head, rq_post, rq_tail;
996
997                 /* our own tracking of ring head and tail */
998                 u32 cpu_ring_head;
999                 u32 cpu_ring_tail;
1000
1001                 u32 last_seqno;
1002
1003                 /* Register state */
1004                 u32 start;
1005                 u32 tail;
1006                 u32 head;
1007                 u32 ctl;
1008                 u32 mode;
1009                 u32 hws;
1010                 u32 ipeir;
1011                 u32 ipehr;
1012                 u32 bbstate;
1013                 u32 instpm;
1014                 u32 instps;
1015                 u32 seqno;
1016                 u64 bbaddr;
1017                 u64 acthd;
1018                 u32 fault_reg;
1019                 u64 faddr;
1020                 u32 rc_psmi; /* sleep state */
1021                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
1022                 struct intel_instdone instdone;
1023
1024                 struct drm_i915_error_context {
1025                         char comm[TASK_COMM_LEN];
1026                         pid_t pid;
1027                         u32 handle;
1028                         u32 hw_id;
1029                         int ban_score;
1030                         int active;
1031                         int guilty;
1032                 } context;
1033
1034                 struct drm_i915_error_object {
1035                         u64 gtt_offset;
1036                         u64 gtt_size;
1037                         int page_count;
1038                         int unused;
1039                         u32 *pages[0];
1040                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1041
1042                 struct drm_i915_error_object *wa_ctx;
1043
1044                 struct drm_i915_error_request {
1045                         long jiffies;
1046                         pid_t pid;
1047                         u32 context;
1048                         int ban_score;
1049                         u32 seqno;
1050                         u32 head;
1051                         u32 tail;
1052                 } *requests, execlist[2];
1053
1054                 struct drm_i915_error_waiter {
1055                         char comm[TASK_COMM_LEN];
1056                         pid_t pid;
1057                         u32 seqno;
1058                 } *waiters;
1059
1060                 struct {
1061                         u32 gfx_mode;
1062                         union {
1063                                 u64 pdp[4];
1064                                 u32 pp_dir_base;
1065                         };
1066                 } vm_info;
1067         } engine[I915_NUM_ENGINES];
1068
1069         struct drm_i915_error_buffer {
1070                 u32 size;
1071                 u32 name;
1072                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1073                 u64 gtt_offset;
1074                 u32 read_domains;
1075                 u32 write_domain;
1076                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1077                 u32 tiling:2;
1078                 u32 dirty:1;
1079                 u32 purgeable:1;
1080                 u32 userptr:1;
1081                 s32 engine:4;
1082                 u32 cache_level:3;
1083         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1084         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1085         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1086 };
1087
1088 enum i915_cache_level {
1089         I915_CACHE_NONE = 0,
1090         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1091         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1092                               caches, eg sampler/render caches, and the
1093                               large Last-Level-Cache. LLC is coherent with
1094                               the CPU, but L3 is only visible to the GPU. */
1095         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1096 };
1097
1098 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1099
1100 enum fb_op_origin {
1101         ORIGIN_GTT,
1102         ORIGIN_CPU,
1103         ORIGIN_CS,
1104         ORIGIN_FLIP,
1105         ORIGIN_DIRTYFB,
1106 };
1107
1108 struct intel_fbc {
1109         /* This is always the inner lock when overlapping with struct_mutex and
1110          * it's the outer lock when overlapping with stolen_lock. */
1111         struct mutex lock;
1112         unsigned threshold;
1113         unsigned int possible_framebuffer_bits;
1114         unsigned int busy_bits;
1115         unsigned int visible_pipes_mask;
1116         struct intel_crtc *crtc;
1117
1118         struct drm_mm_node compressed_fb;
1119         struct drm_mm_node *compressed_llb;
1120
1121         bool false_color;
1122
1123         bool enabled;
1124         bool active;
1125
1126         bool underrun_detected;
1127         struct work_struct underrun_work;
1128
1129         struct intel_fbc_state_cache {
1130                 struct i915_vma *vma;
1131
1132                 struct {
1133                         unsigned int mode_flags;
1134                         uint32_t hsw_bdw_pixel_rate;
1135                 } crtc;
1136
1137                 struct {
1138                         unsigned int rotation;
1139                         int src_w;
1140                         int src_h;
1141                         bool visible;
1142                 } plane;
1143
1144                 struct {
1145                         const struct drm_format_info *format;
1146                         unsigned int stride;
1147                 } fb;
1148         } state_cache;
1149
1150         struct intel_fbc_reg_params {
1151                 struct i915_vma *vma;
1152
1153                 struct {
1154                         enum pipe pipe;
1155                         enum plane plane;
1156                         unsigned int fence_y_offset;
1157                 } crtc;
1158
1159                 struct {
1160                         const struct drm_format_info *format;
1161                         unsigned int stride;
1162                 } fb;
1163
1164                 int cfb_size;
1165         } params;
1166
1167         struct intel_fbc_work {
1168                 bool scheduled;
1169                 u32 scheduled_vblank;
1170                 struct work_struct work;
1171         } work;
1172
1173         const char *no_fbc_reason;
1174 };
1175
1176 /*
1177  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1178  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1179  * parsing for same resolution.
1180  */
1181 enum drrs_refresh_rate_type {
1182         DRRS_HIGH_RR,
1183         DRRS_LOW_RR,
1184         DRRS_MAX_RR, /* RR count */
1185 };
1186
1187 enum drrs_support_type {
1188         DRRS_NOT_SUPPORTED = 0,
1189         STATIC_DRRS_SUPPORT = 1,
1190         SEAMLESS_DRRS_SUPPORT = 2
1191 };
1192
1193 struct intel_dp;
1194 struct i915_drrs {
1195         struct mutex mutex;
1196         struct delayed_work work;
1197         struct intel_dp *dp;
1198         unsigned busy_frontbuffer_bits;
1199         enum drrs_refresh_rate_type refresh_rate_type;
1200         enum drrs_support_type type;
1201 };
1202
1203 struct i915_psr {
1204         struct mutex lock;
1205         bool sink_support;
1206         bool source_ok;
1207         struct intel_dp *enabled;
1208         bool active;
1209         struct delayed_work work;
1210         unsigned busy_frontbuffer_bits;
1211         bool psr2_support;
1212         bool aux_frame_sync;
1213         bool link_standby;
1214         bool y_cord_support;
1215         bool colorimetry_support;
1216         bool alpm;
1217 };
1218
1219 enum intel_pch {
1220         PCH_NONE = 0,   /* No PCH present */
1221         PCH_IBX,        /* Ibexpeak PCH */
1222         PCH_CPT,        /* Cougarpoint PCH */
1223         PCH_LPT,        /* Lynxpoint PCH */
1224         PCH_SPT,        /* Sunrisepoint PCH */
1225         PCH_KBP,        /* Kabypoint PCH */
1226         PCH_NOP,
1227 };
1228
1229 enum intel_sbi_destination {
1230         SBI_ICLK,
1231         SBI_MPHY,
1232 };
1233
1234 #define QUIRK_PIPEA_FORCE (1<<0)
1235 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1236 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1237 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1238 #define QUIRK_PIPEB_FORCE (1<<4)
1239 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1240
1241 struct intel_fbdev;
1242 struct intel_fbc_work;
1243
1244 struct intel_gmbus {
1245         struct i2c_adapter adapter;
1246 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1247         u32 force_bit;
1248         u32 reg0;
1249         i915_reg_t gpio_reg;
1250         struct i2c_algo_bit_data bit_algo;
1251         struct drm_i915_private *dev_priv;
1252 };
1253
1254 struct i915_suspend_saved_registers {
1255         u32 saveDSPARB;
1256         u32 saveFBC_CONTROL;
1257         u32 saveCACHE_MODE_0;
1258         u32 saveMI_ARB_STATE;
1259         u32 saveSWF0[16];
1260         u32 saveSWF1[16];
1261         u32 saveSWF3[3];
1262         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1263         u32 savePCH_PORT_HOTPLUG;
1264         u16 saveGCDGMBUS;
1265 };
1266
1267 struct vlv_s0ix_state {
1268         /* GAM */
1269         u32 wr_watermark;
1270         u32 gfx_prio_ctrl;
1271         u32 arb_mode;
1272         u32 gfx_pend_tlb0;
1273         u32 gfx_pend_tlb1;
1274         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1275         u32 media_max_req_count;
1276         u32 gfx_max_req_count;
1277         u32 render_hwsp;
1278         u32 ecochk;
1279         u32 bsd_hwsp;
1280         u32 blt_hwsp;
1281         u32 tlb_rd_addr;
1282
1283         /* MBC */
1284         u32 g3dctl;
1285         u32 gsckgctl;
1286         u32 mbctl;
1287
1288         /* GCP */
1289         u32 ucgctl1;
1290         u32 ucgctl3;
1291         u32 rcgctl1;
1292         u32 rcgctl2;
1293         u32 rstctl;
1294         u32 misccpctl;
1295
1296         /* GPM */
1297         u32 gfxpause;
1298         u32 rpdeuhwtc;
1299         u32 rpdeuc;
1300         u32 ecobus;
1301         u32 pwrdwnupctl;
1302         u32 rp_down_timeout;
1303         u32 rp_deucsw;
1304         u32 rcubmabdtmr;
1305         u32 rcedata;
1306         u32 spare2gh;
1307
1308         /* Display 1 CZ domain */
1309         u32 gt_imr;
1310         u32 gt_ier;
1311         u32 pm_imr;
1312         u32 pm_ier;
1313         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1314
1315         /* GT SA CZ domain */
1316         u32 tilectl;
1317         u32 gt_fifoctl;
1318         u32 gtlc_wake_ctrl;
1319         u32 gtlc_survive;
1320         u32 pmwgicz;
1321
1322         /* Display 2 CZ domain */
1323         u32 gu_ctl0;
1324         u32 gu_ctl1;
1325         u32 pcbr;
1326         u32 clock_gate_dis2;
1327 };
1328
1329 struct intel_rps_ei {
1330         u32 cz_clock;
1331         u32 render_c0;
1332         u32 media_c0;
1333 };
1334
1335 struct intel_gen6_power_mgmt {
1336         /*
1337          * work, interrupts_enabled and pm_iir are protected by
1338          * dev_priv->irq_lock
1339          */
1340         struct work_struct work;
1341         bool interrupts_enabled;
1342         u32 pm_iir;
1343
1344         /* PM interrupt bits that should never be masked */
1345         u32 pm_intr_keep;
1346
1347         /* Frequencies are stored in potentially platform dependent multiples.
1348          * In other words, *_freq needs to be multiplied by X to be interesting.
1349          * Soft limits are those which are used for the dynamic reclocking done
1350          * by the driver (raise frequencies under heavy loads, and lower for
1351          * lighter loads). Hard limits are those imposed by the hardware.
1352          *
1353          * A distinction is made for overclocking, which is never enabled by
1354          * default, and is considered to be above the hard limit if it's
1355          * possible at all.
1356          */
1357         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1358         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1359         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1360         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1361         u8 min_freq;            /* AKA RPn. Minimum frequency */
1362         u8 boost_freq;          /* Frequency to request when wait boosting */
1363         u8 idle_freq;           /* Frequency to request when we are idle */
1364         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1365         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1366         u8 rp0_freq;            /* Non-overclocked max frequency. */
1367         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1368
1369         u8 up_threshold; /* Current %busy required to uplock */
1370         u8 down_threshold; /* Current %busy required to downclock */
1371
1372         int last_adj;
1373         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1374
1375         spinlock_t client_lock;
1376         struct list_head clients;
1377         bool client_boost;
1378
1379         bool enabled;
1380         struct delayed_work autoenable_work;
1381         unsigned boosts;
1382
1383         /* manual wa residency calculations */
1384         struct intel_rps_ei up_ei, down_ei;
1385
1386         /*
1387          * Protects RPS/RC6 register access and PCU communication.
1388          * Must be taken after struct_mutex if nested. Note that
1389          * this lock may be held for long periods of time when
1390          * talking to hw - so only take it when talking to hw!
1391          */
1392         struct mutex hw_lock;
1393 };
1394
1395 /* defined intel_pm.c */
1396 extern spinlock_t mchdev_lock;
1397
1398 struct intel_ilk_power_mgmt {
1399         u8 cur_delay;
1400         u8 min_delay;
1401         u8 max_delay;
1402         u8 fmax;
1403         u8 fstart;
1404
1405         u64 last_count1;
1406         unsigned long last_time1;
1407         unsigned long chipset_power;
1408         u64 last_count2;
1409         u64 last_time2;
1410         unsigned long gfx_power;
1411         u8 corr;
1412
1413         int c_m;
1414         int r_t;
1415 };
1416
1417 struct drm_i915_private;
1418 struct i915_power_well;
1419
1420 struct i915_power_well_ops {
1421         /*
1422          * Synchronize the well's hw state to match the current sw state, for
1423          * example enable/disable it based on the current refcount. Called
1424          * during driver init and resume time, possibly after first calling
1425          * the enable/disable handlers.
1426          */
1427         void (*sync_hw)(struct drm_i915_private *dev_priv,
1428                         struct i915_power_well *power_well);
1429         /*
1430          * Enable the well and resources that depend on it (for example
1431          * interrupts located on the well). Called after the 0->1 refcount
1432          * transition.
1433          */
1434         void (*enable)(struct drm_i915_private *dev_priv,
1435                        struct i915_power_well *power_well);
1436         /*
1437          * Disable the well and resources that depend on it. Called after
1438          * the 1->0 refcount transition.
1439          */
1440         void (*disable)(struct drm_i915_private *dev_priv,
1441                         struct i915_power_well *power_well);
1442         /* Returns the hw enabled state. */
1443         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1444                            struct i915_power_well *power_well);
1445 };
1446
1447 /* Power well structure for haswell */
1448 struct i915_power_well {
1449         const char *name;
1450         bool always_on;
1451         /* power well enable/disable usage count */
1452         int count;
1453         /* cached hw enabled state */
1454         bool hw_enabled;
1455         u64 domains;
1456         /* unique identifier for this power well */
1457         unsigned long id;
1458         /*
1459          * Arbitraty data associated with this power well. Platform and power
1460          * well specific.
1461          */
1462         unsigned long data;
1463         const struct i915_power_well_ops *ops;
1464 };
1465
1466 struct i915_power_domains {
1467         /*
1468          * Power wells needed for initialization at driver init and suspend
1469          * time are on. They are kept on until after the first modeset.
1470          */
1471         bool init_power_on;
1472         bool initializing;
1473         int power_well_count;
1474
1475         struct mutex lock;
1476         int domain_use_count[POWER_DOMAIN_NUM];
1477         struct i915_power_well *power_wells;
1478 };
1479
1480 #define MAX_L3_SLICES 2
1481 struct intel_l3_parity {
1482         u32 *remap_info[MAX_L3_SLICES];
1483         struct work_struct error_work;
1484         int which_slice;
1485 };
1486
1487 struct i915_gem_mm {
1488         /** Memory allocator for GTT stolen memory */
1489         struct drm_mm stolen;
1490         /** Protects the usage of the GTT stolen memory allocator. This is
1491          * always the inner lock when overlapping with struct_mutex. */
1492         struct mutex stolen_lock;
1493
1494         /** List of all objects in gtt_space. Used to restore gtt
1495          * mappings on resume */
1496         struct list_head bound_list;
1497         /**
1498          * List of objects which are not bound to the GTT (thus
1499          * are idle and not used by the GPU). These objects may or may
1500          * not actually have any pages attached.
1501          */
1502         struct list_head unbound_list;
1503
1504         /** List of all objects in gtt_space, currently mmaped by userspace.
1505          * All objects within this list must also be on bound_list.
1506          */
1507         struct list_head userfault_list;
1508
1509         /**
1510          * List of objects which are pending destruction.
1511          */
1512         struct llist_head free_list;
1513         struct work_struct free_work;
1514
1515         /** Usable portion of the GTT for GEM */
1516         dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1517
1518         /** PPGTT used for aliasing the PPGTT with the GTT */
1519         struct i915_hw_ppgtt *aliasing_ppgtt;
1520
1521         struct notifier_block oom_notifier;
1522         struct notifier_block vmap_notifier;
1523         struct shrinker shrinker;
1524
1525         /** LRU list of objects with fence regs on them. */
1526         struct list_head fence_list;
1527
1528         /**
1529          * Are we in a non-interruptible section of code like
1530          * modesetting?
1531          */
1532         bool interruptible;
1533
1534         /* the indicator for dispatch video commands on two BSD rings */
1535         atomic_t bsd_engine_dispatch_index;
1536
1537         /** Bit 6 swizzling required for X tiling */
1538         uint32_t bit_6_swizzle_x;
1539         /** Bit 6 swizzling required for Y tiling */
1540         uint32_t bit_6_swizzle_y;
1541
1542         /* accounting, useful for userland debugging */
1543         spinlock_t object_stat_lock;
1544         u64 object_memory;
1545         u32 object_count;
1546 };
1547
1548 struct drm_i915_error_state_buf {
1549         struct drm_i915_private *i915;
1550         unsigned bytes;
1551         unsigned size;
1552         int err;
1553         u8 *buf;
1554         loff_t start;
1555         loff_t pos;
1556 };
1557
1558 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1559 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1560
1561 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1562 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1563
1564 struct i915_gpu_error {
1565         /* For hangcheck timer */
1566 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1567 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1568
1569         struct delayed_work hangcheck_work;
1570
1571         /* For reset and error_state handling. */
1572         spinlock_t lock;
1573         /* Protected by the above dev->gpu_error.lock. */
1574         struct i915_gpu_state *first_error;
1575
1576         unsigned long missed_irq_rings;
1577
1578         /**
1579          * State variable controlling the reset flow and count
1580          *
1581          * This is a counter which gets incremented when reset is triggered,
1582          *
1583          * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1584          * meaning that any waiters holding onto the struct_mutex should
1585          * relinquish the lock immediately in order for the reset to start.
1586          *
1587          * If reset is not completed succesfully, the I915_WEDGE bit is
1588          * set meaning that hardware is terminally sour and there is no
1589          * recovery. All waiters on the reset_queue will be woken when
1590          * that happens.
1591          *
1592          * This counter is used by the wait_seqno code to notice that reset
1593          * event happened and it needs to restart the entire ioctl (since most
1594          * likely the seqno it waited for won't ever signal anytime soon).
1595          *
1596          * This is important for lock-free wait paths, where no contended lock
1597          * naturally enforces the correct ordering between the bail-out of the
1598          * waiter and the gpu reset work code.
1599          */
1600         unsigned long reset_count;
1601
1602         unsigned long flags;
1603 #define I915_RESET_IN_PROGRESS  0
1604 #define I915_WEDGED             (BITS_PER_LONG - 1)
1605
1606         /**
1607          * Waitqueue to signal when a hang is detected. Used to for waiters
1608          * to release the struct_mutex for the reset to procede.
1609          */
1610         wait_queue_head_t wait_queue;
1611
1612         /**
1613          * Waitqueue to signal when the reset has completed. Used by clients
1614          * that wait for dev_priv->mm.wedged to settle.
1615          */
1616         wait_queue_head_t reset_queue;
1617
1618         /* For missed irq/seqno simulation. */
1619         unsigned long test_irq_rings;
1620 };
1621
1622 enum modeset_restore {
1623         MODESET_ON_LID_OPEN,
1624         MODESET_DONE,
1625         MODESET_SUSPENDED,
1626 };
1627
1628 #define DP_AUX_A 0x40
1629 #define DP_AUX_B 0x10
1630 #define DP_AUX_C 0x20
1631 #define DP_AUX_D 0x30
1632
1633 #define DDC_PIN_B  0x05
1634 #define DDC_PIN_C  0x04
1635 #define DDC_PIN_D  0x06
1636
1637 struct ddi_vbt_port_info {
1638         /*
1639          * This is an index in the HDMI/DVI DDI buffer translation table.
1640          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1641          * populate this field.
1642          */
1643 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1644         uint8_t hdmi_level_shift;
1645
1646         uint8_t supports_dvi:1;
1647         uint8_t supports_hdmi:1;
1648         uint8_t supports_dp:1;
1649         uint8_t supports_edp:1;
1650
1651         uint8_t alternate_aux_channel;
1652         uint8_t alternate_ddc_pin;
1653
1654         uint8_t dp_boost_level;
1655         uint8_t hdmi_boost_level;
1656 };
1657
1658 enum psr_lines_to_wait {
1659         PSR_0_LINES_TO_WAIT = 0,
1660         PSR_1_LINE_TO_WAIT,
1661         PSR_4_LINES_TO_WAIT,
1662         PSR_8_LINES_TO_WAIT
1663 };
1664
1665 struct intel_vbt_data {
1666         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1667         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1668
1669         /* Feature bits */
1670         unsigned int int_tv_support:1;
1671         unsigned int lvds_dither:1;
1672         unsigned int lvds_vbt:1;
1673         unsigned int int_crt_support:1;
1674         unsigned int lvds_use_ssc:1;
1675         unsigned int display_clock_mode:1;
1676         unsigned int fdi_rx_polarity_inverted:1;
1677         unsigned int panel_type:4;
1678         int lvds_ssc_freq;
1679         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1680
1681         enum drrs_support_type drrs_type;
1682
1683         struct {
1684                 int rate;
1685                 int lanes;
1686                 int preemphasis;
1687                 int vswing;
1688                 bool low_vswing;
1689                 bool initialized;
1690                 bool support;
1691                 int bpp;
1692                 struct edp_power_seq pps;
1693         } edp;
1694
1695         struct {
1696                 bool full_link;
1697                 bool require_aux_wakeup;
1698                 int idle_frames;
1699                 enum psr_lines_to_wait lines_to_wait;
1700                 int tp1_wakeup_time;
1701                 int tp2_tp3_wakeup_time;
1702         } psr;
1703
1704         struct {
1705                 u16 pwm_freq_hz;
1706                 bool present;
1707                 bool active_low_pwm;
1708                 u8 min_brightness;      /* min_brightness/255 of max */
1709                 u8 controller;          /* brightness controller number */
1710                 enum intel_backlight_type type;
1711         } backlight;
1712
1713         /* MIPI DSI */
1714         struct {
1715                 u16 panel_id;
1716                 struct mipi_config *config;
1717                 struct mipi_pps_data *pps;
1718                 u8 seq_version;
1719                 u32 size;
1720                 u8 *data;
1721                 const u8 *sequence[MIPI_SEQ_MAX];
1722         } dsi;
1723
1724         int crt_ddc_pin;
1725
1726         int child_dev_num;
1727         union child_device_config *child_dev;
1728
1729         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1730         struct sdvo_device_mapping sdvo_mappings[2];
1731 };
1732
1733 enum intel_ddb_partitioning {
1734         INTEL_DDB_PART_1_2,
1735         INTEL_DDB_PART_5_6, /* IVB+ */
1736 };
1737
1738 struct intel_wm_level {
1739         bool enable;
1740         uint32_t pri_val;
1741         uint32_t spr_val;
1742         uint32_t cur_val;
1743         uint32_t fbc_val;
1744 };
1745
1746 struct ilk_wm_values {
1747         uint32_t wm_pipe[3];
1748         uint32_t wm_lp[3];
1749         uint32_t wm_lp_spr[3];
1750         uint32_t wm_linetime[3];
1751         bool enable_fbc_wm;
1752         enum intel_ddb_partitioning partitioning;
1753 };
1754
1755 struct vlv_pipe_wm {
1756         uint16_t plane[I915_MAX_PLANES];
1757 };
1758
1759 struct vlv_sr_wm {
1760         uint16_t plane;
1761         uint16_t cursor;
1762 };
1763
1764 struct vlv_wm_ddl_values {
1765         uint8_t plane[I915_MAX_PLANES];
1766 };
1767
1768 struct vlv_wm_values {
1769         struct vlv_pipe_wm pipe[3];
1770         struct vlv_sr_wm sr;
1771         struct vlv_wm_ddl_values ddl[3];
1772         uint8_t level;
1773         bool cxsr;
1774 };
1775
1776 struct skl_ddb_entry {
1777         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1778 };
1779
1780 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1781 {
1782         return entry->end - entry->start;
1783 }
1784
1785 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1786                                        const struct skl_ddb_entry *e2)
1787 {
1788         if (e1->start == e2->start && e1->end == e2->end)
1789                 return true;
1790
1791         return false;
1792 }
1793
1794 struct skl_ddb_allocation {
1795         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1796         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1797 };
1798
1799 struct skl_wm_values {
1800         unsigned dirty_pipes;
1801         struct skl_ddb_allocation ddb;
1802 };
1803
1804 struct skl_wm_level {
1805         bool plane_en;
1806         uint16_t plane_res_b;
1807         uint8_t plane_res_l;
1808 };
1809
1810 /*
1811  * This struct helps tracking the state needed for runtime PM, which puts the
1812  * device in PCI D3 state. Notice that when this happens, nothing on the
1813  * graphics device works, even register access, so we don't get interrupts nor
1814  * anything else.
1815  *
1816  * Every piece of our code that needs to actually touch the hardware needs to
1817  * either call intel_runtime_pm_get or call intel_display_power_get with the
1818  * appropriate power domain.
1819  *
1820  * Our driver uses the autosuspend delay feature, which means we'll only really
1821  * suspend if we stay with zero refcount for a certain amount of time. The
1822  * default value is currently very conservative (see intel_runtime_pm_enable), but
1823  * it can be changed with the standard runtime PM files from sysfs.
1824  *
1825  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1826  * goes back to false exactly before we reenable the IRQs. We use this variable
1827  * to check if someone is trying to enable/disable IRQs while they're supposed
1828  * to be disabled. This shouldn't happen and we'll print some error messages in
1829  * case it happens.
1830  *
1831  * For more, read the Documentation/power/runtime_pm.txt.
1832  */
1833 struct i915_runtime_pm {
1834         atomic_t wakeref_count;
1835         bool suspended;
1836         bool irqs_enabled;
1837 };
1838
1839 enum intel_pipe_crc_source {
1840         INTEL_PIPE_CRC_SOURCE_NONE,
1841         INTEL_PIPE_CRC_SOURCE_PLANE1,
1842         INTEL_PIPE_CRC_SOURCE_PLANE2,
1843         INTEL_PIPE_CRC_SOURCE_PF,
1844         INTEL_PIPE_CRC_SOURCE_PIPE,
1845         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1846         INTEL_PIPE_CRC_SOURCE_TV,
1847         INTEL_PIPE_CRC_SOURCE_DP_B,
1848         INTEL_PIPE_CRC_SOURCE_DP_C,
1849         INTEL_PIPE_CRC_SOURCE_DP_D,
1850         INTEL_PIPE_CRC_SOURCE_AUTO,
1851         INTEL_PIPE_CRC_SOURCE_MAX,
1852 };
1853
1854 struct intel_pipe_crc_entry {
1855         uint32_t frame;
1856         uint32_t crc[5];
1857 };
1858
1859 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1860 struct intel_pipe_crc {
1861         spinlock_t lock;
1862         bool opened;            /* exclusive access to the result file */
1863         struct intel_pipe_crc_entry *entries;
1864         enum intel_pipe_crc_source source;
1865         int head, tail;
1866         wait_queue_head_t wq;
1867         int skipped;
1868 };
1869
1870 struct i915_frontbuffer_tracking {
1871         spinlock_t lock;
1872
1873         /*
1874          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1875          * scheduled flips.
1876          */
1877         unsigned busy_bits;
1878         unsigned flip_bits;
1879 };
1880
1881 struct i915_wa_reg {
1882         i915_reg_t addr;
1883         u32 value;
1884         /* bitmask representing WA bits */
1885         u32 mask;
1886 };
1887
1888 /*
1889  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1890  * allowing it for RCS as we don't foresee any requirement of having
1891  * a whitelist for other engines. When it is really required for
1892  * other engines then the limit need to be increased.
1893  */
1894 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1895
1896 struct i915_workarounds {
1897         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1898         u32 count;
1899         u32 hw_whitelist_count[I915_NUM_ENGINES];
1900 };
1901
1902 struct i915_virtual_gpu {
1903         bool active;
1904 };
1905
1906 /* used in computing the new watermarks state */
1907 struct intel_wm_config {
1908         unsigned int num_pipes_active;
1909         bool sprites_enabled;
1910         bool sprites_scaled;
1911 };
1912
1913 struct i915_oa_format {
1914         u32 format;
1915         int size;
1916 };
1917
1918 struct i915_oa_reg {
1919         i915_reg_t addr;
1920         u32 value;
1921 };
1922
1923 struct i915_perf_stream;
1924
1925 /**
1926  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1927  */
1928 struct i915_perf_stream_ops {
1929         /**
1930          * @enable: Enables the collection of HW samples, either in response to
1931          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1932          * without `I915_PERF_FLAG_DISABLED`.
1933          */
1934         void (*enable)(struct i915_perf_stream *stream);
1935
1936         /**
1937          * @disable: Disables the collection of HW samples, either in response
1938          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1939          * the stream.
1940          */
1941         void (*disable)(struct i915_perf_stream *stream);
1942
1943         /**
1944          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1945          * once there is something ready to read() for the stream
1946          */
1947         void (*poll_wait)(struct i915_perf_stream *stream,
1948                           struct file *file,
1949                           poll_table *wait);
1950
1951         /**
1952          * @wait_unlocked: For handling a blocking read, wait until there is
1953          * something to ready to read() for the stream. E.g. wait on the same
1954          * wait queue that would be passed to poll_wait().
1955          */
1956         int (*wait_unlocked)(struct i915_perf_stream *stream);
1957
1958         /**
1959          * @read: Copy buffered metrics as records to userspace
1960          * **buf**: the userspace, destination buffer
1961          * **count**: the number of bytes to copy, requested by userspace
1962          * **offset**: zero at the start of the read, updated as the read
1963          * proceeds, it represents how many bytes have been copied so far and
1964          * the buffer offset for copying the next record.
1965          *
1966          * Copy as many buffered i915 perf samples and records for this stream
1967          * to userspace as will fit in the given buffer.
1968          *
1969          * Only write complete records; returning -%ENOSPC if there isn't room
1970          * for a complete record.
1971          *
1972          * Return any error condition that results in a short read such as
1973          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1974          * returning to userspace.
1975          */
1976         int (*read)(struct i915_perf_stream *stream,
1977                     char __user *buf,
1978                     size_t count,
1979                     size_t *offset);
1980
1981         /**
1982          * @destroy: Cleanup any stream specific resources.
1983          *
1984          * The stream will always be disabled before this is called.
1985          */
1986         void (*destroy)(struct i915_perf_stream *stream);
1987 };
1988
1989 /**
1990  * struct i915_perf_stream - state for a single open stream FD
1991  */
1992 struct i915_perf_stream {
1993         /**
1994          * @dev_priv: i915 drm device
1995          */
1996         struct drm_i915_private *dev_priv;
1997
1998         /**
1999          * @link: Links the stream into ``&drm_i915_private->streams``
2000          */
2001         struct list_head link;
2002
2003         /**
2004          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2005          * properties given when opening a stream, representing the contents
2006          * of a single sample as read() by userspace.
2007          */
2008         u32 sample_flags;
2009
2010         /**
2011          * @sample_size: Considering the configured contents of a sample
2012          * combined with the required header size, this is the total size
2013          * of a single sample record.
2014          */
2015         int sample_size;
2016
2017         /**
2018          * @ctx: %NULL if measuring system-wide across all contexts or a
2019          * specific context that is being monitored.
2020          */
2021         struct i915_gem_context *ctx;
2022
2023         /**
2024          * @enabled: Whether the stream is currently enabled, considering
2025          * whether the stream was opened in a disabled state and based
2026          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2027          */
2028         bool enabled;
2029
2030         /**
2031          * @ops: The callbacks providing the implementation of this specific
2032          * type of configured stream.
2033          */
2034         const struct i915_perf_stream_ops *ops;
2035 };
2036
2037 /**
2038  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2039  */
2040 struct i915_oa_ops {
2041         /**
2042          * @init_oa_buffer: Resets the head and tail pointers of the
2043          * circular buffer for periodic OA reports.
2044          *
2045          * Called when first opening a stream for OA metrics, but also may be
2046          * called in response to an OA buffer overflow or other error
2047          * condition.
2048          *
2049          * Note it may be necessary to clear the full OA buffer here as part of
2050          * maintaining the invariable that new reports must be written to
2051          * zeroed memory for us to be able to reliable detect if an expected
2052          * report has not yet landed in memory.  (At least on Haswell the OA
2053          * buffer tail pointer is not synchronized with reports being visible
2054          * to the CPU)
2055          */
2056         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2057
2058         /**
2059          * @enable_metric_set: Applies any MUX configuration to set up the
2060          * Boolean and Custom (B/C) counters that are part of the counter
2061          * reports being sampled. May apply system constraints such as
2062          * disabling EU clock gating as required.
2063          */
2064         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2065
2066         /**
2067          * @disable_metric_set: Remove system constraints associated with using
2068          * the OA unit.
2069          */
2070         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2071
2072         /**
2073          * @oa_enable: Enable periodic sampling
2074          */
2075         void (*oa_enable)(struct drm_i915_private *dev_priv);
2076
2077         /**
2078          * @oa_disable: Disable periodic sampling
2079          */
2080         void (*oa_disable)(struct drm_i915_private *dev_priv);
2081
2082         /**
2083          * @read: Copy data from the circular OA buffer into a given userspace
2084          * buffer.
2085          */
2086         int (*read)(struct i915_perf_stream *stream,
2087                     char __user *buf,
2088                     size_t count,
2089                     size_t *offset);
2090
2091         /**
2092          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2093          *
2094          * This is either called via fops or the poll check hrtimer (atomic
2095          * ctx) without any locks taken.
2096          *
2097          * It's safe to read OA config state here unlocked, assuming that this
2098          * is only called while the stream is enabled, while the global OA
2099          * configuration can't be modified.
2100          *
2101          * Efficiency is more important than avoiding some false positives
2102          * here, which will be handled gracefully - likely resulting in an
2103          * %EAGAIN error for userspace.
2104          */
2105         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2106 };
2107
2108 struct intel_cdclk_state {
2109         unsigned int cdclk, vco, ref;
2110 };
2111
2112 struct drm_i915_private {
2113         struct drm_device drm;
2114
2115         struct kmem_cache *objects;
2116         struct kmem_cache *vmas;
2117         struct kmem_cache *requests;
2118         struct kmem_cache *dependencies;
2119
2120         const struct intel_device_info info;
2121
2122         void __iomem *regs;
2123
2124         struct intel_uncore uncore;
2125
2126         struct i915_virtual_gpu vgpu;
2127
2128         struct intel_gvt *gvt;
2129
2130         struct intel_huc huc;
2131         struct intel_guc guc;
2132
2133         struct intel_csr csr;
2134
2135         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2136
2137         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2138          * controller on different i2c buses. */
2139         struct mutex gmbus_mutex;
2140
2141         /**
2142          * Base address of the gmbus and gpio block.
2143          */
2144         uint32_t gpio_mmio_base;
2145
2146         /* MMIO base address for MIPI regs */
2147         uint32_t mipi_mmio_base;
2148
2149         uint32_t psr_mmio_base;
2150
2151         uint32_t pps_mmio_base;
2152
2153         wait_queue_head_t gmbus_wait_queue;
2154
2155         struct pci_dev *bridge_dev;
2156         struct i915_gem_context *kernel_context;
2157         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2158         struct i915_vma *semaphore;
2159
2160         struct drm_dma_handle *status_page_dmah;
2161         struct resource mch_res;
2162
2163         /* protects the irq masks */
2164         spinlock_t irq_lock;
2165
2166         /* protects the mmio flip data */
2167         spinlock_t mmio_flip_lock;
2168
2169         bool display_irqs_enabled;
2170
2171         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2172         struct pm_qos_request pm_qos;
2173
2174         /* Sideband mailbox protection */
2175         struct mutex sb_lock;
2176
2177         /** Cached value of IMR to avoid reads in updating the bitfield */
2178         union {
2179                 u32 irq_mask;
2180                 u32 de_irq_mask[I915_MAX_PIPES];
2181         };
2182         u32 gt_irq_mask;
2183         u32 pm_imr;
2184         u32 pm_ier;
2185         u32 pm_rps_events;
2186         u32 pm_guc_events;
2187         u32 pipestat_irq_mask[I915_MAX_PIPES];
2188
2189         struct i915_hotplug hotplug;
2190         struct intel_fbc fbc;
2191         struct i915_drrs drrs;
2192         struct intel_opregion opregion;
2193         struct intel_vbt_data vbt;
2194
2195         bool preserve_bios_swizzle;
2196
2197         /* overlay */
2198         struct intel_overlay *overlay;
2199
2200         /* backlight registers and fields in struct intel_panel */
2201         struct mutex backlight_lock;
2202
2203         /* LVDS info */
2204         bool no_aux_handshake;
2205
2206         /* protects panel power sequencer state */
2207         struct mutex pps_mutex;
2208
2209         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2210         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2211
2212         unsigned int fsb_freq, mem_freq, is_ddr3;
2213         unsigned int skl_preferred_vco_freq;
2214         unsigned int max_cdclk_freq;
2215
2216         unsigned int max_dotclk_freq;
2217         unsigned int rawclk_freq;
2218         unsigned int hpll_freq;
2219         unsigned int czclk_freq;
2220
2221         struct {
2222                 /*
2223                  * The current logical cdclk state.
2224                  * See intel_atomic_state.cdclk.logical
2225                  *
2226                  * For reading holding any crtc lock is sufficient,
2227                  * for writing must hold all of them.
2228                  */
2229                 struct intel_cdclk_state logical;
2230                 /*
2231                  * The current actual cdclk state.
2232                  * See intel_atomic_state.cdclk.actual
2233                  */
2234                 struct intel_cdclk_state actual;
2235                 /* The current hardware cdclk state */
2236                 struct intel_cdclk_state hw;
2237         } cdclk;
2238
2239         /**
2240          * wq - Driver workqueue for GEM.
2241          *
2242          * NOTE: Work items scheduled here are not allowed to grab any modeset
2243          * locks, for otherwise the flushing done in the pageflip code will
2244          * result in deadlocks.
2245          */
2246         struct workqueue_struct *wq;
2247
2248         /* Display functions */
2249         struct drm_i915_display_funcs display;
2250
2251         /* PCH chipset type */
2252         enum intel_pch pch_type;
2253         unsigned short pch_id;
2254
2255         unsigned long quirks;
2256
2257         enum modeset_restore modeset_restore;
2258         struct mutex modeset_restore_lock;
2259         struct drm_atomic_state *modeset_restore_state;
2260         struct drm_modeset_acquire_ctx reset_ctx;
2261
2262         struct list_head vm_list; /* Global list of all address spaces */
2263         struct i915_ggtt ggtt; /* VM representing the global address space */
2264
2265         struct i915_gem_mm mm;
2266         DECLARE_HASHTABLE(mm_structs, 7);
2267         struct mutex mm_lock;
2268
2269         /* The hw wants to have a stable context identifier for the lifetime
2270          * of the context (for OA, PASID, faults, etc). This is limited
2271          * in execlists to 21 bits.
2272          */
2273         struct ida context_hw_ida;
2274 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2275
2276         /* Kernel Modesetting */
2277
2278         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2279         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2280         wait_queue_head_t pending_flip_queue;
2281
2282 #ifdef CONFIG_DEBUG_FS
2283         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2284 #endif
2285
2286         /* dpll and cdclk state is protected by connection_mutex */
2287         int num_shared_dpll;
2288         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2289         const struct intel_dpll_mgr *dpll_mgr;
2290
2291         /*
2292          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2293          * Must be global rather than per dpll, because on some platforms
2294          * plls share registers.
2295          */
2296         struct mutex dpll_lock;
2297
2298         unsigned int active_crtcs;
2299         unsigned int min_pixclk[I915_MAX_PIPES];
2300
2301         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2302
2303         struct i915_workarounds workarounds;
2304
2305         struct i915_frontbuffer_tracking fb_tracking;
2306
2307         struct intel_atomic_helper {
2308                 struct llist_head free_list;
2309                 struct work_struct free_work;
2310         } atomic_helper;
2311
2312         u16 orig_clock;
2313
2314         bool mchbar_need_disable;
2315
2316         struct intel_l3_parity l3_parity;
2317
2318         /* Cannot be determined by PCIID. You must always read a register. */
2319         u32 edram_cap;
2320
2321         /* gen6+ rps state */
2322         struct intel_gen6_power_mgmt rps;
2323
2324         /* ilk-only ips/rps state. Everything in here is protected by the global
2325          * mchdev_lock in intel_pm.c */
2326         struct intel_ilk_power_mgmt ips;
2327
2328         struct i915_power_domains power_domains;
2329
2330         struct i915_psr psr;
2331
2332         struct i915_gpu_error gpu_error;
2333
2334         struct drm_i915_gem_object *vlv_pctx;
2335
2336 #ifdef CONFIG_DRM_FBDEV_EMULATION
2337         /* list of fbdev register on this device */
2338         struct intel_fbdev *fbdev;
2339         struct work_struct fbdev_suspend_work;
2340 #endif
2341
2342         struct drm_property *broadcast_rgb_property;
2343         struct drm_property *force_audio_property;
2344
2345         /* hda/i915 audio component */
2346         struct i915_audio_component *audio_component;
2347         bool audio_component_registered;
2348         /**
2349          * av_mutex - mutex for audio/video sync
2350          *
2351          */
2352         struct mutex av_mutex;
2353
2354         uint32_t hw_context_size;
2355         struct list_head context_list;
2356
2357         u32 fdi_rx_config;
2358
2359         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2360         u32 chv_phy_control;
2361         /*
2362          * Shadows for CHV DPLL_MD regs to keep the state
2363          * checker somewhat working in the presence hardware
2364          * crappiness (can't read out DPLL_MD for pipes B & C).
2365          */
2366         u32 chv_dpll_md[I915_MAX_PIPES];
2367         u32 bxt_phy_grc;
2368
2369         u32 suspend_count;
2370         bool suspended_to_idle;
2371         struct i915_suspend_saved_registers regfile;
2372         struct vlv_s0ix_state vlv_s0ix_state;
2373
2374         enum {
2375                 I915_SAGV_UNKNOWN = 0,
2376                 I915_SAGV_DISABLED,
2377                 I915_SAGV_ENABLED,
2378                 I915_SAGV_NOT_CONTROLLED
2379         } sagv_status;
2380
2381         struct {
2382                 /* protects DSPARB registers on pre-g4x/vlv/chv */
2383                 spinlock_t dsparb_lock;
2384
2385                 /*
2386                  * Raw watermark latency values:
2387                  * in 0.1us units for WM0,
2388                  * in 0.5us units for WM1+.
2389                  */
2390                 /* primary */
2391                 uint16_t pri_latency[5];
2392                 /* sprite */
2393                 uint16_t spr_latency[5];
2394                 /* cursor */
2395                 uint16_t cur_latency[5];
2396                 /*
2397                  * Raw watermark memory latency values
2398                  * for SKL for all 8 levels
2399                  * in 1us units.
2400                  */
2401                 uint16_t skl_latency[8];
2402
2403                 /* current hardware state */
2404                 union {
2405                         struct ilk_wm_values hw;
2406                         struct skl_wm_values skl_hw;
2407                         struct vlv_wm_values vlv;
2408                 };
2409
2410                 uint8_t max_level;
2411
2412                 /*
2413                  * Should be held around atomic WM register writing; also
2414                  * protects * intel_crtc->wm.active and
2415                  * cstate->wm.need_postvbl_update.
2416                  */
2417                 struct mutex wm_mutex;
2418
2419                 /*
2420                  * Set during HW readout of watermarks/DDB.  Some platforms
2421                  * need to know when we're still using BIOS-provided values
2422                  * (which we don't fully trust).
2423                  */
2424                 bool distrust_bios_wm;
2425         } wm;
2426
2427         struct i915_runtime_pm pm;
2428
2429         struct {
2430                 bool initialized;
2431
2432                 struct kobject *metrics_kobj;
2433                 struct ctl_table_header *sysctl_header;
2434
2435                 struct mutex lock;
2436                 struct list_head streams;
2437
2438                 spinlock_t hook_lock;
2439
2440                 struct {
2441                         struct i915_perf_stream *exclusive_stream;
2442
2443                         u32 specific_ctx_id;
2444
2445                         struct hrtimer poll_check_timer;
2446                         wait_queue_head_t poll_wq;
2447                         bool pollin;
2448
2449                         bool periodic;
2450                         int period_exponent;
2451                         int timestamp_frequency;
2452
2453                         int tail_margin;
2454
2455                         int metrics_set;
2456
2457                         const struct i915_oa_reg *mux_regs;
2458                         int mux_regs_len;
2459                         const struct i915_oa_reg *b_counter_regs;
2460                         int b_counter_regs_len;
2461
2462                         struct {
2463                                 struct i915_vma *vma;
2464                                 u8 *vaddr;
2465                                 int format;
2466                                 int format_size;
2467                         } oa_buffer;
2468
2469                         u32 gen7_latched_oastatus1;
2470
2471                         struct i915_oa_ops ops;
2472                         const struct i915_oa_format *oa_formats;
2473                         int n_builtin_sets;
2474                 } oa;
2475         } perf;
2476
2477         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2478         struct {
2479                 void (*resume)(struct drm_i915_private *);
2480                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2481
2482                 struct list_head timelines;
2483                 struct i915_gem_timeline global_timeline;
2484                 u32 active_requests;
2485
2486                 /**
2487                  * Is the GPU currently considered idle, or busy executing
2488                  * userspace requests? Whilst idle, we allow runtime power
2489                  * management to power down the hardware and display clocks.
2490                  * In order to reduce the effect on performance, there
2491                  * is a slight delay before we do so.
2492                  */
2493                 bool awake;
2494
2495                 /**
2496                  * We leave the user IRQ off as much as possible,
2497                  * but this means that requests will finish and never
2498                  * be retired once the system goes idle. Set a timer to
2499                  * fire periodically while the ring is running. When it
2500                  * fires, go retire requests.
2501                  */
2502                 struct delayed_work retire_work;
2503
2504                 /**
2505                  * When we detect an idle GPU, we want to turn on
2506                  * powersaving features. So once we see that there
2507                  * are no more requests outstanding and no more
2508                  * arrive within a small period of time, we fire
2509                  * off the idle_work.
2510                  */
2511                 struct delayed_work idle_work;
2512
2513                 ktime_t last_init_time;
2514         } gt;
2515
2516         /* perform PHY state sanity checks? */
2517         bool chv_phy_assert[2];
2518
2519         bool ipc_enabled;
2520
2521         /* Used to save the pipe-to-encoder mapping for audio */
2522         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2523
2524         /* necessary resource sharing with HDMI LPE audio driver. */
2525         struct {
2526                 struct platform_device *platdev;
2527                 int     irq;
2528         } lpe_audio;
2529
2530         /*
2531          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2532          * will be rejected. Instead look for a better place.
2533          */
2534 };
2535
2536 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2537 {
2538         return container_of(dev, struct drm_i915_private, drm);
2539 }
2540
2541 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2542 {
2543         return to_i915(dev_get_drvdata(kdev));
2544 }
2545
2546 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2547 {
2548         return container_of(guc, struct drm_i915_private, guc);
2549 }
2550
2551 /* Simple iterator over all initialised engines */
2552 #define for_each_engine(engine__, dev_priv__, id__) \
2553         for ((id__) = 0; \
2554              (id__) < I915_NUM_ENGINES; \
2555              (id__)++) \
2556                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2557
2558 #define __mask_next_bit(mask) ({                                        \
2559         int __idx = ffs(mask) - 1;                                      \
2560         mask &= ~BIT(__idx);                                            \
2561         __idx;                                                          \
2562 })
2563
2564 /* Iterator over subset of engines selected by mask */
2565 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2566         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2567              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2568
2569 enum hdmi_force_audio {
2570         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2571         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2572         HDMI_AUDIO_AUTO,                /* trust EDID */
2573         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2574 };
2575
2576 #define I915_GTT_OFFSET_NONE ((u32)-1)
2577
2578 /*
2579  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2580  * considered to be the frontbuffer for the given plane interface-wise. This
2581  * doesn't mean that the hw necessarily already scans it out, but that any
2582  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2583  *
2584  * We have one bit per pipe and per scanout plane type.
2585  */
2586 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2587 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2588 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2589         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2590 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2591         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2592 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2593         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2594 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2595         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2596 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2597         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2598
2599 /*
2600  * Optimised SGL iterator for GEM objects
2601  */
2602 static __always_inline struct sgt_iter {
2603         struct scatterlist *sgp;
2604         union {
2605                 unsigned long pfn;
2606                 dma_addr_t dma;
2607         };
2608         unsigned int curr;
2609         unsigned int max;
2610 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2611         struct sgt_iter s = { .sgp = sgl };
2612
2613         if (s.sgp) {
2614                 s.max = s.curr = s.sgp->offset;
2615                 s.max += s.sgp->length;
2616                 if (dma)
2617                         s.dma = sg_dma_address(s.sgp);
2618                 else
2619                         s.pfn = page_to_pfn(sg_page(s.sgp));
2620         }
2621
2622         return s;
2623 }
2624
2625 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2626 {
2627         ++sg;
2628         if (unlikely(sg_is_chain(sg)))
2629                 sg = sg_chain_ptr(sg);
2630         return sg;
2631 }
2632
2633 /**
2634  * __sg_next - return the next scatterlist entry in a list
2635  * @sg:         The current sg entry
2636  *
2637  * Description:
2638  *   If the entry is the last, return NULL; otherwise, step to the next
2639  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2640  *   otherwise just return the pointer to the current element.
2641  **/
2642 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2643 {
2644 #ifdef CONFIG_DEBUG_SG
2645         BUG_ON(sg->sg_magic != SG_MAGIC);
2646 #endif
2647         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2648 }
2649
2650 /**
2651  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2652  * @__dmap:     DMA address (output)
2653  * @__iter:     'struct sgt_iter' (iterator state, internal)
2654  * @__sgt:      sg_table to iterate over (input)
2655  */
2656 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2657         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2658              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2659              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2660              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2661
2662 /**
2663  * for_each_sgt_page - iterate over the pages of the given sg_table
2664  * @__pp:       page pointer (output)
2665  * @__iter:     'struct sgt_iter' (iterator state, internal)
2666  * @__sgt:      sg_table to iterate over (input)
2667  */
2668 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2669         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2670              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2671               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2672              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2673              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2674
2675 static inline const struct intel_device_info *
2676 intel_info(const struct drm_i915_private *dev_priv)
2677 {
2678         return &dev_priv->info;
2679 }
2680
2681 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2682
2683 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2684 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2685
2686 #define REVID_FOREVER           0xff
2687 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2688
2689 #define GEN_FOREVER (0)
2690 /*
2691  * Returns true if Gen is in inclusive range [Start, End].
2692  *
2693  * Use GEN_FOREVER for unbound start and or end.
2694  */
2695 #define IS_GEN(dev_priv, s, e) ({ \
2696         unsigned int __s = (s), __e = (e); \
2697         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2698         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2699         if ((__s) != GEN_FOREVER) \
2700                 __s = (s) - 1; \
2701         if ((__e) == GEN_FOREVER) \
2702                 __e = BITS_PER_LONG - 1; \
2703         else \
2704                 __e = (e) - 1; \
2705         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2706 })
2707
2708 /*
2709  * Return true if revision is in range [since,until] inclusive.
2710  *
2711  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2712  */
2713 #define IS_REVID(p, since, until) \
2714         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2715
2716 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2717 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2718 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2719 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2720 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2721 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2722 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2723 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2724 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2725 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2726 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2727 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2728 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2729 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2730 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2731 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2732 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2733 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2734 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2735 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2736                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2737                                  INTEL_DEVID(dev_priv) == 0x015a)
2738 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2739 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2740 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2741 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2742 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2743 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2744 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2745 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2746 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2747 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2748                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2749 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2750                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2751                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2752                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2753 /* ULX machines are also considered ULT. */
2754 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2755                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2756 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2757                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2758 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2759                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2760 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2761                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2762 /* ULX machines are also considered ULT. */
2763 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2764                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2765 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2766                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2767                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2768                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2769                                  INTEL_DEVID(dev_priv) == 0x1926)
2770 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2771                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2772                                  INTEL_DEVID(dev_priv) == 0x191E)
2773 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2774                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2775                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2776                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2777                                  INTEL_DEVID(dev_priv) == 0x5926)
2778 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2779                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2780                                  INTEL_DEVID(dev_priv) == 0x591E)
2781 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2782                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2783 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2784                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2785
2786 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2787
2788 #define SKL_REVID_A0            0x0
2789 #define SKL_REVID_B0            0x1
2790 #define SKL_REVID_C0            0x2
2791 #define SKL_REVID_D0            0x3
2792 #define SKL_REVID_E0            0x4
2793 #define SKL_REVID_F0            0x5
2794 #define SKL_REVID_G0            0x6
2795 #define SKL_REVID_H0            0x7
2796
2797 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2798
2799 #define BXT_REVID_A0            0x0
2800 #define BXT_REVID_A1            0x1
2801 #define BXT_REVID_B0            0x3
2802 #define BXT_REVID_B_LAST        0x8
2803 #define BXT_REVID_C0            0x9
2804
2805 #define IS_BXT_REVID(dev_priv, since, until) \
2806         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2807
2808 #define KBL_REVID_A0            0x0
2809 #define KBL_REVID_B0            0x1
2810 #define KBL_REVID_C0            0x2
2811 #define KBL_REVID_D0            0x3
2812 #define KBL_REVID_E0            0x4
2813
2814 #define IS_KBL_REVID(dev_priv, since, until) \
2815         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2816
2817 #define GLK_REVID_A0            0x0
2818 #define GLK_REVID_A1            0x1
2819
2820 #define IS_GLK_REVID(dev_priv, since, until) \
2821         (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2822
2823 /*
2824  * The genX designation typically refers to the render engine, so render
2825  * capability related checks should use IS_GEN, while display and other checks
2826  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2827  * chips, etc.).
2828  */
2829 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2830 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2831 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2832 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2833 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2834 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2835 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2836 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2837
2838 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2839 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2840 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2841
2842 #define ENGINE_MASK(id) BIT(id)
2843 #define RENDER_RING     ENGINE_MASK(RCS)
2844 #define BSD_RING        ENGINE_MASK(VCS)
2845 #define BLT_RING        ENGINE_MASK(BCS)
2846 #define VEBOX_RING      ENGINE_MASK(VECS)
2847 #define BSD2_RING       ENGINE_MASK(VCS2)
2848 #define ALL_ENGINES     (~0)
2849
2850 #define HAS_ENGINE(dev_priv, id) \
2851         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2852
2853 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2854 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2855 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2856 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2857
2858 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2859 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2860 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2861 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2862                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2863
2864 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2865
2866 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2867 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2868                 ((dev_priv)->info.has_logical_ring_contexts)
2869 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2870 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2871 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2872
2873 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2874 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2875                 ((dev_priv)->info.overlay_needs_physical)
2876
2877 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2878 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2879
2880 /* WaRsDisableCoarsePowerGating:skl,bxt */
2881 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2882         (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2883
2884 /*
2885  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2886  * even when in MSI mode. This results in spurious interrupt warnings if the
2887  * legacy irq no. is shared with another device. The kernel then disables that
2888  * interrupt source and so prevents the other device from working properly.
2889  */
2890 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2891 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2892
2893 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2894  * rows, which changed the alignment requirements and fence programming.
2895  */
2896 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2897                                          !(IS_I915G(dev_priv) || \
2898                                          IS_I915GM(dev_priv)))
2899 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2900 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2901
2902 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2903 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2904 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2905
2906 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2907
2908 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2909
2910 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2911 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2912 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2913 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2914 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2915
2916 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2917
2918 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2919 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2920
2921 /*
2922  * For now, anything with a GuC requires uCode loading, and then supports
2923  * command submission once loaded. But these are logically independent
2924  * properties, so we have separate macros to test them.
2925  */
2926 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2927 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2928 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2929 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2930
2931 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2932
2933 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2934
2935 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2936 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2937 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2938 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2939 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2940 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2941 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2942 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2943 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2944 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2945 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2946 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2947
2948 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2949 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2950 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2951 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2952 #define HAS_PCH_LPT_LP(dev_priv) \
2953         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2954 #define HAS_PCH_LPT_H(dev_priv) \
2955         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2956 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2957 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2958 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2959 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2960
2961 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2962
2963 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2964
2965 /* DPF == dynamic parity feature */
2966 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2967 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2968                                  2 : HAS_L3_DPF(dev_priv))
2969
2970 #define GT_FREQUENCY_MULTIPLIER 50
2971 #define GEN9_FREQ_SCALER 3
2972
2973 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2974
2975 #include "i915_trace.h"
2976
2977 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2978 {
2979 #ifdef CONFIG_INTEL_IOMMU
2980         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2981                 return true;
2982 #endif
2983         return false;
2984 }
2985
2986 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2987                                 int enable_ppgtt);
2988
2989 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2990
2991 /* i915_drv.c */
2992 void __printf(3, 4)
2993 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2994               const char *fmt, ...);
2995
2996 #define i915_report_error(dev_priv, fmt, ...)                              \
2997         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2998
2999 #ifdef CONFIG_COMPAT
3000 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3001                               unsigned long arg);
3002 #else
3003 #define i915_compat_ioctl NULL
3004 #endif
3005 extern const struct dev_pm_ops i915_pm_ops;
3006
3007 extern int i915_driver_load(struct pci_dev *pdev,
3008                             const struct pci_device_id *ent);
3009 extern void i915_driver_unload(struct drm_device *dev);
3010 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3011 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
3012 extern void i915_reset(struct drm_i915_private *dev_priv);
3013 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
3014 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3015 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
3016 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3017 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3018 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3019 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
3020 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
3021
3022 int intel_engines_init_early(struct drm_i915_private *dev_priv);
3023 int intel_engines_init(struct drm_i915_private *dev_priv);
3024
3025 /* intel_hotplug.c */
3026 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3027                            u32 pin_mask, u32 long_mask);
3028 void intel_hpd_init(struct drm_i915_private *dev_priv);
3029 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3030 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
3031 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
3032 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3033 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3034
3035 /* i915_irq.c */
3036 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3037 {
3038         unsigned long delay;
3039
3040         if (unlikely(!i915.enable_hangcheck))
3041                 return;
3042
3043         /* Don't continually defer the hangcheck so that it is always run at
3044          * least once after work has been scheduled on any ring. Otherwise,
3045          * we will ignore a hung ring if a second ring is kept busy.
3046          */
3047
3048         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3049         queue_delayed_work(system_long_wq,
3050                            &dev_priv->gpu_error.hangcheck_work, delay);
3051 }
3052
3053 __printf(3, 4)
3054 void i915_handle_error(struct drm_i915_private *dev_priv,
3055                        u32 engine_mask,
3056                        const char *fmt, ...);
3057
3058 extern void intel_irq_init(struct drm_i915_private *dev_priv);
3059 int intel_irq_install(struct drm_i915_private *dev_priv);
3060 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3061
3062 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3063 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
3064                                         bool restore_forcewake);
3065 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
3066 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
3067 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
3068 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3069 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3070                                          bool restore);
3071 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
3072 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
3073                                 enum forcewake_domains domains);
3074 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
3075                                 enum forcewake_domains domains);
3076 /* Like above but the caller must manage the uncore.lock itself.
3077  * Must be used with I915_READ_FW and friends.
3078  */
3079 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3080                                         enum forcewake_domains domains);
3081 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3082                                         enum forcewake_domains domains);
3083 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3084
3085 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3086
3087 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3088                             i915_reg_t reg,
3089                             const u32 mask,
3090                             const u32 value,
3091                             const unsigned long timeout_ms);
3092 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3093                                i915_reg_t reg,
3094                                const u32 mask,
3095                                const u32 value,
3096                                const unsigned long timeout_ms);
3097
3098 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3099 {
3100         return dev_priv->gvt;
3101 }
3102
3103 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3104 {
3105         return dev_priv->vgpu.active;
3106 }
3107
3108 void
3109 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3110                      u32 status_mask);
3111
3112 void
3113 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3114                       u32 status_mask);
3115
3116 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3117 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3118 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3119                                    uint32_t mask,
3120                                    uint32_t bits);
3121 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3122                             uint32_t interrupt_mask,
3123                             uint32_t enabled_irq_mask);
3124 static inline void
3125 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3126 {
3127         ilk_update_display_irq(dev_priv, bits, bits);
3128 }
3129 static inline void
3130 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3131 {
3132         ilk_update_display_irq(dev_priv, bits, 0);
3133 }
3134 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3135                          enum pipe pipe,
3136                          uint32_t interrupt_mask,
3137                          uint32_t enabled_irq_mask);
3138 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3139                                        enum pipe pipe, uint32_t bits)
3140 {
3141         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3142 }
3143 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3144                                         enum pipe pipe, uint32_t bits)
3145 {
3146         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3147 }
3148 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3149                                   uint32_t interrupt_mask,
3150                                   uint32_t enabled_irq_mask);
3151 static inline void
3152 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3153 {
3154         ibx_display_interrupt_update(dev_priv, bits, bits);
3155 }
3156 static inline void
3157 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3158 {
3159         ibx_display_interrupt_update(dev_priv, bits, 0);
3160 }
3161
3162 /* i915_gem.c */
3163 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3164                           struct drm_file *file_priv);
3165 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3166                          struct drm_file *file_priv);
3167 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3168                           struct drm_file *file_priv);
3169 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3170                         struct drm_file *file_priv);
3171 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3172                         struct drm_file *file_priv);
3173 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3174                               struct drm_file *file_priv);
3175 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3176                              struct drm_file *file_priv);
3177 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3178                         struct drm_file *file_priv);
3179 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3180                          struct drm_file *file_priv);
3181 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3182                         struct drm_file *file_priv);
3183 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3184                                struct drm_file *file);
3185 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3186                                struct drm_file *file);
3187 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3188                             struct drm_file *file_priv);
3189 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3190                            struct drm_file *file_priv);
3191 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3192                               struct drm_file *file_priv);
3193 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3194                               struct drm_file *file_priv);
3195 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3196 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3197                            struct drm_file *file);
3198 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3199                                 struct drm_file *file_priv);
3200 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3201                         struct drm_file *file_priv);
3202 void i915_gem_sanitize(struct drm_i915_private *i915);
3203 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3204 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3205 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3206 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3207 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3208
3209 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3210 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3211 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3212                          const struct drm_i915_gem_object_ops *ops);
3213 struct drm_i915_gem_object *
3214 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3215 struct drm_i915_gem_object *
3216 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3217                                  const void *data, size_t size);
3218 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3219 void i915_gem_free_object(struct drm_gem_object *obj);
3220
3221 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3222 {
3223         /* A single pass should suffice to release all the freed objects (along
3224          * most call paths) , but be a little more paranoid in that freeing
3225          * the objects does take a little amount of time, during which the rcu
3226          * callbacks could have added new objects into the freed list, and
3227          * armed the work again.
3228          */
3229         do {
3230                 rcu_barrier();
3231         } while (flush_work(&i915->mm.free_work));
3232 }
3233
3234 struct i915_vma * __must_check
3235 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3236                          const struct i915_ggtt_view *view,
3237                          u64 size,
3238                          u64 alignment,
3239                          u64 flags);
3240
3241 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3242 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3243
3244 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3245
3246 static inline int __sg_page_count(const struct scatterlist *sg)
3247 {
3248         return sg->length >> PAGE_SHIFT;
3249 }
3250
3251 struct scatterlist *
3252 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3253                        unsigned int n, unsigned int *offset);
3254
3255 struct page *
3256 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3257                          unsigned int n);
3258
3259 struct page *
3260 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3261                                unsigned int n);
3262
3263 dma_addr_t
3264 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3265                                 unsigned long n);
3266
3267 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3268                                  struct sg_table *pages);
3269 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3270
3271 static inline int __must_check
3272 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3273 {
3274         might_lock(&obj->mm.lock);
3275
3276         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3277                 return 0;
3278
3279         return __i915_gem_object_get_pages(obj);
3280 }
3281
3282 static inline void
3283 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3284 {
3285         GEM_BUG_ON(!obj->mm.pages);
3286
3287         atomic_inc(&obj->mm.pages_pin_count);
3288 }
3289
3290 static inline bool
3291 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3292 {
3293         return atomic_read(&obj->mm.pages_pin_count);
3294 }
3295
3296 static inline void
3297 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3298 {
3299         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3300         GEM_BUG_ON(!obj->mm.pages);
3301
3302         atomic_dec(&obj->mm.pages_pin_count);
3303 }
3304
3305 static inline void
3306 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3307 {
3308         __i915_gem_object_unpin_pages(obj);
3309 }
3310
3311 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3312         I915_MM_NORMAL = 0,
3313         I915_MM_SHRINKER
3314 };
3315
3316 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3317                                  enum i915_mm_subclass subclass);
3318 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3319
3320 enum i915_map_type {
3321         I915_MAP_WB = 0,
3322         I915_MAP_WC,
3323 };
3324
3325 /**
3326  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3327  * @obj: the object to map into kernel address space
3328  * @type: the type of mapping, used to select pgprot_t
3329  *
3330  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3331  * pages and then returns a contiguous mapping of the backing storage into
3332  * the kernel address space. Based on the @type of mapping, the PTE will be
3333  * set to either WriteBack or WriteCombine (via pgprot_t).
3334  *
3335  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3336  * mapping is no longer required.
3337  *
3338  * Returns the pointer through which to access the mapped object, or an
3339  * ERR_PTR() on error.
3340  */
3341 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3342                                            enum i915_map_type type);
3343
3344 /**
3345  * i915_gem_object_unpin_map - releases an earlier mapping
3346  * @obj: the object to unmap
3347  *
3348  * After pinning the object and mapping its pages, once you are finished
3349  * with your access, call i915_gem_object_unpin_map() to release the pin
3350  * upon the mapping. Once the pin count reaches zero, that mapping may be
3351  * removed.
3352  */
3353 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3354 {
3355         i915_gem_object_unpin_pages(obj);
3356 }
3357
3358 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3359                                     unsigned int *needs_clflush);
3360 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3361                                      unsigned int *needs_clflush);
3362 #define CLFLUSH_BEFORE 0x1
3363 #define CLFLUSH_AFTER 0x2
3364 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3365
3366 static inline void
3367 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3368 {
3369         i915_gem_object_unpin_pages(obj);
3370 }
3371
3372 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3373 void i915_vma_move_to_active(struct i915_vma *vma,
3374                              struct drm_i915_gem_request *req,
3375                              unsigned int flags);
3376 int i915_gem_dumb_create(struct drm_file *file_priv,
3377                          struct drm_device *dev,
3378                          struct drm_mode_create_dumb *args);
3379 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3380                       uint32_t handle, uint64_t *offset);
3381 int i915_gem_mmap_gtt_version(void);
3382
3383 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3384                        struct drm_i915_gem_object *new,
3385                        unsigned frontbuffer_bits);
3386
3387 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3388
3389 struct drm_i915_gem_request *
3390 i915_gem_find_active_request(struct intel_engine_cs *engine);
3391
3392 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3393
3394 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3395 {
3396         return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3397 }
3398
3399 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3400 {
3401         return unlikely(test_bit(I915_WEDGED, &error->flags));
3402 }
3403
3404 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3405 {
3406         return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3407 }
3408
3409 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3410 {
3411         return READ_ONCE(error->reset_count);
3412 }
3413
3414 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3415 void i915_gem_reset(struct drm_i915_private *dev_priv);
3416 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3417 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3418
3419 void i915_gem_init_mmio(struct drm_i915_private *i915);
3420 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3421 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3422 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3423 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3424 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3425                            unsigned int flags);
3426 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3427 void i915_gem_resume(struct drm_i915_private *dev_priv);
3428 int i915_gem_fault(struct vm_fault *vmf);
3429 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3430                          unsigned int flags,
3431                          long timeout,
3432                          struct intel_rps_client *rps);
3433 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3434                                   unsigned int flags,
3435                                   int priority);
3436 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3437
3438 int __must_check
3439 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3440                                   bool write);
3441 int __must_check
3442 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3443 struct i915_vma * __must_check
3444 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3445                                      u32 alignment,
3446                                      const struct i915_ggtt_view *view);
3447 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3448 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3449                                 int align);
3450 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3451 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3452
3453 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3454                                     enum i915_cache_level cache_level);
3455
3456 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3457                                 struct dma_buf *dma_buf);
3458
3459 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3460                                 struct drm_gem_object *gem_obj, int flags);
3461
3462 static inline struct i915_hw_ppgtt *
3463 i915_vm_to_ppgtt(struct i915_address_space *vm)
3464 {
3465         return container_of(vm, struct i915_hw_ppgtt, base);
3466 }
3467
3468 /* i915_gem_fence_reg.c */
3469 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3470 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3471
3472 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3473 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3474
3475 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3476 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3477                                        struct sg_table *pages);
3478 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3479                                          struct sg_table *pages);
3480
3481 static inline struct i915_gem_context *
3482 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3483 {
3484         struct i915_gem_context *ctx;
3485
3486         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3487
3488         ctx = idr_find(&file_priv->context_idr, id);
3489         if (!ctx)
3490                 return ERR_PTR(-ENOENT);
3491
3492         return ctx;
3493 }
3494
3495 static inline struct i915_gem_context *
3496 i915_gem_context_get(struct i915_gem_context *ctx)
3497 {
3498         kref_get(&ctx->ref);
3499         return ctx;
3500 }
3501
3502 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3503 {
3504         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3505         kref_put(&ctx->ref, i915_gem_context_free);
3506 }
3507
3508 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3509 {
3510         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3511
3512         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3513                 mutex_unlock(lock);
3514 }
3515
3516 static inline struct intel_timeline *
3517 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3518                                  struct intel_engine_cs *engine)
3519 {
3520         struct i915_address_space *vm;
3521
3522         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3523         return &vm->timeline.engine[engine->id];
3524 }
3525
3526 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3527                          struct drm_file *file);
3528
3529 /* i915_gem_evict.c */
3530 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3531                                           u64 min_size, u64 alignment,
3532                                           unsigned cache_level,
3533                                           u64 start, u64 end,
3534                                           unsigned flags);
3535 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3536                                          struct drm_mm_node *node,
3537                                          unsigned int flags);
3538 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3539
3540 /* belongs in i915_gem_gtt.h */
3541 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3542 {
3543         wmb();
3544         if (INTEL_GEN(dev_priv) < 6)
3545                 intel_gtt_chipset_flush();
3546 }
3547
3548 /* i915_gem_stolen.c */
3549 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3550                                 struct drm_mm_node *node, u64 size,
3551                                 unsigned alignment);
3552 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3553                                          struct drm_mm_node *node, u64 size,
3554                                          unsigned alignment, u64 start,
3555                                          u64 end);
3556 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3557                                  struct drm_mm_node *node);
3558 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3559 void i915_gem_cleanup_stolen(struct drm_device *dev);
3560 struct drm_i915_gem_object *
3561 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3562 struct drm_i915_gem_object *
3563 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3564                                                u32 stolen_offset,
3565                                                u32 gtt_offset,
3566                                                u32 size);
3567
3568 /* i915_gem_internal.c */
3569 struct drm_i915_gem_object *
3570 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3571                                 phys_addr_t size);
3572
3573 /* i915_gem_shrinker.c */
3574 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3575                               unsigned long target,
3576                               unsigned flags);
3577 #define I915_SHRINK_PURGEABLE 0x1
3578 #define I915_SHRINK_UNBOUND 0x2
3579 #define I915_SHRINK_BOUND 0x4
3580 #define I915_SHRINK_ACTIVE 0x8
3581 #define I915_SHRINK_VMAPS 0x10
3582 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3583 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3584 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3585
3586
3587 /* i915_gem_tiling.c */
3588 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3589 {
3590         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3591
3592         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3593                 i915_gem_object_is_tiled(obj);
3594 }
3595
3596 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3597                         unsigned int tiling, unsigned int stride);
3598 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3599                              unsigned int tiling, unsigned int stride);
3600
3601 /* i915_debugfs.c */
3602 #ifdef CONFIG_DEBUG_FS
3603 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3604 int i915_debugfs_connector_add(struct drm_connector *connector);
3605 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3606 #else
3607 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3608 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3609 { return 0; }
3610 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3611 #endif
3612
3613 /* i915_gpu_error.c */
3614 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3615
3616 __printf(2, 3)
3617 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3618 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3619                             const struct i915_gpu_state *gpu);
3620 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3621                               struct drm_i915_private *i915,
3622                               size_t count, loff_t pos);
3623 static inline void i915_error_state_buf_release(
3624         struct drm_i915_error_state_buf *eb)
3625 {
3626         kfree(eb->buf);
3627 }
3628
3629 struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
3630 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3631                               u32 engine_mask,
3632                               const char *error_msg);
3633
3634 static inline struct i915_gpu_state *
3635 i915_gpu_state_get(struct i915_gpu_state *gpu)
3636 {
3637         kref_get(&gpu->ref);
3638         return gpu;
3639 }
3640
3641 void __i915_gpu_state_free(struct kref *kref);
3642 static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3643 {
3644         if (gpu)
3645                 kref_put(&gpu->ref, __i915_gpu_state_free);
3646 }
3647
3648 struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3649 void i915_reset_error_state(struct drm_i915_private *i915);
3650
3651 #else
3652
3653 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3654                                             u32 engine_mask,
3655                                             const char *error_msg)
3656 {
3657 }
3658
3659 static inline struct i915_gpu_state *
3660 i915_first_error_state(struct drm_i915_private *i915)
3661 {
3662         return NULL;
3663 }
3664
3665 static inline void i915_reset_error_state(struct drm_i915_private *i915)
3666 {
3667 }
3668
3669 #endif
3670
3671 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3672
3673 /* i915_cmd_parser.c */
3674 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3675 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3676 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3677 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3678                             struct drm_i915_gem_object *batch_obj,
3679                             struct drm_i915_gem_object *shadow_batch_obj,
3680                             u32 batch_start_offset,
3681                             u32 batch_len,
3682                             bool is_master);
3683
3684 /* i915_perf.c */
3685 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3686 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3687 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3688 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3689
3690 /* i915_suspend.c */
3691 extern int i915_save_state(struct drm_i915_private *dev_priv);
3692 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3693
3694 /* i915_sysfs.c */
3695 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3696 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3697
3698 /* intel_lpe_audio.c */
3699 int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3700 void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3701 void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3702 void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3703                             void *eld, int port, int pipe, int tmds_clk_speed,
3704                             bool dp_output, int link_rate);
3705
3706 /* intel_i2c.c */
3707 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3708 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3709 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3710                                      unsigned int pin);
3711
3712 extern struct i2c_adapter *
3713 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3714 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3715 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3716 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3717 {
3718         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3719 }
3720 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3721
3722 /* intel_bios.c */
3723 int intel_bios_init(struct drm_i915_private *dev_priv);
3724 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3725 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3726 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3727 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3728 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3729 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3730 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3731 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3732                                      enum port port);
3733 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3734                                 enum port port);
3735
3736
3737 /* intel_opregion.c */
3738 #ifdef CONFIG_ACPI
3739 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3740 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3741 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3742 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3743 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3744                                          bool enable);
3745 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3746                                          pci_power_t state);
3747 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3748 #else
3749 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3750 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3751 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3752 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3753 {
3754 }
3755 static inline int
3756 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3757 {
3758         return 0;
3759 }
3760 static inline int
3761 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3762 {
3763         return 0;
3764 }
3765 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3766 {
3767         return -ENODEV;
3768 }
3769 #endif
3770
3771 /* intel_acpi.c */
3772 #ifdef CONFIG_ACPI
3773 extern void intel_register_dsm_handler(void);
3774 extern void intel_unregister_dsm_handler(void);
3775 #else
3776 static inline void intel_register_dsm_handler(void) { return; }
3777 static inline void intel_unregister_dsm_handler(void) { return; }
3778 #endif /* CONFIG_ACPI */
3779
3780 /* intel_device_info.c */
3781 static inline struct intel_device_info *
3782 mkwrite_device_info(struct drm_i915_private *dev_priv)
3783 {
3784         return (struct intel_device_info *)&dev_priv->info;
3785 }
3786
3787 const char *intel_platform_name(enum intel_platform platform);
3788 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3789 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3790
3791 /* modesetting */
3792 extern void intel_modeset_init_hw(struct drm_device *dev);
3793 extern int intel_modeset_init(struct drm_device *dev);
3794 extern void intel_modeset_gem_init(struct drm_device *dev);
3795 extern void intel_modeset_cleanup(struct drm_device *dev);
3796 extern int intel_connector_register(struct drm_connector *);
3797 extern void intel_connector_unregister(struct drm_connector *);
3798 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3799                                        bool state);
3800 extern void intel_display_resume(struct drm_device *dev);
3801 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3802 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3803 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3804 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3805 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3806 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3807                                   bool enable);
3808
3809 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3810                         struct drm_file *file);
3811
3812 /* overlay */
3813 extern struct intel_overlay_error_state *
3814 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3815 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3816                                             struct intel_overlay_error_state *error);
3817
3818 extern struct intel_display_error_state *
3819 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3820 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3821                                             struct intel_display_error_state *error);
3822
3823 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3824 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3825 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3826                       u32 reply_mask, u32 reply, int timeout_base_ms);
3827
3828 /* intel_sideband.c */
3829 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3830 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3831 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3832 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3833 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3834 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3835 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3836 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3837 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3838 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3839 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3840 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3841 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3842 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3843                    enum intel_sbi_destination destination);
3844 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3845                      enum intel_sbi_destination destination);
3846 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3847 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3848
3849 /* intel_dpio_phy.c */
3850 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3851                              enum dpio_phy *phy, enum dpio_channel *ch);
3852 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3853                                   enum port port, u32 margin, u32 scale,
3854                                   u32 enable, u32 deemphasis);
3855 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3856 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3857 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3858                             enum dpio_phy phy);
3859 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3860                               enum dpio_phy phy);
3861 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3862                                              uint8_t lane_count);
3863 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3864                                      uint8_t lane_lat_optim_mask);
3865 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3866
3867 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3868                               u32 deemph_reg_value, u32 margin_reg_value,
3869                               bool uniq_trans_scale);
3870 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3871                               bool reset);
3872 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3873 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3874 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3875 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3876
3877 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3878                               u32 demph_reg_value, u32 preemph_reg_value,
3879                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3880 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3881 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3882 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3883
3884 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3885 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3886
3887 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3888 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3889
3890 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3891 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3892 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3893 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3894
3895 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3896 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3897 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3898 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3899
3900 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3901  * will be implemented using 2 32-bit writes in an arbitrary order with
3902  * an arbitrary delay between them. This can cause the hardware to
3903  * act upon the intermediate value, possibly leading to corruption and
3904  * machine death. For this reason we do not support I915_WRITE64, or
3905  * dev_priv->uncore.funcs.mmio_writeq.
3906  *
3907  * When reading a 64-bit value as two 32-bit values, the delay may cause
3908  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3909  * occasionally a 64-bit register does not actualy support a full readq
3910  * and must be read using two 32-bit reads.
3911  *
3912  * You have been warned.
3913  */
3914 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3915
3916 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3917         u32 upper, lower, old_upper, loop = 0;                          \
3918         upper = I915_READ(upper_reg);                                   \
3919         do {                                                            \
3920                 old_upper = upper;                                      \
3921                 lower = I915_READ(lower_reg);                           \
3922                 upper = I915_READ(upper_reg);                           \
3923         } while (upper != old_upper && loop++ < 2);                     \
3924         (u64)upper << 32 | lower; })
3925
3926 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3927 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3928
3929 #define __raw_read(x, s) \
3930 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3931                                              i915_reg_t reg) \
3932 { \
3933         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3934 }
3935
3936 #define __raw_write(x, s) \
3937 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3938                                        i915_reg_t reg, uint##x##_t val) \
3939 { \
3940         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3941 }
3942 __raw_read(8, b)
3943 __raw_read(16, w)
3944 __raw_read(32, l)
3945 __raw_read(64, q)
3946
3947 __raw_write(8, b)
3948 __raw_write(16, w)
3949 __raw_write(32, l)
3950 __raw_write(64, q)
3951
3952 #undef __raw_read
3953 #undef __raw_write
3954
3955 /* These are untraced mmio-accessors that are only valid to be used inside
3956  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3957  * controlled.
3958  *
3959  * Think twice, and think again, before using these.
3960  *
3961  * As an example, these accessors can possibly be used between:
3962  *
3963  * spin_lock_irq(&dev_priv->uncore.lock);
3964  * intel_uncore_forcewake_get__locked();
3965  *
3966  * and
3967  *
3968  * intel_uncore_forcewake_put__locked();
3969  * spin_unlock_irq(&dev_priv->uncore.lock);
3970  *
3971  *
3972  * Note: some registers may not need forcewake held, so
3973  * intel_uncore_forcewake_{get,put} can be omitted, see
3974  * intel_uncore_forcewake_for_reg().
3975  *
3976  * Certain architectures will die if the same cacheline is concurrently accessed
3977  * by different clients (e.g. on Ivybridge). Access to registers should
3978  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3979  * a more localised lock guarding all access to that bank of registers.
3980  */
3981 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3982 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3983 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3984 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3985
3986 /* "Broadcast RGB" property */
3987 #define INTEL_BROADCAST_RGB_AUTO 0
3988 #define INTEL_BROADCAST_RGB_FULL 1
3989 #define INTEL_BROADCAST_RGB_LIMITED 2
3990
3991 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3992 {
3993         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3994                 return VLV_VGACNTRL;
3995         else if (INTEL_GEN(dev_priv) >= 5)
3996                 return CPU_VGACNTRL;
3997         else
3998                 return VGACNTRL;
3999 }
4000
4001 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4002 {
4003         unsigned long j = msecs_to_jiffies(m);
4004
4005         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4006 }
4007
4008 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4009 {
4010         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4011 }
4012
4013 static inline unsigned long
4014 timespec_to_jiffies_timeout(const struct timespec *value)
4015 {
4016         unsigned long j = timespec_to_jiffies(value);
4017
4018         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4019 }
4020
4021 /*
4022  * If you need to wait X milliseconds between events A and B, but event B
4023  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4024  * when event A happened, then just before event B you call this function and
4025  * pass the timestamp as the first argument, and X as the second argument.
4026  */
4027 static inline void
4028 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4029 {
4030         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
4031
4032         /*
4033          * Don't re-read the value of "jiffies" every time since it may change
4034          * behind our back and break the math.
4035          */
4036         tmp_jiffies = jiffies;
4037         target_jiffies = timestamp_jiffies +
4038                          msecs_to_jiffies_timeout(to_wait_ms);
4039
4040         if (time_after(target_jiffies, tmp_jiffies)) {
4041                 remaining_jiffies = target_jiffies - tmp_jiffies;
4042                 while (remaining_jiffies)
4043                         remaining_jiffies =
4044                             schedule_timeout_uninterruptible(remaining_jiffies);
4045         }
4046 }
4047
4048 static inline bool
4049 __i915_request_irq_complete(const struct drm_i915_gem_request *req)
4050 {
4051         struct intel_engine_cs *engine = req->engine;
4052         u32 seqno;
4053
4054         /* Note that the engine may have wrapped around the seqno, and
4055          * so our request->global_seqno will be ahead of the hardware,
4056          * even though it completed the request before wrapping. We catch
4057          * this by kicking all the waiters before resetting the seqno
4058          * in hardware, and also signal the fence.
4059          */
4060         if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4061                 return true;
4062
4063         /* The request was dequeued before we were awoken. We check after
4064          * inspecting the hw to confirm that this was the same request
4065          * that generated the HWS update. The memory barriers within
4066          * the request execution are sufficient to ensure that a check
4067          * after reading the value from hw matches this request.
4068          */
4069         seqno = i915_gem_request_global_seqno(req);
4070         if (!seqno)
4071                 return false;
4072
4073         /* Before we do the heavier coherent read of the seqno,
4074          * check the value (hopefully) in the CPU cacheline.
4075          */
4076         if (__i915_gem_request_completed(req, seqno))
4077                 return true;
4078
4079         /* Ensure our read of the seqno is coherent so that we
4080          * do not "miss an interrupt" (i.e. if this is the last
4081          * request and the seqno write from the GPU is not visible
4082          * by the time the interrupt fires, we will see that the
4083          * request is incomplete and go back to sleep awaiting
4084          * another interrupt that will never come.)
4085          *
4086          * Strictly, we only need to do this once after an interrupt,
4087          * but it is easier and safer to do it every time the waiter
4088          * is woken.
4089          */
4090         if (engine->irq_seqno_barrier &&
4091             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
4092                 struct intel_breadcrumbs *b = &engine->breadcrumbs;
4093
4094                 /* The ordering of irq_posted versus applying the barrier
4095                  * is crucial. The clearing of the current irq_posted must
4096                  * be visible before we perform the barrier operation,
4097                  * such that if a subsequent interrupt arrives, irq_posted
4098                  * is reasserted and our task rewoken (which causes us to
4099                  * do another __i915_request_irq_complete() immediately
4100                  * and reapply the barrier). Conversely, if the clear
4101                  * occurs after the barrier, then an interrupt that arrived
4102                  * whilst we waited on the barrier would not trigger a
4103                  * barrier on the next pass, and the read may not see the
4104                  * seqno update.
4105                  */
4106                 engine->irq_seqno_barrier(engine);
4107
4108                 /* If we consume the irq, but we are no longer the bottom-half,
4109                  * the real bottom-half may not have serialised their own
4110                  * seqno check with the irq-barrier (i.e. may have inspected
4111                  * the seqno before we believe it coherent since they see
4112                  * irq_posted == false but we are still running).
4113                  */
4114                 spin_lock_irq(&b->irq_lock);
4115                 if (b->irq_wait && b->irq_wait->tsk != current)
4116                         /* Note that if the bottom-half is changed as we
4117                          * are sending the wake-up, the new bottom-half will
4118                          * be woken by whomever made the change. We only have
4119                          * to worry about when we steal the irq-posted for
4120                          * ourself.
4121                          */
4122                         wake_up_process(b->irq_wait->tsk);
4123                 spin_unlock_irq(&b->irq_lock);
4124
4125                 if (__i915_gem_request_completed(req, seqno))
4126                         return true;
4127         }
4128
4129         return false;
4130 }
4131
4132 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4133 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4134
4135 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4136  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4137  * perform the operation. To check beforehand, pass in the parameters to
4138  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4139  * you only need to pass in the minor offsets, page-aligned pointers are
4140  * always valid.
4141  *
4142  * For just checking for SSE4.1, in the foreknowledge that the future use
4143  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4144  */
4145 #define i915_can_memcpy_from_wc(dst, src, len) \
4146         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4147
4148 #define i915_has_memcpy_from_wc() \
4149         i915_memcpy_from_wc(NULL, NULL, 0)
4150
4151 /* i915_mm.c */
4152 int remap_io_mapping(struct vm_area_struct *vma,
4153                      unsigned long addr, unsigned long pfn, unsigned long size,
4154                      struct io_mapping *iomap);
4155
4156 static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4157 {
4158         return (obj->cache_level != I915_CACHE_NONE ||
4159                 HAS_LLC(to_i915(obj->base.dev)));
4160 }
4161
4162 #endif