e68edf1305cc4926b70e5044ca406ffcf3ca1646
[platform/kernel/linux-rpi.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170418"
83 #define DRIVER_TIMESTAMP        1492507096
84
85 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
86  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
87  * which may not necessarily be a user visible problem.  This will either
88  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
89  * enable distros and users to tailor their preferred amount of i915 abrt
90  * spam.
91  */
92 #define I915_STATE_WARN(condition, format...) ({                        \
93         int __ret_warn_on = !!(condition);                              \
94         if (unlikely(__ret_warn_on))                                    \
95                 if (!WARN(i915.verbose_state_checks, format))           \
96                         DRM_ERROR(format);                              \
97         unlikely(__ret_warn_on);                                        \
98 })
99
100 #define I915_STATE_WARN_ON(x)                                           \
101         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
102
103 bool __i915_inject_load_failure(const char *func, int line);
104 #define i915_inject_load_failure() \
105         __i915_inject_load_failure(__func__, __LINE__)
106
107 typedef struct {
108         uint32_t val;
109 } uint_fixed_16_16_t;
110
111 #define FP_16_16_MAX ({ \
112         uint_fixed_16_16_t fp; \
113         fp.val = UINT_MAX; \
114         fp; \
115 })
116
117 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
118 {
119         uint_fixed_16_16_t fp;
120
121         WARN_ON(val >> 16);
122
123         fp.val = val << 16;
124         return fp;
125 }
126
127 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
128 {
129         return DIV_ROUND_UP(fp.val, 1 << 16);
130 }
131
132 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
133 {
134         return fp.val >> 16;
135 }
136
137 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
138                                                  uint_fixed_16_16_t min2)
139 {
140         uint_fixed_16_16_t min;
141
142         min.val = min(min1.val, min2.val);
143         return min;
144 }
145
146 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
147                                                  uint_fixed_16_16_t max2)
148 {
149         uint_fixed_16_16_t max;
150
151         max.val = max(max1.val, max2.val);
152         return max;
153 }
154
155 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
156                                                           uint32_t d)
157 {
158         uint_fixed_16_16_t fp, res;
159
160         fp = u32_to_fixed_16_16(val);
161         res.val = DIV_ROUND_UP(fp.val, d);
162         return res;
163 }
164
165 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
166                                                               uint32_t d)
167 {
168         uint_fixed_16_16_t res;
169         uint64_t interm_val;
170
171         interm_val = (uint64_t)val << 16;
172         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
173         WARN_ON(interm_val >> 32);
174         res.val = (uint32_t) interm_val;
175
176         return res;
177 }
178
179 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
180                                                      uint_fixed_16_16_t mul)
181 {
182         uint64_t intermediate_val;
183         uint_fixed_16_16_t fp;
184
185         intermediate_val = (uint64_t) val * mul.val;
186         WARN_ON(intermediate_val >> 32);
187         fp.val = (uint32_t) intermediate_val;
188         return fp;
189 }
190
191 static inline const char *yesno(bool v)
192 {
193         return v ? "yes" : "no";
194 }
195
196 static inline const char *onoff(bool v)
197 {
198         return v ? "on" : "off";
199 }
200
201 static inline const char *enableddisabled(bool v)
202 {
203         return v ? "enabled" : "disabled";
204 }
205
206 enum pipe {
207         INVALID_PIPE = -1,
208         PIPE_A = 0,
209         PIPE_B,
210         PIPE_C,
211         _PIPE_EDP,
212         I915_MAX_PIPES = _PIPE_EDP
213 };
214 #define pipe_name(p) ((p) + 'A')
215
216 enum transcoder {
217         TRANSCODER_A = 0,
218         TRANSCODER_B,
219         TRANSCODER_C,
220         TRANSCODER_EDP,
221         TRANSCODER_DSI_A,
222         TRANSCODER_DSI_C,
223         I915_MAX_TRANSCODERS
224 };
225
226 static inline const char *transcoder_name(enum transcoder transcoder)
227 {
228         switch (transcoder) {
229         case TRANSCODER_A:
230                 return "A";
231         case TRANSCODER_B:
232                 return "B";
233         case TRANSCODER_C:
234                 return "C";
235         case TRANSCODER_EDP:
236                 return "EDP";
237         case TRANSCODER_DSI_A:
238                 return "DSI A";
239         case TRANSCODER_DSI_C:
240                 return "DSI C";
241         default:
242                 return "<invalid>";
243         }
244 }
245
246 static inline bool transcoder_is_dsi(enum transcoder transcoder)
247 {
248         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
249 }
250
251 /*
252  * Global legacy plane identifier. Valid only for primary/sprite
253  * planes on pre-g4x, and only for primary planes on g4x+.
254  */
255 enum plane {
256         PLANE_A,
257         PLANE_B,
258         PLANE_C,
259 };
260 #define plane_name(p) ((p) + 'A')
261
262 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
263
264 /*
265  * Per-pipe plane identifier.
266  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
267  * number of planes per CRTC.  Not all platforms really have this many planes,
268  * which means some arrays of size I915_MAX_PLANES may have unused entries
269  * between the topmost sprite plane and the cursor plane.
270  *
271  * This is expected to be passed to various register macros
272  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
273  */
274 enum plane_id {
275         PLANE_PRIMARY,
276         PLANE_SPRITE0,
277         PLANE_SPRITE1,
278         PLANE_SPRITE2,
279         PLANE_CURSOR,
280         I915_MAX_PLANES,
281 };
282
283 #define for_each_plane_id_on_crtc(__crtc, __p) \
284         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
285                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
286
287 enum port {
288         PORT_NONE = -1,
289         PORT_A = 0,
290         PORT_B,
291         PORT_C,
292         PORT_D,
293         PORT_E,
294         I915_MAX_PORTS
295 };
296 #define port_name(p) ((p) + 'A')
297
298 #define I915_NUM_PHYS_VLV 2
299
300 enum dpio_channel {
301         DPIO_CH0,
302         DPIO_CH1
303 };
304
305 enum dpio_phy {
306         DPIO_PHY0,
307         DPIO_PHY1,
308         DPIO_PHY2,
309 };
310
311 enum intel_display_power_domain {
312         POWER_DOMAIN_PIPE_A,
313         POWER_DOMAIN_PIPE_B,
314         POWER_DOMAIN_PIPE_C,
315         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
316         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
317         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
318         POWER_DOMAIN_TRANSCODER_A,
319         POWER_DOMAIN_TRANSCODER_B,
320         POWER_DOMAIN_TRANSCODER_C,
321         POWER_DOMAIN_TRANSCODER_EDP,
322         POWER_DOMAIN_TRANSCODER_DSI_A,
323         POWER_DOMAIN_TRANSCODER_DSI_C,
324         POWER_DOMAIN_PORT_DDI_A_LANES,
325         POWER_DOMAIN_PORT_DDI_B_LANES,
326         POWER_DOMAIN_PORT_DDI_C_LANES,
327         POWER_DOMAIN_PORT_DDI_D_LANES,
328         POWER_DOMAIN_PORT_DDI_E_LANES,
329         POWER_DOMAIN_PORT_DDI_A_IO,
330         POWER_DOMAIN_PORT_DDI_B_IO,
331         POWER_DOMAIN_PORT_DDI_C_IO,
332         POWER_DOMAIN_PORT_DDI_D_IO,
333         POWER_DOMAIN_PORT_DDI_E_IO,
334         POWER_DOMAIN_PORT_DSI,
335         POWER_DOMAIN_PORT_CRT,
336         POWER_DOMAIN_PORT_OTHER,
337         POWER_DOMAIN_VGA,
338         POWER_DOMAIN_AUDIO,
339         POWER_DOMAIN_PLLS,
340         POWER_DOMAIN_AUX_A,
341         POWER_DOMAIN_AUX_B,
342         POWER_DOMAIN_AUX_C,
343         POWER_DOMAIN_AUX_D,
344         POWER_DOMAIN_GMBUS,
345         POWER_DOMAIN_MODESET,
346         POWER_DOMAIN_INIT,
347
348         POWER_DOMAIN_NUM,
349 };
350
351 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
352 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
353                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
354 #define POWER_DOMAIN_TRANSCODER(tran) \
355         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
356          (tran) + POWER_DOMAIN_TRANSCODER_A)
357
358 enum hpd_pin {
359         HPD_NONE = 0,
360         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
361         HPD_CRT,
362         HPD_SDVO_B,
363         HPD_SDVO_C,
364         HPD_PORT_A,
365         HPD_PORT_B,
366         HPD_PORT_C,
367         HPD_PORT_D,
368         HPD_PORT_E,
369         HPD_NUM_PINS
370 };
371
372 #define for_each_hpd_pin(__pin) \
373         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
374
375 #define HPD_STORM_DEFAULT_THRESHOLD 5
376
377 struct i915_hotplug {
378         struct work_struct hotplug_work;
379
380         struct {
381                 unsigned long last_jiffies;
382                 int count;
383                 enum {
384                         HPD_ENABLED = 0,
385                         HPD_DISABLED = 1,
386                         HPD_MARK_DISABLED = 2
387                 } state;
388         } stats[HPD_NUM_PINS];
389         u32 event_bits;
390         struct delayed_work reenable_work;
391
392         struct intel_digital_port *irq_port[I915_MAX_PORTS];
393         u32 long_port_mask;
394         u32 short_port_mask;
395         struct work_struct dig_port_work;
396
397         struct work_struct poll_init_work;
398         bool poll_enabled;
399
400         unsigned int hpd_storm_threshold;
401
402         /*
403          * if we get a HPD irq from DP and a HPD irq from non-DP
404          * the non-DP HPD could block the workqueue on a mode config
405          * mutex getting, that userspace may have taken. However
406          * userspace is waiting on the DP workqueue to run which is
407          * blocked behind the non-DP one.
408          */
409         struct workqueue_struct *dp_wq;
410 };
411
412 #define I915_GEM_GPU_DOMAINS \
413         (I915_GEM_DOMAIN_RENDER | \
414          I915_GEM_DOMAIN_SAMPLER | \
415          I915_GEM_DOMAIN_COMMAND | \
416          I915_GEM_DOMAIN_INSTRUCTION | \
417          I915_GEM_DOMAIN_VERTEX)
418
419 #define for_each_pipe(__dev_priv, __p) \
420         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
421 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
422         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
423                 for_each_if ((__mask) & (1 << (__p)))
424 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
425         for ((__p) = 0;                                                 \
426              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
427              (__p)++)
428 #define for_each_sprite(__dev_priv, __p, __s)                           \
429         for ((__s) = 0;                                                 \
430              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
431              (__s)++)
432
433 #define for_each_port_masked(__port, __ports_mask) \
434         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
435                 for_each_if ((__ports_mask) & (1 << (__port)))
436
437 #define for_each_crtc(dev, crtc) \
438         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
439
440 #define for_each_intel_plane(dev, intel_plane) \
441         list_for_each_entry(intel_plane,                        \
442                             &(dev)->mode_config.plane_list,     \
443                             base.head)
444
445 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
446         list_for_each_entry(intel_plane,                                \
447                             &(dev)->mode_config.plane_list,             \
448                             base.head)                                  \
449                 for_each_if ((plane_mask) &                             \
450                              (1 << drm_plane_index(&intel_plane->base)))
451
452 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
453         list_for_each_entry(intel_plane,                                \
454                             &(dev)->mode_config.plane_list,             \
455                             base.head)                                  \
456                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
457
458 #define for_each_intel_crtc(dev, intel_crtc)                            \
459         list_for_each_entry(intel_crtc,                                 \
460                             &(dev)->mode_config.crtc_list,              \
461                             base.head)
462
463 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
464         list_for_each_entry(intel_crtc,                                 \
465                             &(dev)->mode_config.crtc_list,              \
466                             base.head)                                  \
467                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
468
469 #define for_each_intel_encoder(dev, intel_encoder)              \
470         list_for_each_entry(intel_encoder,                      \
471                             &(dev)->mode_config.encoder_list,   \
472                             base.head)
473
474 #define for_each_intel_connector_iter(intel_connector, iter) \
475         while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
476
477 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
478         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
479                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
480
481 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
482         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
483                 for_each_if ((intel_connector)->base.encoder == (__encoder))
484
485 #define for_each_power_domain(domain, mask)                             \
486         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
487                 for_each_if (BIT_ULL(domain) & (mask))
488
489 #define for_each_power_well(__dev_priv, __power_well)                           \
490         for ((__power_well) = (__dev_priv)->power_domains.power_wells;  \
491              (__power_well) - (__dev_priv)->power_domains.power_wells < \
492                 (__dev_priv)->power_domains.power_well_count;           \
493              (__power_well)++)
494
495 #define for_each_power_well_rev(__dev_priv, __power_well)                       \
496         for ((__power_well) = (__dev_priv)->power_domains.power_wells +         \
497                               (__dev_priv)->power_domains.power_well_count - 1; \
498              (__power_well) - (__dev_priv)->power_domains.power_wells >= 0;     \
499              (__power_well)--)
500
501 #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask)     \
502         for_each_power_well(__dev_priv, __power_well)                           \
503                 for_each_if ((__power_well)->domains & (__domain_mask))
504
505 #define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
506         for_each_power_well_rev(__dev_priv, __power_well)                       \
507                 for_each_if ((__power_well)->domains & (__domain_mask))
508
509 #define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
510         for ((__i) = 0; \
511              (__i) < (__state)->base.dev->mode_config.num_total_plane && \
512                      ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
513                       (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
514              (__i)++) \
515                 for_each_if (plane_state)
516
517 struct drm_i915_private;
518 struct i915_mm_struct;
519 struct i915_mmu_object;
520
521 struct drm_i915_file_private {
522         struct drm_i915_private *dev_priv;
523         struct drm_file *file;
524
525         struct {
526                 spinlock_t lock;
527                 struct list_head request_list;
528 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
529  * chosen to prevent the CPU getting more than a frame ahead of the GPU
530  * (when using lax throttling for the frontbuffer). We also use it to
531  * offer free GPU waitboosts for severely congested workloads.
532  */
533 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
534         } mm;
535         struct idr context_idr;
536
537         struct intel_rps_client {
538                 struct list_head link;
539                 unsigned boosts;
540         } rps;
541
542         unsigned int bsd_engine;
543
544 /* Client can have a maximum of 3 contexts banned before
545  * it is denied of creating new contexts. As one context
546  * ban needs 4 consecutive hangs, and more if there is
547  * progress in between, this is a last resort stop gap measure
548  * to limit the badly behaving clients access to gpu.
549  */
550 #define I915_MAX_CLIENT_CONTEXT_BANS 3
551         int context_bans;
552 };
553
554 /* Used by dp and fdi links */
555 struct intel_link_m_n {
556         uint32_t        tu;
557         uint32_t        gmch_m;
558         uint32_t        gmch_n;
559         uint32_t        link_m;
560         uint32_t        link_n;
561 };
562
563 void intel_link_compute_m_n(int bpp, int nlanes,
564                             int pixel_clock, int link_clock,
565                             struct intel_link_m_n *m_n);
566
567 /* Interface history:
568  *
569  * 1.1: Original.
570  * 1.2: Add Power Management
571  * 1.3: Add vblank support
572  * 1.4: Fix cmdbuffer path, add heap destroy
573  * 1.5: Add vblank pipe configuration
574  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
575  *      - Support vertical blank on secondary display pipe
576  */
577 #define DRIVER_MAJOR            1
578 #define DRIVER_MINOR            6
579 #define DRIVER_PATCHLEVEL       0
580
581 struct opregion_header;
582 struct opregion_acpi;
583 struct opregion_swsci;
584 struct opregion_asle;
585
586 struct intel_opregion {
587         struct opregion_header *header;
588         struct opregion_acpi *acpi;
589         struct opregion_swsci *swsci;
590         u32 swsci_gbda_sub_functions;
591         u32 swsci_sbcb_sub_functions;
592         struct opregion_asle *asle;
593         void *rvda;
594         const void *vbt;
595         u32 vbt_size;
596         u32 *lid_state;
597         struct work_struct asle_work;
598 };
599 #define OPREGION_SIZE            (8*1024)
600
601 struct intel_overlay;
602 struct intel_overlay_error_state;
603
604 struct sdvo_device_mapping {
605         u8 initialized;
606         u8 dvo_port;
607         u8 slave_addr;
608         u8 dvo_wiring;
609         u8 i2c_pin;
610         u8 ddc_pin;
611 };
612
613 struct intel_connector;
614 struct intel_encoder;
615 struct intel_atomic_state;
616 struct intel_crtc_state;
617 struct intel_initial_plane_config;
618 struct intel_crtc;
619 struct intel_limit;
620 struct dpll;
621 struct intel_cdclk_state;
622
623 struct drm_i915_display_funcs {
624         void (*get_cdclk)(struct drm_i915_private *dev_priv,
625                           struct intel_cdclk_state *cdclk_state);
626         void (*set_cdclk)(struct drm_i915_private *dev_priv,
627                           const struct intel_cdclk_state *cdclk_state);
628         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
629         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
630         int (*compute_intermediate_wm)(struct drm_device *dev,
631                                        struct intel_crtc *intel_crtc,
632                                        struct intel_crtc_state *newstate);
633         void (*initial_watermarks)(struct intel_atomic_state *state,
634                                    struct intel_crtc_state *cstate);
635         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
636                                          struct intel_crtc_state *cstate);
637         void (*optimize_watermarks)(struct intel_atomic_state *state,
638                                     struct intel_crtc_state *cstate);
639         int (*compute_global_watermarks)(struct drm_atomic_state *state);
640         void (*update_wm)(struct intel_crtc *crtc);
641         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
642         /* Returns the active state of the crtc, and if the crtc is active,
643          * fills out the pipe-config with the hw state. */
644         bool (*get_pipe_config)(struct intel_crtc *,
645                                 struct intel_crtc_state *);
646         void (*get_initial_plane_config)(struct intel_crtc *,
647                                          struct intel_initial_plane_config *);
648         int (*crtc_compute_clock)(struct intel_crtc *crtc,
649                                   struct intel_crtc_state *crtc_state);
650         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
651                             struct drm_atomic_state *old_state);
652         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
653                              struct drm_atomic_state *old_state);
654         void (*update_crtcs)(struct drm_atomic_state *state,
655                              unsigned int *crtc_vblank_mask);
656         void (*audio_codec_enable)(struct drm_connector *connector,
657                                    struct intel_encoder *encoder,
658                                    const struct drm_display_mode *adjusted_mode);
659         void (*audio_codec_disable)(struct intel_encoder *encoder);
660         void (*fdi_link_train)(struct intel_crtc *crtc,
661                                const struct intel_crtc_state *crtc_state);
662         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
663         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
664                           struct drm_framebuffer *fb,
665                           struct drm_i915_gem_object *obj,
666                           struct drm_i915_gem_request *req,
667                           uint32_t flags);
668         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
669         /* clock updates for mode set */
670         /* cursor updates */
671         /* render clock increase/decrease */
672         /* display clock increase/decrease */
673         /* pll clock increase/decrease */
674
675         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
676         void (*load_luts)(struct drm_crtc_state *crtc_state);
677 };
678
679 enum forcewake_domain_id {
680         FW_DOMAIN_ID_RENDER = 0,
681         FW_DOMAIN_ID_BLITTER,
682         FW_DOMAIN_ID_MEDIA,
683
684         FW_DOMAIN_ID_COUNT
685 };
686
687 enum forcewake_domains {
688         FORCEWAKE_RENDER = BIT(FW_DOMAIN_ID_RENDER),
689         FORCEWAKE_BLITTER = BIT(FW_DOMAIN_ID_BLITTER),
690         FORCEWAKE_MEDIA = BIT(FW_DOMAIN_ID_MEDIA),
691         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
692                          FORCEWAKE_BLITTER |
693                          FORCEWAKE_MEDIA)
694 };
695
696 #define FW_REG_READ  (1)
697 #define FW_REG_WRITE (2)
698
699 enum decoupled_power_domain {
700         GEN9_DECOUPLED_PD_BLITTER = 0,
701         GEN9_DECOUPLED_PD_RENDER,
702         GEN9_DECOUPLED_PD_MEDIA,
703         GEN9_DECOUPLED_PD_ALL
704 };
705
706 enum decoupled_ops {
707         GEN9_DECOUPLED_OP_WRITE = 0,
708         GEN9_DECOUPLED_OP_READ
709 };
710
711 enum forcewake_domains
712 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
713                                i915_reg_t reg, unsigned int op);
714
715 struct intel_uncore_funcs {
716         void (*force_wake_get)(struct drm_i915_private *dev_priv,
717                                enum forcewake_domains domains);
718         void (*force_wake_put)(struct drm_i915_private *dev_priv,
719                                enum forcewake_domains domains);
720
721         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv,
722                                i915_reg_t r, bool trace);
723         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv,
724                                i915_reg_t r, bool trace);
725         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv,
726                                i915_reg_t r, bool trace);
727         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv,
728                                i915_reg_t r, bool trace);
729
730         void (*mmio_writeb)(struct drm_i915_private *dev_priv,
731                             i915_reg_t r, uint8_t val, bool trace);
732         void (*mmio_writew)(struct drm_i915_private *dev_priv,
733                             i915_reg_t r, uint16_t val, bool trace);
734         void (*mmio_writel)(struct drm_i915_private *dev_priv,
735                             i915_reg_t r, uint32_t val, bool trace);
736 };
737
738 struct intel_forcewake_range {
739         u32 start;
740         u32 end;
741
742         enum forcewake_domains domains;
743 };
744
745 struct intel_uncore {
746         spinlock_t lock; /** lock is also taken in irq contexts. */
747
748         const struct intel_forcewake_range *fw_domains_table;
749         unsigned int fw_domains_table_entries;
750
751         struct notifier_block pmic_bus_access_nb;
752         struct intel_uncore_funcs funcs;
753
754         unsigned fifo_count;
755
756         enum forcewake_domains fw_domains;
757         enum forcewake_domains fw_domains_active;
758
759         u32 fw_set;
760         u32 fw_clear;
761         u32 fw_reset;
762
763         struct intel_uncore_forcewake_domain {
764                 enum forcewake_domain_id id;
765                 enum forcewake_domains mask;
766                 unsigned wake_count;
767                 struct hrtimer timer;
768                 i915_reg_t reg_set;
769                 i915_reg_t reg_ack;
770         } fw_domain[FW_DOMAIN_ID_COUNT];
771
772         int unclaimed_mmio_check;
773 };
774
775 #define __mask_next_bit(mask) ({                                        \
776         int __idx = ffs(mask) - 1;                                      \
777         mask &= ~BIT(__idx);                                            \
778         __idx;                                                          \
779 })
780
781 /* Iterate over initialised fw domains */
782 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__, tmp__) \
783         for (tmp__ = (mask__); \
784              tmp__ ? (domain__ = &(dev_priv__)->uncore.fw_domain[__mask_next_bit(tmp__)]), 1 : 0;)
785
786 #define for_each_fw_domain(domain__, dev_priv__, tmp__) \
787         for_each_fw_domain_masked(domain__, (dev_priv__)->uncore.fw_domains, dev_priv__, tmp__)
788
789 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
790 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
791 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
792
793 struct intel_csr {
794         struct work_struct work;
795         const char *fw_path;
796         uint32_t *dmc_payload;
797         uint32_t dmc_fw_size;
798         uint32_t version;
799         uint32_t mmio_count;
800         i915_reg_t mmioaddr[8];
801         uint32_t mmiodata[8];
802         uint32_t dc_state;
803         uint32_t allowed_dc_mask;
804 };
805
806 #define DEV_INFO_FOR_EACH_FLAG(func) \
807         func(is_mobile); \
808         func(is_lp); \
809         func(is_alpha_support); \
810         /* Keep has_* in alphabetical order */ \
811         func(has_64bit_reloc); \
812         func(has_aliasing_ppgtt); \
813         func(has_csr); \
814         func(has_ddi); \
815         func(has_decoupled_mmio); \
816         func(has_dp_mst); \
817         func(has_fbc); \
818         func(has_fpga_dbg); \
819         func(has_full_ppgtt); \
820         func(has_full_48bit_ppgtt); \
821         func(has_gmbus_irq); \
822         func(has_gmch_display); \
823         func(has_guc); \
824         func(has_hotplug); \
825         func(has_hw_contexts); \
826         func(has_l3_dpf); \
827         func(has_llc); \
828         func(has_logical_ring_contexts); \
829         func(has_overlay); \
830         func(has_pipe_cxsr); \
831         func(has_pooled_eu); \
832         func(has_psr); \
833         func(has_rc6); \
834         func(has_rc6p); \
835         func(has_resource_streamer); \
836         func(has_runtime_pm); \
837         func(has_snoop); \
838         func(unfenced_needs_alignment); \
839         func(cursor_needs_physical); \
840         func(hws_needs_physical); \
841         func(overlay_needs_physical); \
842         func(supports_tv);
843
844 struct sseu_dev_info {
845         u8 slice_mask;
846         u8 subslice_mask;
847         u8 eu_total;
848         u8 eu_per_subslice;
849         u8 min_eu_in_pool;
850         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
851         u8 subslice_7eu[3];
852         u8 has_slice_pg:1;
853         u8 has_subslice_pg:1;
854         u8 has_eu_pg:1;
855 };
856
857 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
858 {
859         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
860 }
861
862 /* Keep in gen based order, and chronological order within a gen */
863 enum intel_platform {
864         INTEL_PLATFORM_UNINITIALIZED = 0,
865         INTEL_I830,
866         INTEL_I845G,
867         INTEL_I85X,
868         INTEL_I865G,
869         INTEL_I915G,
870         INTEL_I915GM,
871         INTEL_I945G,
872         INTEL_I945GM,
873         INTEL_G33,
874         INTEL_PINEVIEW,
875         INTEL_I965G,
876         INTEL_I965GM,
877         INTEL_G45,
878         INTEL_GM45,
879         INTEL_IRONLAKE,
880         INTEL_SANDYBRIDGE,
881         INTEL_IVYBRIDGE,
882         INTEL_VALLEYVIEW,
883         INTEL_HASWELL,
884         INTEL_BROADWELL,
885         INTEL_CHERRYVIEW,
886         INTEL_SKYLAKE,
887         INTEL_BROXTON,
888         INTEL_KABYLAKE,
889         INTEL_GEMINILAKE,
890         INTEL_MAX_PLATFORMS
891 };
892
893 struct intel_device_info {
894         u32 display_mmio_offset;
895         u16 device_id;
896         u8 num_pipes;
897         u8 num_sprites[I915_MAX_PIPES];
898         u8 num_scalers[I915_MAX_PIPES];
899         u8 gen;
900         u16 gen_mask;
901         enum intel_platform platform;
902         u8 ring_mask; /* Rings supported by the HW */
903         u8 num_rings;
904 #define DEFINE_FLAG(name) u8 name:1
905         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
906 #undef DEFINE_FLAG
907         u16 ddb_size; /* in blocks */
908         /* Register offsets for the various display pipes and transcoders */
909         int pipe_offsets[I915_MAX_TRANSCODERS];
910         int trans_offsets[I915_MAX_TRANSCODERS];
911         int palette_offsets[I915_MAX_PIPES];
912         int cursor_offsets[I915_MAX_PIPES];
913
914         /* Slice/subslice/EU info */
915         struct sseu_dev_info sseu;
916
917         struct color_luts {
918                 u16 degamma_lut_size;
919                 u16 gamma_lut_size;
920         } color;
921 };
922
923 struct intel_display_error_state;
924
925 struct i915_gpu_state {
926         struct kref ref;
927         struct timeval time;
928         struct timeval boottime;
929         struct timeval uptime;
930
931         struct drm_i915_private *i915;
932
933         char error_msg[128];
934         bool simulated;
935         bool awake;
936         bool wakelock;
937         bool suspended;
938         int iommu;
939         u32 reset_count;
940         u32 suspend_count;
941         struct intel_device_info device_info;
942         struct i915_params params;
943
944         /* Generic register state */
945         u32 eir;
946         u32 pgtbl_er;
947         u32 ier;
948         u32 gtier[4], ngtier;
949         u32 ccid;
950         u32 derrmr;
951         u32 forcewake;
952         u32 error; /* gen6+ */
953         u32 err_int; /* gen7 */
954         u32 fault_data0; /* gen8, gen9 */
955         u32 fault_data1; /* gen8, gen9 */
956         u32 done_reg;
957         u32 gac_eco;
958         u32 gam_ecochk;
959         u32 gab_ctl;
960         u32 gfx_mode;
961
962         u32 nfence;
963         u64 fence[I915_MAX_NUM_FENCES];
964         struct intel_overlay_error_state *overlay;
965         struct intel_display_error_state *display;
966         struct drm_i915_error_object *semaphore;
967         struct drm_i915_error_object *guc_log;
968
969         struct drm_i915_error_engine {
970                 int engine_id;
971                 /* Software tracked state */
972                 bool waiting;
973                 int num_waiters;
974                 unsigned long hangcheck_timestamp;
975                 bool hangcheck_stalled;
976                 enum intel_engine_hangcheck_action hangcheck_action;
977                 struct i915_address_space *vm;
978                 int num_requests;
979
980                 /* position of active request inside the ring */
981                 u32 rq_head, rq_post, rq_tail;
982
983                 /* our own tracking of ring head and tail */
984                 u32 cpu_ring_head;
985                 u32 cpu_ring_tail;
986
987                 u32 last_seqno;
988
989                 /* Register state */
990                 u32 start;
991                 u32 tail;
992                 u32 head;
993                 u32 ctl;
994                 u32 mode;
995                 u32 hws;
996                 u32 ipeir;
997                 u32 ipehr;
998                 u32 bbstate;
999                 u32 instpm;
1000                 u32 instps;
1001                 u32 seqno;
1002                 u64 bbaddr;
1003                 u64 acthd;
1004                 u32 fault_reg;
1005                 u64 faddr;
1006                 u32 rc_psmi; /* sleep state */
1007                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
1008                 struct intel_instdone instdone;
1009
1010                 struct drm_i915_error_context {
1011                         char comm[TASK_COMM_LEN];
1012                         pid_t pid;
1013                         u32 handle;
1014                         u32 hw_id;
1015                         int ban_score;
1016                         int active;
1017                         int guilty;
1018                 } context;
1019
1020                 struct drm_i915_error_object {
1021                         u64 gtt_offset;
1022                         u64 gtt_size;
1023                         int page_count;
1024                         int unused;
1025                         u32 *pages[0];
1026                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1027
1028                 struct drm_i915_error_object **user_bo;
1029                 long user_bo_count;
1030
1031                 struct drm_i915_error_object *wa_ctx;
1032
1033                 struct drm_i915_error_request {
1034                         long jiffies;
1035                         pid_t pid;
1036                         u32 context;
1037                         int ban_score;
1038                         u32 seqno;
1039                         u32 head;
1040                         u32 tail;
1041                 } *requests, execlist[2];
1042
1043                 struct drm_i915_error_waiter {
1044                         char comm[TASK_COMM_LEN];
1045                         pid_t pid;
1046                         u32 seqno;
1047                 } *waiters;
1048
1049                 struct {
1050                         u32 gfx_mode;
1051                         union {
1052                                 u64 pdp[4];
1053                                 u32 pp_dir_base;
1054                         };
1055                 } vm_info;
1056         } engine[I915_NUM_ENGINES];
1057
1058         struct drm_i915_error_buffer {
1059                 u32 size;
1060                 u32 name;
1061                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1062                 u64 gtt_offset;
1063                 u32 read_domains;
1064                 u32 write_domain;
1065                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1066                 u32 tiling:2;
1067                 u32 dirty:1;
1068                 u32 purgeable:1;
1069                 u32 userptr:1;
1070                 s32 engine:4;
1071                 u32 cache_level:3;
1072         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1073         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1074         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1075 };
1076
1077 enum i915_cache_level {
1078         I915_CACHE_NONE = 0,
1079         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1080         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1081                               caches, eg sampler/render caches, and the
1082                               large Last-Level-Cache. LLC is coherent with
1083                               the CPU, but L3 is only visible to the GPU. */
1084         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1085 };
1086
1087 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1088
1089 enum fb_op_origin {
1090         ORIGIN_GTT,
1091         ORIGIN_CPU,
1092         ORIGIN_CS,
1093         ORIGIN_FLIP,
1094         ORIGIN_DIRTYFB,
1095 };
1096
1097 struct intel_fbc {
1098         /* This is always the inner lock when overlapping with struct_mutex and
1099          * it's the outer lock when overlapping with stolen_lock. */
1100         struct mutex lock;
1101         unsigned threshold;
1102         unsigned int possible_framebuffer_bits;
1103         unsigned int busy_bits;
1104         unsigned int visible_pipes_mask;
1105         struct intel_crtc *crtc;
1106
1107         struct drm_mm_node compressed_fb;
1108         struct drm_mm_node *compressed_llb;
1109
1110         bool false_color;
1111
1112         bool enabled;
1113         bool active;
1114
1115         bool underrun_detected;
1116         struct work_struct underrun_work;
1117
1118         struct intel_fbc_state_cache {
1119                 struct i915_vma *vma;
1120
1121                 struct {
1122                         unsigned int mode_flags;
1123                         uint32_t hsw_bdw_pixel_rate;
1124                 } crtc;
1125
1126                 struct {
1127                         unsigned int rotation;
1128                         int src_w;
1129                         int src_h;
1130                         bool visible;
1131                 } plane;
1132
1133                 struct {
1134                         const struct drm_format_info *format;
1135                         unsigned int stride;
1136                 } fb;
1137         } state_cache;
1138
1139         struct intel_fbc_reg_params {
1140                 struct i915_vma *vma;
1141
1142                 struct {
1143                         enum pipe pipe;
1144                         enum plane plane;
1145                         unsigned int fence_y_offset;
1146                 } crtc;
1147
1148                 struct {
1149                         const struct drm_format_info *format;
1150                         unsigned int stride;
1151                 } fb;
1152
1153                 int cfb_size;
1154         } params;
1155
1156         struct intel_fbc_work {
1157                 bool scheduled;
1158                 u32 scheduled_vblank;
1159                 struct work_struct work;
1160         } work;
1161
1162         const char *no_fbc_reason;
1163 };
1164
1165 /*
1166  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1167  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1168  * parsing for same resolution.
1169  */
1170 enum drrs_refresh_rate_type {
1171         DRRS_HIGH_RR,
1172         DRRS_LOW_RR,
1173         DRRS_MAX_RR, /* RR count */
1174 };
1175
1176 enum drrs_support_type {
1177         DRRS_NOT_SUPPORTED = 0,
1178         STATIC_DRRS_SUPPORT = 1,
1179         SEAMLESS_DRRS_SUPPORT = 2
1180 };
1181
1182 struct intel_dp;
1183 struct i915_drrs {
1184         struct mutex mutex;
1185         struct delayed_work work;
1186         struct intel_dp *dp;
1187         unsigned busy_frontbuffer_bits;
1188         enum drrs_refresh_rate_type refresh_rate_type;
1189         enum drrs_support_type type;
1190 };
1191
1192 struct i915_psr {
1193         struct mutex lock;
1194         bool sink_support;
1195         bool source_ok;
1196         struct intel_dp *enabled;
1197         bool active;
1198         struct delayed_work work;
1199         unsigned busy_frontbuffer_bits;
1200         bool psr2_support;
1201         bool aux_frame_sync;
1202         bool link_standby;
1203         bool y_cord_support;
1204         bool colorimetry_support;
1205         bool alpm;
1206 };
1207
1208 enum intel_pch {
1209         PCH_NONE = 0,   /* No PCH present */
1210         PCH_IBX,        /* Ibexpeak PCH */
1211         PCH_CPT,        /* Cougarpoint PCH */
1212         PCH_LPT,        /* Lynxpoint PCH */
1213         PCH_SPT,        /* Sunrisepoint PCH */
1214         PCH_KBP,        /* Kabypoint PCH */
1215         PCH_NOP,
1216 };
1217
1218 enum intel_sbi_destination {
1219         SBI_ICLK,
1220         SBI_MPHY,
1221 };
1222
1223 #define QUIRK_PIPEA_FORCE (1<<0)
1224 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1225 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1226 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1227 #define QUIRK_PIPEB_FORCE (1<<4)
1228 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1229
1230 struct intel_fbdev;
1231 struct intel_fbc_work;
1232
1233 struct intel_gmbus {
1234         struct i2c_adapter adapter;
1235 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1236         u32 force_bit;
1237         u32 reg0;
1238         i915_reg_t gpio_reg;
1239         struct i2c_algo_bit_data bit_algo;
1240         struct drm_i915_private *dev_priv;
1241 };
1242
1243 struct i915_suspend_saved_registers {
1244         u32 saveDSPARB;
1245         u32 saveFBC_CONTROL;
1246         u32 saveCACHE_MODE_0;
1247         u32 saveMI_ARB_STATE;
1248         u32 saveSWF0[16];
1249         u32 saveSWF1[16];
1250         u32 saveSWF3[3];
1251         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1252         u32 savePCH_PORT_HOTPLUG;
1253         u16 saveGCDGMBUS;
1254 };
1255
1256 struct vlv_s0ix_state {
1257         /* GAM */
1258         u32 wr_watermark;
1259         u32 gfx_prio_ctrl;
1260         u32 arb_mode;
1261         u32 gfx_pend_tlb0;
1262         u32 gfx_pend_tlb1;
1263         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1264         u32 media_max_req_count;
1265         u32 gfx_max_req_count;
1266         u32 render_hwsp;
1267         u32 ecochk;
1268         u32 bsd_hwsp;
1269         u32 blt_hwsp;
1270         u32 tlb_rd_addr;
1271
1272         /* MBC */
1273         u32 g3dctl;
1274         u32 gsckgctl;
1275         u32 mbctl;
1276
1277         /* GCP */
1278         u32 ucgctl1;
1279         u32 ucgctl3;
1280         u32 rcgctl1;
1281         u32 rcgctl2;
1282         u32 rstctl;
1283         u32 misccpctl;
1284
1285         /* GPM */
1286         u32 gfxpause;
1287         u32 rpdeuhwtc;
1288         u32 rpdeuc;
1289         u32 ecobus;
1290         u32 pwrdwnupctl;
1291         u32 rp_down_timeout;
1292         u32 rp_deucsw;
1293         u32 rcubmabdtmr;
1294         u32 rcedata;
1295         u32 spare2gh;
1296
1297         /* Display 1 CZ domain */
1298         u32 gt_imr;
1299         u32 gt_ier;
1300         u32 pm_imr;
1301         u32 pm_ier;
1302         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1303
1304         /* GT SA CZ domain */
1305         u32 tilectl;
1306         u32 gt_fifoctl;
1307         u32 gtlc_wake_ctrl;
1308         u32 gtlc_survive;
1309         u32 pmwgicz;
1310
1311         /* Display 2 CZ domain */
1312         u32 gu_ctl0;
1313         u32 gu_ctl1;
1314         u32 pcbr;
1315         u32 clock_gate_dis2;
1316 };
1317
1318 struct intel_rps_ei {
1319         ktime_t ktime;
1320         u32 render_c0;
1321         u32 media_c0;
1322 };
1323
1324 struct intel_gen6_power_mgmt {
1325         /*
1326          * work, interrupts_enabled and pm_iir are protected by
1327          * dev_priv->irq_lock
1328          */
1329         struct work_struct work;
1330         bool interrupts_enabled;
1331         u32 pm_iir;
1332
1333         /* PM interrupt bits that should never be masked */
1334         u32 pm_intrmsk_mbz;
1335
1336         /* Frequencies are stored in potentially platform dependent multiples.
1337          * In other words, *_freq needs to be multiplied by X to be interesting.
1338          * Soft limits are those which are used for the dynamic reclocking done
1339          * by the driver (raise frequencies under heavy loads, and lower for
1340          * lighter loads). Hard limits are those imposed by the hardware.
1341          *
1342          * A distinction is made for overclocking, which is never enabled by
1343          * default, and is considered to be above the hard limit if it's
1344          * possible at all.
1345          */
1346         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1347         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1348         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1349         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1350         u8 min_freq;            /* AKA RPn. Minimum frequency */
1351         u8 boost_freq;          /* Frequency to request when wait boosting */
1352         u8 idle_freq;           /* Frequency to request when we are idle */
1353         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1354         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1355         u8 rp0_freq;            /* Non-overclocked max frequency. */
1356         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1357
1358         u8 up_threshold; /* Current %busy required to uplock */
1359         u8 down_threshold; /* Current %busy required to downclock */
1360
1361         int last_adj;
1362         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1363
1364         spinlock_t client_lock;
1365         struct list_head clients;
1366         bool client_boost;
1367
1368         bool enabled;
1369         struct delayed_work autoenable_work;
1370         unsigned boosts;
1371
1372         /* manual wa residency calculations */
1373         struct intel_rps_ei ei;
1374
1375         /*
1376          * Protects RPS/RC6 register access and PCU communication.
1377          * Must be taken after struct_mutex if nested. Note that
1378          * this lock may be held for long periods of time when
1379          * talking to hw - so only take it when talking to hw!
1380          */
1381         struct mutex hw_lock;
1382 };
1383
1384 /* defined intel_pm.c */
1385 extern spinlock_t mchdev_lock;
1386
1387 struct intel_ilk_power_mgmt {
1388         u8 cur_delay;
1389         u8 min_delay;
1390         u8 max_delay;
1391         u8 fmax;
1392         u8 fstart;
1393
1394         u64 last_count1;
1395         unsigned long last_time1;
1396         unsigned long chipset_power;
1397         u64 last_count2;
1398         u64 last_time2;
1399         unsigned long gfx_power;
1400         u8 corr;
1401
1402         int c_m;
1403         int r_t;
1404 };
1405
1406 struct drm_i915_private;
1407 struct i915_power_well;
1408
1409 struct i915_power_well_ops {
1410         /*
1411          * Synchronize the well's hw state to match the current sw state, for
1412          * example enable/disable it based on the current refcount. Called
1413          * during driver init and resume time, possibly after first calling
1414          * the enable/disable handlers.
1415          */
1416         void (*sync_hw)(struct drm_i915_private *dev_priv,
1417                         struct i915_power_well *power_well);
1418         /*
1419          * Enable the well and resources that depend on it (for example
1420          * interrupts located on the well). Called after the 0->1 refcount
1421          * transition.
1422          */
1423         void (*enable)(struct drm_i915_private *dev_priv,
1424                        struct i915_power_well *power_well);
1425         /*
1426          * Disable the well and resources that depend on it. Called after
1427          * the 1->0 refcount transition.
1428          */
1429         void (*disable)(struct drm_i915_private *dev_priv,
1430                         struct i915_power_well *power_well);
1431         /* Returns the hw enabled state. */
1432         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1433                            struct i915_power_well *power_well);
1434 };
1435
1436 /* Power well structure for haswell */
1437 struct i915_power_well {
1438         const char *name;
1439         bool always_on;
1440         /* power well enable/disable usage count */
1441         int count;
1442         /* cached hw enabled state */
1443         bool hw_enabled;
1444         u64 domains;
1445         /* unique identifier for this power well */
1446         unsigned long id;
1447         /*
1448          * Arbitraty data associated with this power well. Platform and power
1449          * well specific.
1450          */
1451         unsigned long data;
1452         const struct i915_power_well_ops *ops;
1453 };
1454
1455 struct i915_power_domains {
1456         /*
1457          * Power wells needed for initialization at driver init and suspend
1458          * time are on. They are kept on until after the first modeset.
1459          */
1460         bool init_power_on;
1461         bool initializing;
1462         int power_well_count;
1463
1464         struct mutex lock;
1465         int domain_use_count[POWER_DOMAIN_NUM];
1466         struct i915_power_well *power_wells;
1467 };
1468
1469 #define MAX_L3_SLICES 2
1470 struct intel_l3_parity {
1471         u32 *remap_info[MAX_L3_SLICES];
1472         struct work_struct error_work;
1473         int which_slice;
1474 };
1475
1476 struct i915_gem_mm {
1477         /** Memory allocator for GTT stolen memory */
1478         struct drm_mm stolen;
1479         /** Protects the usage of the GTT stolen memory allocator. This is
1480          * always the inner lock when overlapping with struct_mutex. */
1481         struct mutex stolen_lock;
1482
1483         /** List of all objects in gtt_space. Used to restore gtt
1484          * mappings on resume */
1485         struct list_head bound_list;
1486         /**
1487          * List of objects which are not bound to the GTT (thus
1488          * are idle and not used by the GPU). These objects may or may
1489          * not actually have any pages attached.
1490          */
1491         struct list_head unbound_list;
1492
1493         /** List of all objects in gtt_space, currently mmaped by userspace.
1494          * All objects within this list must also be on bound_list.
1495          */
1496         struct list_head userfault_list;
1497
1498         /**
1499          * List of objects which are pending destruction.
1500          */
1501         struct llist_head free_list;
1502         struct work_struct free_work;
1503
1504         /** Usable portion of the GTT for GEM */
1505         dma_addr_t stolen_base; /* limited to low memory (32-bit) */
1506
1507         /** PPGTT used for aliasing the PPGTT with the GTT */
1508         struct i915_hw_ppgtt *aliasing_ppgtt;
1509
1510         struct notifier_block oom_notifier;
1511         struct notifier_block vmap_notifier;
1512         struct shrinker shrinker;
1513
1514         /** LRU list of objects with fence regs on them. */
1515         struct list_head fence_list;
1516
1517         /* the indicator for dispatch video commands on two BSD rings */
1518         atomic_t bsd_engine_dispatch_index;
1519
1520         /** Bit 6 swizzling required for X tiling */
1521         uint32_t bit_6_swizzle_x;
1522         /** Bit 6 swizzling required for Y tiling */
1523         uint32_t bit_6_swizzle_y;
1524
1525         /* accounting, useful for userland debugging */
1526         spinlock_t object_stat_lock;
1527         u64 object_memory;
1528         u32 object_count;
1529 };
1530
1531 struct drm_i915_error_state_buf {
1532         struct drm_i915_private *i915;
1533         unsigned bytes;
1534         unsigned size;
1535         int err;
1536         u8 *buf;
1537         loff_t start;
1538         loff_t pos;
1539 };
1540
1541 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1542 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1543
1544 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1545 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1546
1547 struct i915_gpu_error {
1548         /* For hangcheck timer */
1549 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1550 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1551
1552         struct delayed_work hangcheck_work;
1553
1554         /* For reset and error_state handling. */
1555         spinlock_t lock;
1556         /* Protected by the above dev->gpu_error.lock. */
1557         struct i915_gpu_state *first_error;
1558
1559         unsigned long missed_irq_rings;
1560
1561         /**
1562          * State variable controlling the reset flow and count
1563          *
1564          * This is a counter which gets incremented when reset is triggered,
1565          *
1566          * Before the reset commences, the I915_RESET_BACKOFF bit is set
1567          * meaning that any waiters holding onto the struct_mutex should
1568          * relinquish the lock immediately in order for the reset to start.
1569          *
1570          * If reset is not completed succesfully, the I915_WEDGE bit is
1571          * set meaning that hardware is terminally sour and there is no
1572          * recovery. All waiters on the reset_queue will be woken when
1573          * that happens.
1574          *
1575          * This counter is used by the wait_seqno code to notice that reset
1576          * event happened and it needs to restart the entire ioctl (since most
1577          * likely the seqno it waited for won't ever signal anytime soon).
1578          *
1579          * This is important for lock-free wait paths, where no contended lock
1580          * naturally enforces the correct ordering between the bail-out of the
1581          * waiter and the gpu reset work code.
1582          */
1583         unsigned long reset_count;
1584
1585         /**
1586          * flags: Control various stages of the GPU reset
1587          *
1588          * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1589          * other users acquiring the struct_mutex. To do this we set the
1590          * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1591          * and then check for that bit before acquiring the struct_mutex (in
1592          * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1593          * secondary role in preventing two concurrent global reset attempts.
1594          *
1595          * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1596          * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1597          * but it may be held by some long running waiter (that we cannot
1598          * interrupt without causing trouble). Once we are ready to do the GPU
1599          * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1600          * they already hold the struct_mutex and want to participate they can
1601          * inspect the bit and do the reset directly, otherwise the worker
1602          * waits for the struct_mutex.
1603          *
1604          * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1605          * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1606          * i915_gem_request_alloc(), this bit is checked and the sequence
1607          * aborted (with -EIO reported to userspace) if set.
1608          */
1609         unsigned long flags;
1610 #define I915_RESET_BACKOFF      0
1611 #define I915_RESET_HANDOFF      1
1612 #define I915_WEDGED             (BITS_PER_LONG - 1)
1613
1614         /**
1615          * Waitqueue to signal when a hang is detected. Used to for waiters
1616          * to release the struct_mutex for the reset to procede.
1617          */
1618         wait_queue_head_t wait_queue;
1619
1620         /**
1621          * Waitqueue to signal when the reset has completed. Used by clients
1622          * that wait for dev_priv->mm.wedged to settle.
1623          */
1624         wait_queue_head_t reset_queue;
1625
1626         /* For missed irq/seqno simulation. */
1627         unsigned long test_irq_rings;
1628 };
1629
1630 enum modeset_restore {
1631         MODESET_ON_LID_OPEN,
1632         MODESET_DONE,
1633         MODESET_SUSPENDED,
1634 };
1635
1636 #define DP_AUX_A 0x40
1637 #define DP_AUX_B 0x10
1638 #define DP_AUX_C 0x20
1639 #define DP_AUX_D 0x30
1640
1641 #define DDC_PIN_B  0x05
1642 #define DDC_PIN_C  0x04
1643 #define DDC_PIN_D  0x06
1644
1645 struct ddi_vbt_port_info {
1646         /*
1647          * This is an index in the HDMI/DVI DDI buffer translation table.
1648          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1649          * populate this field.
1650          */
1651 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1652         uint8_t hdmi_level_shift;
1653
1654         uint8_t supports_dvi:1;
1655         uint8_t supports_hdmi:1;
1656         uint8_t supports_dp:1;
1657         uint8_t supports_edp:1;
1658
1659         uint8_t alternate_aux_channel;
1660         uint8_t alternate_ddc_pin;
1661
1662         uint8_t dp_boost_level;
1663         uint8_t hdmi_boost_level;
1664 };
1665
1666 enum psr_lines_to_wait {
1667         PSR_0_LINES_TO_WAIT = 0,
1668         PSR_1_LINE_TO_WAIT,
1669         PSR_4_LINES_TO_WAIT,
1670         PSR_8_LINES_TO_WAIT
1671 };
1672
1673 struct intel_vbt_data {
1674         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1675         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1676
1677         /* Feature bits */
1678         unsigned int int_tv_support:1;
1679         unsigned int lvds_dither:1;
1680         unsigned int lvds_vbt:1;
1681         unsigned int int_crt_support:1;
1682         unsigned int lvds_use_ssc:1;
1683         unsigned int display_clock_mode:1;
1684         unsigned int fdi_rx_polarity_inverted:1;
1685         unsigned int panel_type:4;
1686         int lvds_ssc_freq;
1687         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1688
1689         enum drrs_support_type drrs_type;
1690
1691         struct {
1692                 int rate;
1693                 int lanes;
1694                 int preemphasis;
1695                 int vswing;
1696                 bool low_vswing;
1697                 bool initialized;
1698                 bool support;
1699                 int bpp;
1700                 struct edp_power_seq pps;
1701         } edp;
1702
1703         struct {
1704                 bool full_link;
1705                 bool require_aux_wakeup;
1706                 int idle_frames;
1707                 enum psr_lines_to_wait lines_to_wait;
1708                 int tp1_wakeup_time;
1709                 int tp2_tp3_wakeup_time;
1710         } psr;
1711
1712         struct {
1713                 u16 pwm_freq_hz;
1714                 bool present;
1715                 bool active_low_pwm;
1716                 u8 min_brightness;      /* min_brightness/255 of max */
1717                 u8 controller;          /* brightness controller number */
1718                 enum intel_backlight_type type;
1719         } backlight;
1720
1721         /* MIPI DSI */
1722         struct {
1723                 u16 panel_id;
1724                 struct mipi_config *config;
1725                 struct mipi_pps_data *pps;
1726                 u8 seq_version;
1727                 u32 size;
1728                 u8 *data;
1729                 const u8 *sequence[MIPI_SEQ_MAX];
1730         } dsi;
1731
1732         int crt_ddc_pin;
1733
1734         int child_dev_num;
1735         union child_device_config *child_dev;
1736
1737         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1738         struct sdvo_device_mapping sdvo_mappings[2];
1739 };
1740
1741 enum intel_ddb_partitioning {
1742         INTEL_DDB_PART_1_2,
1743         INTEL_DDB_PART_5_6, /* IVB+ */
1744 };
1745
1746 struct intel_wm_level {
1747         bool enable;
1748         uint32_t pri_val;
1749         uint32_t spr_val;
1750         uint32_t cur_val;
1751         uint32_t fbc_val;
1752 };
1753
1754 struct ilk_wm_values {
1755         uint32_t wm_pipe[3];
1756         uint32_t wm_lp[3];
1757         uint32_t wm_lp_spr[3];
1758         uint32_t wm_linetime[3];
1759         bool enable_fbc_wm;
1760         enum intel_ddb_partitioning partitioning;
1761 };
1762
1763 struct vlv_pipe_wm {
1764         uint16_t plane[I915_MAX_PLANES];
1765 };
1766
1767 struct vlv_sr_wm {
1768         uint16_t plane;
1769         uint16_t cursor;
1770 };
1771
1772 struct vlv_wm_ddl_values {
1773         uint8_t plane[I915_MAX_PLANES];
1774 };
1775
1776 struct vlv_wm_values {
1777         struct vlv_pipe_wm pipe[3];
1778         struct vlv_sr_wm sr;
1779         struct vlv_wm_ddl_values ddl[3];
1780         uint8_t level;
1781         bool cxsr;
1782 };
1783
1784 struct skl_ddb_entry {
1785         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1786 };
1787
1788 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1789 {
1790         return entry->end - entry->start;
1791 }
1792
1793 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1794                                        const struct skl_ddb_entry *e2)
1795 {
1796         if (e1->start == e2->start && e1->end == e2->end)
1797                 return true;
1798
1799         return false;
1800 }
1801
1802 struct skl_ddb_allocation {
1803         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1804         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1805 };
1806
1807 struct skl_wm_values {
1808         unsigned dirty_pipes;
1809         struct skl_ddb_allocation ddb;
1810 };
1811
1812 struct skl_wm_level {
1813         bool plane_en;
1814         uint16_t plane_res_b;
1815         uint8_t plane_res_l;
1816 };
1817
1818 /*
1819  * This struct helps tracking the state needed for runtime PM, which puts the
1820  * device in PCI D3 state. Notice that when this happens, nothing on the
1821  * graphics device works, even register access, so we don't get interrupts nor
1822  * anything else.
1823  *
1824  * Every piece of our code that needs to actually touch the hardware needs to
1825  * either call intel_runtime_pm_get or call intel_display_power_get with the
1826  * appropriate power domain.
1827  *
1828  * Our driver uses the autosuspend delay feature, which means we'll only really
1829  * suspend if we stay with zero refcount for a certain amount of time. The
1830  * default value is currently very conservative (see intel_runtime_pm_enable), but
1831  * it can be changed with the standard runtime PM files from sysfs.
1832  *
1833  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1834  * goes back to false exactly before we reenable the IRQs. We use this variable
1835  * to check if someone is trying to enable/disable IRQs while they're supposed
1836  * to be disabled. This shouldn't happen and we'll print some error messages in
1837  * case it happens.
1838  *
1839  * For more, read the Documentation/power/runtime_pm.txt.
1840  */
1841 struct i915_runtime_pm {
1842         atomic_t wakeref_count;
1843         bool suspended;
1844         bool irqs_enabled;
1845 };
1846
1847 enum intel_pipe_crc_source {
1848         INTEL_PIPE_CRC_SOURCE_NONE,
1849         INTEL_PIPE_CRC_SOURCE_PLANE1,
1850         INTEL_PIPE_CRC_SOURCE_PLANE2,
1851         INTEL_PIPE_CRC_SOURCE_PF,
1852         INTEL_PIPE_CRC_SOURCE_PIPE,
1853         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1854         INTEL_PIPE_CRC_SOURCE_TV,
1855         INTEL_PIPE_CRC_SOURCE_DP_B,
1856         INTEL_PIPE_CRC_SOURCE_DP_C,
1857         INTEL_PIPE_CRC_SOURCE_DP_D,
1858         INTEL_PIPE_CRC_SOURCE_AUTO,
1859         INTEL_PIPE_CRC_SOURCE_MAX,
1860 };
1861
1862 struct intel_pipe_crc_entry {
1863         uint32_t frame;
1864         uint32_t crc[5];
1865 };
1866
1867 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1868 struct intel_pipe_crc {
1869         spinlock_t lock;
1870         bool opened;            /* exclusive access to the result file */
1871         struct intel_pipe_crc_entry *entries;
1872         enum intel_pipe_crc_source source;
1873         int head, tail;
1874         wait_queue_head_t wq;
1875         int skipped;
1876 };
1877
1878 struct i915_frontbuffer_tracking {
1879         spinlock_t lock;
1880
1881         /*
1882          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1883          * scheduled flips.
1884          */
1885         unsigned busy_bits;
1886         unsigned flip_bits;
1887 };
1888
1889 struct i915_wa_reg {
1890         i915_reg_t addr;
1891         u32 value;
1892         /* bitmask representing WA bits */
1893         u32 mask;
1894 };
1895
1896 /*
1897  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1898  * allowing it for RCS as we don't foresee any requirement of having
1899  * a whitelist for other engines. When it is really required for
1900  * other engines then the limit need to be increased.
1901  */
1902 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1903
1904 struct i915_workarounds {
1905         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1906         u32 count;
1907         u32 hw_whitelist_count[I915_NUM_ENGINES];
1908 };
1909
1910 struct i915_virtual_gpu {
1911         bool active;
1912 };
1913
1914 /* used in computing the new watermarks state */
1915 struct intel_wm_config {
1916         unsigned int num_pipes_active;
1917         bool sprites_enabled;
1918         bool sprites_scaled;
1919 };
1920
1921 struct i915_oa_format {
1922         u32 format;
1923         int size;
1924 };
1925
1926 struct i915_oa_reg {
1927         i915_reg_t addr;
1928         u32 value;
1929 };
1930
1931 struct i915_perf_stream;
1932
1933 /**
1934  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1935  */
1936 struct i915_perf_stream_ops {
1937         /**
1938          * @enable: Enables the collection of HW samples, either in response to
1939          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1940          * without `I915_PERF_FLAG_DISABLED`.
1941          */
1942         void (*enable)(struct i915_perf_stream *stream);
1943
1944         /**
1945          * @disable: Disables the collection of HW samples, either in response
1946          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1947          * the stream.
1948          */
1949         void (*disable)(struct i915_perf_stream *stream);
1950
1951         /**
1952          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1953          * once there is something ready to read() for the stream
1954          */
1955         void (*poll_wait)(struct i915_perf_stream *stream,
1956                           struct file *file,
1957                           poll_table *wait);
1958
1959         /**
1960          * @wait_unlocked: For handling a blocking read, wait until there is
1961          * something to ready to read() for the stream. E.g. wait on the same
1962          * wait queue that would be passed to poll_wait().
1963          */
1964         int (*wait_unlocked)(struct i915_perf_stream *stream);
1965
1966         /**
1967          * @read: Copy buffered metrics as records to userspace
1968          * **buf**: the userspace, destination buffer
1969          * **count**: the number of bytes to copy, requested by userspace
1970          * **offset**: zero at the start of the read, updated as the read
1971          * proceeds, it represents how many bytes have been copied so far and
1972          * the buffer offset for copying the next record.
1973          *
1974          * Copy as many buffered i915 perf samples and records for this stream
1975          * to userspace as will fit in the given buffer.
1976          *
1977          * Only write complete records; returning -%ENOSPC if there isn't room
1978          * for a complete record.
1979          *
1980          * Return any error condition that results in a short read such as
1981          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1982          * returning to userspace.
1983          */
1984         int (*read)(struct i915_perf_stream *stream,
1985                     char __user *buf,
1986                     size_t count,
1987                     size_t *offset);
1988
1989         /**
1990          * @destroy: Cleanup any stream specific resources.
1991          *
1992          * The stream will always be disabled before this is called.
1993          */
1994         void (*destroy)(struct i915_perf_stream *stream);
1995 };
1996
1997 /**
1998  * struct i915_perf_stream - state for a single open stream FD
1999  */
2000 struct i915_perf_stream {
2001         /**
2002          * @dev_priv: i915 drm device
2003          */
2004         struct drm_i915_private *dev_priv;
2005
2006         /**
2007          * @link: Links the stream into ``&drm_i915_private->streams``
2008          */
2009         struct list_head link;
2010
2011         /**
2012          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2013          * properties given when opening a stream, representing the contents
2014          * of a single sample as read() by userspace.
2015          */
2016         u32 sample_flags;
2017
2018         /**
2019          * @sample_size: Considering the configured contents of a sample
2020          * combined with the required header size, this is the total size
2021          * of a single sample record.
2022          */
2023         int sample_size;
2024
2025         /**
2026          * @ctx: %NULL if measuring system-wide across all contexts or a
2027          * specific context that is being monitored.
2028          */
2029         struct i915_gem_context *ctx;
2030
2031         /**
2032          * @enabled: Whether the stream is currently enabled, considering
2033          * whether the stream was opened in a disabled state and based
2034          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2035          */
2036         bool enabled;
2037
2038         /**
2039          * @ops: The callbacks providing the implementation of this specific
2040          * type of configured stream.
2041          */
2042         const struct i915_perf_stream_ops *ops;
2043 };
2044
2045 /**
2046  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2047  */
2048 struct i915_oa_ops {
2049         /**
2050          * @init_oa_buffer: Resets the head and tail pointers of the
2051          * circular buffer for periodic OA reports.
2052          *
2053          * Called when first opening a stream for OA metrics, but also may be
2054          * called in response to an OA buffer overflow or other error
2055          * condition.
2056          *
2057          * Note it may be necessary to clear the full OA buffer here as part of
2058          * maintaining the invariable that new reports must be written to
2059          * zeroed memory for us to be able to reliable detect if an expected
2060          * report has not yet landed in memory.  (At least on Haswell the OA
2061          * buffer tail pointer is not synchronized with reports being visible
2062          * to the CPU)
2063          */
2064         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2065
2066         /**
2067          * @enable_metric_set: Applies any MUX configuration to set up the
2068          * Boolean and Custom (B/C) counters that are part of the counter
2069          * reports being sampled. May apply system constraints such as
2070          * disabling EU clock gating as required.
2071          */
2072         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2073
2074         /**
2075          * @disable_metric_set: Remove system constraints associated with using
2076          * the OA unit.
2077          */
2078         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2079
2080         /**
2081          * @oa_enable: Enable periodic sampling
2082          */
2083         void (*oa_enable)(struct drm_i915_private *dev_priv);
2084
2085         /**
2086          * @oa_disable: Disable periodic sampling
2087          */
2088         void (*oa_disable)(struct drm_i915_private *dev_priv);
2089
2090         /**
2091          * @read: Copy data from the circular OA buffer into a given userspace
2092          * buffer.
2093          */
2094         int (*read)(struct i915_perf_stream *stream,
2095                     char __user *buf,
2096                     size_t count,
2097                     size_t *offset);
2098
2099         /**
2100          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2101          *
2102          * This is either called via fops or the poll check hrtimer (atomic
2103          * ctx) without any locks taken.
2104          *
2105          * It's safe to read OA config state here unlocked, assuming that this
2106          * is only called while the stream is enabled, while the global OA
2107          * configuration can't be modified.
2108          *
2109          * Efficiency is more important than avoiding some false positives
2110          * here, which will be handled gracefully - likely resulting in an
2111          * %EAGAIN error for userspace.
2112          */
2113         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2114 };
2115
2116 struct intel_cdclk_state {
2117         unsigned int cdclk, vco, ref;
2118 };
2119
2120 struct drm_i915_private {
2121         struct drm_device drm;
2122
2123         struct kmem_cache *objects;
2124         struct kmem_cache *vmas;
2125         struct kmem_cache *requests;
2126         struct kmem_cache *dependencies;
2127
2128         const struct intel_device_info info;
2129
2130         void __iomem *regs;
2131
2132         struct intel_uncore uncore;
2133
2134         struct i915_virtual_gpu vgpu;
2135
2136         struct intel_gvt *gvt;
2137
2138         struct intel_huc huc;
2139         struct intel_guc guc;
2140
2141         struct intel_csr csr;
2142
2143         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2144
2145         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2146          * controller on different i2c buses. */
2147         struct mutex gmbus_mutex;
2148
2149         /**
2150          * Base address of the gmbus and gpio block.
2151          */
2152         uint32_t gpio_mmio_base;
2153
2154         /* MMIO base address for MIPI regs */
2155         uint32_t mipi_mmio_base;
2156
2157         uint32_t psr_mmio_base;
2158
2159         uint32_t pps_mmio_base;
2160
2161         wait_queue_head_t gmbus_wait_queue;
2162
2163         struct pci_dev *bridge_dev;
2164         struct i915_gem_context *kernel_context;
2165         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2166         struct i915_vma *semaphore;
2167
2168         struct drm_dma_handle *status_page_dmah;
2169         struct resource mch_res;
2170
2171         /* protects the irq masks */
2172         spinlock_t irq_lock;
2173
2174         /* protects the mmio flip data */
2175         spinlock_t mmio_flip_lock;
2176
2177         bool display_irqs_enabled;
2178
2179         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2180         struct pm_qos_request pm_qos;
2181
2182         /* Sideband mailbox protection */
2183         struct mutex sb_lock;
2184
2185         /** Cached value of IMR to avoid reads in updating the bitfield */
2186         union {
2187                 u32 irq_mask;
2188                 u32 de_irq_mask[I915_MAX_PIPES];
2189         };
2190         u32 gt_irq_mask;
2191         u32 pm_imr;
2192         u32 pm_ier;
2193         u32 pm_rps_events;
2194         u32 pm_guc_events;
2195         u32 pipestat_irq_mask[I915_MAX_PIPES];
2196
2197         struct i915_hotplug hotplug;
2198         struct intel_fbc fbc;
2199         struct i915_drrs drrs;
2200         struct intel_opregion opregion;
2201         struct intel_vbt_data vbt;
2202
2203         bool preserve_bios_swizzle;
2204
2205         /* overlay */
2206         struct intel_overlay *overlay;
2207
2208         /* backlight registers and fields in struct intel_panel */
2209         struct mutex backlight_lock;
2210
2211         /* LVDS info */
2212         bool no_aux_handshake;
2213
2214         /* protects panel power sequencer state */
2215         struct mutex pps_mutex;
2216
2217         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2218         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2219
2220         unsigned int fsb_freq, mem_freq, is_ddr3;
2221         unsigned int skl_preferred_vco_freq;
2222         unsigned int max_cdclk_freq;
2223
2224         unsigned int max_dotclk_freq;
2225         unsigned int rawclk_freq;
2226         unsigned int hpll_freq;
2227         unsigned int czclk_freq;
2228
2229         struct {
2230                 /*
2231                  * The current logical cdclk state.
2232                  * See intel_atomic_state.cdclk.logical
2233                  *
2234                  * For reading holding any crtc lock is sufficient,
2235                  * for writing must hold all of them.
2236                  */
2237                 struct intel_cdclk_state logical;
2238                 /*
2239                  * The current actual cdclk state.
2240                  * See intel_atomic_state.cdclk.actual
2241                  */
2242                 struct intel_cdclk_state actual;
2243                 /* The current hardware cdclk state */
2244                 struct intel_cdclk_state hw;
2245         } cdclk;
2246
2247         /**
2248          * wq - Driver workqueue for GEM.
2249          *
2250          * NOTE: Work items scheduled here are not allowed to grab any modeset
2251          * locks, for otherwise the flushing done in the pageflip code will
2252          * result in deadlocks.
2253          */
2254         struct workqueue_struct *wq;
2255
2256         /* Display functions */
2257         struct drm_i915_display_funcs display;
2258
2259         /* PCH chipset type */
2260         enum intel_pch pch_type;
2261         unsigned short pch_id;
2262
2263         unsigned long quirks;
2264
2265         enum modeset_restore modeset_restore;
2266         struct mutex modeset_restore_lock;
2267         struct drm_atomic_state *modeset_restore_state;
2268         struct drm_modeset_acquire_ctx reset_ctx;
2269
2270         struct list_head vm_list; /* Global list of all address spaces */
2271         struct i915_ggtt ggtt; /* VM representing the global address space */
2272
2273         struct i915_gem_mm mm;
2274         DECLARE_HASHTABLE(mm_structs, 7);
2275         struct mutex mm_lock;
2276
2277         /* The hw wants to have a stable context identifier for the lifetime
2278          * of the context (for OA, PASID, faults, etc). This is limited
2279          * in execlists to 21 bits.
2280          */
2281         struct ida context_hw_ida;
2282 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2283
2284         /* Kernel Modesetting */
2285
2286         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2287         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2288         wait_queue_head_t pending_flip_queue;
2289
2290 #ifdef CONFIG_DEBUG_FS
2291         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2292 #endif
2293
2294         /* dpll and cdclk state is protected by connection_mutex */
2295         int num_shared_dpll;
2296         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2297         const struct intel_dpll_mgr *dpll_mgr;
2298
2299         /*
2300          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2301          * Must be global rather than per dpll, because on some platforms
2302          * plls share registers.
2303          */
2304         struct mutex dpll_lock;
2305
2306         unsigned int active_crtcs;
2307         unsigned int min_pixclk[I915_MAX_PIPES];
2308
2309         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2310
2311         struct i915_workarounds workarounds;
2312
2313         struct i915_frontbuffer_tracking fb_tracking;
2314
2315         struct intel_atomic_helper {
2316                 struct llist_head free_list;
2317                 struct work_struct free_work;
2318         } atomic_helper;
2319
2320         u16 orig_clock;
2321
2322         bool mchbar_need_disable;
2323
2324         struct intel_l3_parity l3_parity;
2325
2326         /* Cannot be determined by PCIID. You must always read a register. */
2327         u32 edram_cap;
2328
2329         /* gen6+ rps state */
2330         struct intel_gen6_power_mgmt rps;
2331
2332         /* ilk-only ips/rps state. Everything in here is protected by the global
2333          * mchdev_lock in intel_pm.c */
2334         struct intel_ilk_power_mgmt ips;
2335
2336         struct i915_power_domains power_domains;
2337
2338         struct i915_psr psr;
2339
2340         struct i915_gpu_error gpu_error;
2341
2342         struct drm_i915_gem_object *vlv_pctx;
2343
2344 #ifdef CONFIG_DRM_FBDEV_EMULATION
2345         /* list of fbdev register on this device */
2346         struct intel_fbdev *fbdev;
2347         struct work_struct fbdev_suspend_work;
2348 #endif
2349
2350         struct drm_property *broadcast_rgb_property;
2351         struct drm_property *force_audio_property;
2352
2353         /* hda/i915 audio component */
2354         struct i915_audio_component *audio_component;
2355         bool audio_component_registered;
2356         /**
2357          * av_mutex - mutex for audio/video sync
2358          *
2359          */
2360         struct mutex av_mutex;
2361
2362         struct list_head context_list;
2363
2364         u32 fdi_rx_config;
2365
2366         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2367         u32 chv_phy_control;
2368         /*
2369          * Shadows for CHV DPLL_MD regs to keep the state
2370          * checker somewhat working in the presence hardware
2371          * crappiness (can't read out DPLL_MD for pipes B & C).
2372          */
2373         u32 chv_dpll_md[I915_MAX_PIPES];
2374         u32 bxt_phy_grc;
2375
2376         u32 suspend_count;
2377         bool suspended_to_idle;
2378         struct i915_suspend_saved_registers regfile;
2379         struct vlv_s0ix_state vlv_s0ix_state;
2380
2381         enum {
2382                 I915_SAGV_UNKNOWN = 0,
2383                 I915_SAGV_DISABLED,
2384                 I915_SAGV_ENABLED,
2385                 I915_SAGV_NOT_CONTROLLED
2386         } sagv_status;
2387
2388         struct {
2389                 /*
2390                  * Raw watermark latency values:
2391                  * in 0.1us units for WM0,
2392                  * in 0.5us units for WM1+.
2393                  */
2394                 /* primary */
2395                 uint16_t pri_latency[5];
2396                 /* sprite */
2397                 uint16_t spr_latency[5];
2398                 /* cursor */
2399                 uint16_t cur_latency[5];
2400                 /*
2401                  * Raw watermark memory latency values
2402                  * for SKL for all 8 levels
2403                  * in 1us units.
2404                  */
2405                 uint16_t skl_latency[8];
2406
2407                 /* current hardware state */
2408                 union {
2409                         struct ilk_wm_values hw;
2410                         struct skl_wm_values skl_hw;
2411                         struct vlv_wm_values vlv;
2412                 };
2413
2414                 uint8_t max_level;
2415
2416                 /*
2417                  * Should be held around atomic WM register writing; also
2418                  * protects * intel_crtc->wm.active and
2419                  * cstate->wm.need_postvbl_update.
2420                  */
2421                 struct mutex wm_mutex;
2422
2423                 /*
2424                  * Set during HW readout of watermarks/DDB.  Some platforms
2425                  * need to know when we're still using BIOS-provided values
2426                  * (which we don't fully trust).
2427                  */
2428                 bool distrust_bios_wm;
2429         } wm;
2430
2431         struct i915_runtime_pm pm;
2432
2433         struct {
2434                 bool initialized;
2435
2436                 struct kobject *metrics_kobj;
2437                 struct ctl_table_header *sysctl_header;
2438
2439                 struct mutex lock;
2440                 struct list_head streams;
2441
2442                 spinlock_t hook_lock;
2443
2444                 struct {
2445                         struct i915_perf_stream *exclusive_stream;
2446
2447                         u32 specific_ctx_id;
2448
2449                         struct hrtimer poll_check_timer;
2450                         wait_queue_head_t poll_wq;
2451                         bool pollin;
2452
2453                         bool periodic;
2454                         int period_exponent;
2455                         int timestamp_frequency;
2456
2457                         int tail_margin;
2458
2459                         int metrics_set;
2460
2461                         const struct i915_oa_reg *mux_regs;
2462                         int mux_regs_len;
2463                         const struct i915_oa_reg *b_counter_regs;
2464                         int b_counter_regs_len;
2465
2466                         struct {
2467                                 struct i915_vma *vma;
2468                                 u8 *vaddr;
2469                                 int format;
2470                                 int format_size;
2471                         } oa_buffer;
2472
2473                         u32 gen7_latched_oastatus1;
2474
2475                         struct i915_oa_ops ops;
2476                         const struct i915_oa_format *oa_formats;
2477                         int n_builtin_sets;
2478                 } oa;
2479         } perf;
2480
2481         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2482         struct {
2483                 void (*resume)(struct drm_i915_private *);
2484                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2485
2486                 struct list_head timelines;
2487                 struct i915_gem_timeline global_timeline;
2488                 u32 active_requests;
2489
2490                 /**
2491                  * Is the GPU currently considered idle, or busy executing
2492                  * userspace requests? Whilst idle, we allow runtime power
2493                  * management to power down the hardware and display clocks.
2494                  * In order to reduce the effect on performance, there
2495                  * is a slight delay before we do so.
2496                  */
2497                 bool awake;
2498
2499                 /**
2500                  * We leave the user IRQ off as much as possible,
2501                  * but this means that requests will finish and never
2502                  * be retired once the system goes idle. Set a timer to
2503                  * fire periodically while the ring is running. When it
2504                  * fires, go retire requests.
2505                  */
2506                 struct delayed_work retire_work;
2507
2508                 /**
2509                  * When we detect an idle GPU, we want to turn on
2510                  * powersaving features. So once we see that there
2511                  * are no more requests outstanding and no more
2512                  * arrive within a small period of time, we fire
2513                  * off the idle_work.
2514                  */
2515                 struct delayed_work idle_work;
2516
2517                 ktime_t last_init_time;
2518         } gt;
2519
2520         /* perform PHY state sanity checks? */
2521         bool chv_phy_assert[2];
2522
2523         bool ipc_enabled;
2524
2525         /* Used to save the pipe-to-encoder mapping for audio */
2526         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2527
2528         /* necessary resource sharing with HDMI LPE audio driver. */
2529         struct {
2530                 struct platform_device *platdev;
2531                 int     irq;
2532         } lpe_audio;
2533
2534         /*
2535          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2536          * will be rejected. Instead look for a better place.
2537          */
2538 };
2539
2540 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2541 {
2542         return container_of(dev, struct drm_i915_private, drm);
2543 }
2544
2545 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2546 {
2547         return to_i915(dev_get_drvdata(kdev));
2548 }
2549
2550 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2551 {
2552         return container_of(guc, struct drm_i915_private, guc);
2553 }
2554
2555 static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2556 {
2557         return container_of(huc, struct drm_i915_private, huc);
2558 }
2559
2560 /* Simple iterator over all initialised engines */
2561 #define for_each_engine(engine__, dev_priv__, id__) \
2562         for ((id__) = 0; \
2563              (id__) < I915_NUM_ENGINES; \
2564              (id__)++) \
2565                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2566
2567 /* Iterator over subset of engines selected by mask */
2568 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2569         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2570              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2571
2572 enum hdmi_force_audio {
2573         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2574         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2575         HDMI_AUDIO_AUTO,                /* trust EDID */
2576         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2577 };
2578
2579 #define I915_GTT_OFFSET_NONE ((u32)-1)
2580
2581 /*
2582  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2583  * considered to be the frontbuffer for the given plane interface-wise. This
2584  * doesn't mean that the hw necessarily already scans it out, but that any
2585  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2586  *
2587  * We have one bit per pipe and per scanout plane type.
2588  */
2589 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2590 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2591 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2592         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2593 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2594         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2595 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2596         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2597 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2598         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2599 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2600         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2601
2602 /*
2603  * Optimised SGL iterator for GEM objects
2604  */
2605 static __always_inline struct sgt_iter {
2606         struct scatterlist *sgp;
2607         union {
2608                 unsigned long pfn;
2609                 dma_addr_t dma;
2610         };
2611         unsigned int curr;
2612         unsigned int max;
2613 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2614         struct sgt_iter s = { .sgp = sgl };
2615
2616         if (s.sgp) {
2617                 s.max = s.curr = s.sgp->offset;
2618                 s.max += s.sgp->length;
2619                 if (dma)
2620                         s.dma = sg_dma_address(s.sgp);
2621                 else
2622                         s.pfn = page_to_pfn(sg_page(s.sgp));
2623         }
2624
2625         return s;
2626 }
2627
2628 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2629 {
2630         ++sg;
2631         if (unlikely(sg_is_chain(sg)))
2632                 sg = sg_chain_ptr(sg);
2633         return sg;
2634 }
2635
2636 /**
2637  * __sg_next - return the next scatterlist entry in a list
2638  * @sg:         The current sg entry
2639  *
2640  * Description:
2641  *   If the entry is the last, return NULL; otherwise, step to the next
2642  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2643  *   otherwise just return the pointer to the current element.
2644  **/
2645 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2646 {
2647 #ifdef CONFIG_DEBUG_SG
2648         BUG_ON(sg->sg_magic != SG_MAGIC);
2649 #endif
2650         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2651 }
2652
2653 /**
2654  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2655  * @__dmap:     DMA address (output)
2656  * @__iter:     'struct sgt_iter' (iterator state, internal)
2657  * @__sgt:      sg_table to iterate over (input)
2658  */
2659 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2660         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2661              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2662              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2663              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2664
2665 /**
2666  * for_each_sgt_page - iterate over the pages of the given sg_table
2667  * @__pp:       page pointer (output)
2668  * @__iter:     'struct sgt_iter' (iterator state, internal)
2669  * @__sgt:      sg_table to iterate over (input)
2670  */
2671 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2672         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2673              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2674               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2675              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2676              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2677
2678 static inline const struct intel_device_info *
2679 intel_info(const struct drm_i915_private *dev_priv)
2680 {
2681         return &dev_priv->info;
2682 }
2683
2684 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2685
2686 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2687 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2688
2689 #define REVID_FOREVER           0xff
2690 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2691
2692 #define GEN_FOREVER (0)
2693 /*
2694  * Returns true if Gen is in inclusive range [Start, End].
2695  *
2696  * Use GEN_FOREVER for unbound start and or end.
2697  */
2698 #define IS_GEN(dev_priv, s, e) ({ \
2699         unsigned int __s = (s), __e = (e); \
2700         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2701         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2702         if ((__s) != GEN_FOREVER) \
2703                 __s = (s) - 1; \
2704         if ((__e) == GEN_FOREVER) \
2705                 __e = BITS_PER_LONG - 1; \
2706         else \
2707                 __e = (e) - 1; \
2708         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2709 })
2710
2711 /*
2712  * Return true if revision is in range [since,until] inclusive.
2713  *
2714  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2715  */
2716 #define IS_REVID(p, since, until) \
2717         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2718
2719 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2720 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2721 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2722 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2723 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2724 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2725 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2726 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2727 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2728 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2729 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2730 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2731 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2732 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2733 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2734 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2735 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2736 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2737 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2738 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2739                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2740                                  INTEL_DEVID(dev_priv) == 0x015a)
2741 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2742 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2743 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2744 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2745 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2746 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2747 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2748 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2749 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2750 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2751                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2752 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2753                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2754                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2755                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2756 /* ULX machines are also considered ULT. */
2757 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2758                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2759 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2760                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2761 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2762                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2763 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2764                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2765 /* ULX machines are also considered ULT. */
2766 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2767                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2768 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2769                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2770                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2771                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2772                                  INTEL_DEVID(dev_priv) == 0x1926)
2773 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2774                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2775                                  INTEL_DEVID(dev_priv) == 0x191E)
2776 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2777                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2778                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2779                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2780                                  INTEL_DEVID(dev_priv) == 0x5926)
2781 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2782                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2783                                  INTEL_DEVID(dev_priv) == 0x591E)
2784 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2785                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2786 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2787                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2788
2789 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2790
2791 #define SKL_REVID_A0            0x0
2792 #define SKL_REVID_B0            0x1
2793 #define SKL_REVID_C0            0x2
2794 #define SKL_REVID_D0            0x3
2795 #define SKL_REVID_E0            0x4
2796 #define SKL_REVID_F0            0x5
2797 #define SKL_REVID_G0            0x6
2798 #define SKL_REVID_H0            0x7
2799
2800 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2801
2802 #define BXT_REVID_A0            0x0
2803 #define BXT_REVID_A1            0x1
2804 #define BXT_REVID_B0            0x3
2805 #define BXT_REVID_B_LAST        0x8
2806 #define BXT_REVID_C0            0x9
2807
2808 #define IS_BXT_REVID(dev_priv, since, until) \
2809         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2810
2811 #define KBL_REVID_A0            0x0
2812 #define KBL_REVID_B0            0x1
2813 #define KBL_REVID_C0            0x2
2814 #define KBL_REVID_D0            0x3
2815 #define KBL_REVID_E0            0x4
2816
2817 #define IS_KBL_REVID(dev_priv, since, until) \
2818         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2819
2820 #define GLK_REVID_A0            0x0
2821 #define GLK_REVID_A1            0x1
2822
2823 #define IS_GLK_REVID(dev_priv, since, until) \
2824         (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2825
2826 /*
2827  * The genX designation typically refers to the render engine, so render
2828  * capability related checks should use IS_GEN, while display and other checks
2829  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2830  * chips, etc.).
2831  */
2832 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2833 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2834 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2835 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2836 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2837 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2838 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2839 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2840
2841 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2842 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2843 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2844
2845 #define ENGINE_MASK(id) BIT(id)
2846 #define RENDER_RING     ENGINE_MASK(RCS)
2847 #define BSD_RING        ENGINE_MASK(VCS)
2848 #define BLT_RING        ENGINE_MASK(BCS)
2849 #define VEBOX_RING      ENGINE_MASK(VECS)
2850 #define BSD2_RING       ENGINE_MASK(VCS2)
2851 #define ALL_ENGINES     (~0)
2852
2853 #define HAS_ENGINE(dev_priv, id) \
2854         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2855
2856 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2857 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2858 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2859 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2860
2861 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2862 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2863 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2864 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2865                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2866
2867 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2868
2869 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2870 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2871                 ((dev_priv)->info.has_logical_ring_contexts)
2872 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2873 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2874 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2875
2876 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2877 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2878                 ((dev_priv)->info.overlay_needs_physical)
2879
2880 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2881 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2882
2883 /* WaRsDisableCoarsePowerGating:skl,bxt */
2884 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2885         (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2886
2887 /*
2888  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2889  * even when in MSI mode. This results in spurious interrupt warnings if the
2890  * legacy irq no. is shared with another device. The kernel then disables that
2891  * interrupt source and so prevents the other device from working properly.
2892  */
2893 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2894 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2895
2896 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2897  * rows, which changed the alignment requirements and fence programming.
2898  */
2899 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2900                                          !(IS_I915G(dev_priv) || \
2901                                          IS_I915GM(dev_priv)))
2902 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2903 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2904
2905 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2906 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2907 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2908
2909 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2910
2911 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2912
2913 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2914 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2915 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2916 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2917 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2918
2919 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2920
2921 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2922 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2923
2924 /*
2925  * For now, anything with a GuC requires uCode loading, and then supports
2926  * command submission once loaded. But these are logically independent
2927  * properties, so we have separate macros to test them.
2928  */
2929 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2930 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2931 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2932 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2933
2934 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2935
2936 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2937
2938 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2939 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2940 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2941 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2942 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2943 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2944 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2945 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2946 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2947 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2948 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2949 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2950
2951 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2952 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2953 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2954 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2955 #define HAS_PCH_LPT_LP(dev_priv) \
2956         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2957 #define HAS_PCH_LPT_H(dev_priv) \
2958         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2959 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2960 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2961 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2962 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2963
2964 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2965
2966 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2967
2968 /* DPF == dynamic parity feature */
2969 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2970 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2971                                  2 : HAS_L3_DPF(dev_priv))
2972
2973 #define GT_FREQUENCY_MULTIPLIER 50
2974 #define GEN9_FREQ_SCALER 3
2975
2976 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2977
2978 #include "i915_trace.h"
2979
2980 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2981 {
2982 #ifdef CONFIG_INTEL_IOMMU
2983         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2984                 return true;
2985 #endif
2986         return false;
2987 }
2988
2989 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2990                                 int enable_ppgtt);
2991
2992 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2993
2994 /* i915_drv.c */
2995 void __printf(3, 4)
2996 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2997               const char *fmt, ...);
2998
2999 #define i915_report_error(dev_priv, fmt, ...)                              \
3000         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3001
3002 #ifdef CONFIG_COMPAT
3003 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3004                               unsigned long arg);
3005 #else
3006 #define i915_compat_ioctl NULL
3007 #endif
3008 extern const struct dev_pm_ops i915_pm_ops;
3009
3010 extern int i915_driver_load(struct pci_dev *pdev,
3011                             const struct pci_device_id *ent);
3012 extern void i915_driver_unload(struct drm_device *dev);
3013 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3014 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
3015 extern void i915_reset(struct drm_i915_private *dev_priv);
3016 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
3017 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3018 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
3019 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3020 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3021 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3022 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
3023 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
3024
3025 int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
3026 int intel_engines_init(struct drm_i915_private *dev_priv);
3027
3028 /* intel_hotplug.c */
3029 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3030                            u32 pin_mask, u32 long_mask);
3031 void intel_hpd_init(struct drm_i915_private *dev_priv);
3032 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3033 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
3034 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
3035 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3036 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3037
3038 /* i915_irq.c */
3039 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3040 {
3041         unsigned long delay;
3042
3043         if (unlikely(!i915.enable_hangcheck))
3044                 return;
3045
3046         /* Don't continually defer the hangcheck so that it is always run at
3047          * least once after work has been scheduled on any ring. Otherwise,
3048          * we will ignore a hung ring if a second ring is kept busy.
3049          */
3050
3051         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3052         queue_delayed_work(system_long_wq,
3053                            &dev_priv->gpu_error.hangcheck_work, delay);
3054 }
3055
3056 __printf(3, 4)
3057 void i915_handle_error(struct drm_i915_private *dev_priv,
3058                        u32 engine_mask,
3059                        const char *fmt, ...);
3060
3061 extern void intel_irq_init(struct drm_i915_private *dev_priv);
3062 int intel_irq_install(struct drm_i915_private *dev_priv);
3063 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3064
3065 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3066 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
3067 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
3068 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
3069 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3070 extern void intel_uncore_suspend(struct drm_i915_private *dev_priv);
3071 extern void intel_uncore_resume_early(struct drm_i915_private *dev_priv);
3072 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
3073 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
3074                                 enum forcewake_domains domains);
3075 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
3076                                 enum forcewake_domains domains);
3077 /* Like above but the caller must manage the uncore.lock itself.
3078  * Must be used with I915_READ_FW and friends.
3079  */
3080 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3081                                         enum forcewake_domains domains);
3082 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3083                                         enum forcewake_domains domains);
3084 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3085
3086 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3087
3088 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3089                             i915_reg_t reg,
3090                             u32 mask,
3091                             u32 value,
3092                             unsigned int timeout_ms);
3093 int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3094                                  i915_reg_t reg,
3095                                  u32 mask,
3096                                  u32 value,
3097                                  unsigned int fast_timeout_us,
3098                                  unsigned int slow_timeout_ms,
3099                                  u32 *out_value);
3100 static inline
3101 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3102                                i915_reg_t reg,
3103                                u32 mask,
3104                                u32 value,
3105                                unsigned int timeout_ms)
3106 {
3107         return __intel_wait_for_register_fw(dev_priv, reg, mask, value,
3108                                             2, timeout_ms, NULL);
3109 }
3110
3111 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3112 {
3113         return dev_priv->gvt;
3114 }
3115
3116 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3117 {
3118         return dev_priv->vgpu.active;
3119 }
3120
3121 void
3122 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3123                      u32 status_mask);
3124
3125 void
3126 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3127                       u32 status_mask);
3128
3129 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3130 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3131 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3132                                    uint32_t mask,
3133                                    uint32_t bits);
3134 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3135                             uint32_t interrupt_mask,
3136                             uint32_t enabled_irq_mask);
3137 static inline void
3138 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3139 {
3140         ilk_update_display_irq(dev_priv, bits, bits);
3141 }
3142 static inline void
3143 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3144 {
3145         ilk_update_display_irq(dev_priv, bits, 0);
3146 }
3147 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3148                          enum pipe pipe,
3149                          uint32_t interrupt_mask,
3150                          uint32_t enabled_irq_mask);
3151 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3152                                        enum pipe pipe, uint32_t bits)
3153 {
3154         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3155 }
3156 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3157                                         enum pipe pipe, uint32_t bits)
3158 {
3159         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3160 }
3161 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3162                                   uint32_t interrupt_mask,
3163                                   uint32_t enabled_irq_mask);
3164 static inline void
3165 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3166 {
3167         ibx_display_interrupt_update(dev_priv, bits, bits);
3168 }
3169 static inline void
3170 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3171 {
3172         ibx_display_interrupt_update(dev_priv, bits, 0);
3173 }
3174
3175 /* i915_gem.c */
3176 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3177                           struct drm_file *file_priv);
3178 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3179                          struct drm_file *file_priv);
3180 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3181                           struct drm_file *file_priv);
3182 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3183                         struct drm_file *file_priv);
3184 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3185                         struct drm_file *file_priv);
3186 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3187                               struct drm_file *file_priv);
3188 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3189                              struct drm_file *file_priv);
3190 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3191                         struct drm_file *file_priv);
3192 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3193                          struct drm_file *file_priv);
3194 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3195                         struct drm_file *file_priv);
3196 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3197                                struct drm_file *file);
3198 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3199                                struct drm_file *file);
3200 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3201                             struct drm_file *file_priv);
3202 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3203                            struct drm_file *file_priv);
3204 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3205                               struct drm_file *file_priv);
3206 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3207                               struct drm_file *file_priv);
3208 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3209 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3210                            struct drm_file *file);
3211 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3212                                 struct drm_file *file_priv);
3213 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3214                         struct drm_file *file_priv);
3215 void i915_gem_sanitize(struct drm_i915_private *i915);
3216 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3217 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3218 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3219 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3220 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3221
3222 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3223 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3224 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3225                          const struct drm_i915_gem_object_ops *ops);
3226 struct drm_i915_gem_object *
3227 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3228 struct drm_i915_gem_object *
3229 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3230                                  const void *data, size_t size);
3231 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3232 void i915_gem_free_object(struct drm_gem_object *obj);
3233
3234 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3235 {
3236         /* A single pass should suffice to release all the freed objects (along
3237          * most call paths) , but be a little more paranoid in that freeing
3238          * the objects does take a little amount of time, during which the rcu
3239          * callbacks could have added new objects into the freed list, and
3240          * armed the work again.
3241          */
3242         do {
3243                 rcu_barrier();
3244         } while (flush_work(&i915->mm.free_work));
3245 }
3246
3247 struct i915_vma * __must_check
3248 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3249                          const struct i915_ggtt_view *view,
3250                          u64 size,
3251                          u64 alignment,
3252                          u64 flags);
3253
3254 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3255 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3256
3257 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3258
3259 static inline int __sg_page_count(const struct scatterlist *sg)
3260 {
3261         return sg->length >> PAGE_SHIFT;
3262 }
3263
3264 struct scatterlist *
3265 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3266                        unsigned int n, unsigned int *offset);
3267
3268 struct page *
3269 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3270                          unsigned int n);
3271
3272 struct page *
3273 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3274                                unsigned int n);
3275
3276 dma_addr_t
3277 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3278                                 unsigned long n);
3279
3280 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3281                                  struct sg_table *pages);
3282 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3283
3284 static inline int __must_check
3285 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3286 {
3287         might_lock(&obj->mm.lock);
3288
3289         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3290                 return 0;
3291
3292         return __i915_gem_object_get_pages(obj);
3293 }
3294
3295 static inline void
3296 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3297 {
3298         GEM_BUG_ON(!obj->mm.pages);
3299
3300         atomic_inc(&obj->mm.pages_pin_count);
3301 }
3302
3303 static inline bool
3304 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3305 {
3306         return atomic_read(&obj->mm.pages_pin_count);
3307 }
3308
3309 static inline void
3310 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3311 {
3312         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3313         GEM_BUG_ON(!obj->mm.pages);
3314
3315         atomic_dec(&obj->mm.pages_pin_count);
3316 }
3317
3318 static inline void
3319 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3320 {
3321         __i915_gem_object_unpin_pages(obj);
3322 }
3323
3324 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3325         I915_MM_NORMAL = 0,
3326         I915_MM_SHRINKER
3327 };
3328
3329 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3330                                  enum i915_mm_subclass subclass);
3331 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3332
3333 enum i915_map_type {
3334         I915_MAP_WB = 0,
3335         I915_MAP_WC,
3336 };
3337
3338 /**
3339  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3340  * @obj: the object to map into kernel address space
3341  * @type: the type of mapping, used to select pgprot_t
3342  *
3343  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3344  * pages and then returns a contiguous mapping of the backing storage into
3345  * the kernel address space. Based on the @type of mapping, the PTE will be
3346  * set to either WriteBack or WriteCombine (via pgprot_t).
3347  *
3348  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3349  * mapping is no longer required.
3350  *
3351  * Returns the pointer through which to access the mapped object, or an
3352  * ERR_PTR() on error.
3353  */
3354 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3355                                            enum i915_map_type type);
3356
3357 /**
3358  * i915_gem_object_unpin_map - releases an earlier mapping
3359  * @obj: the object to unmap
3360  *
3361  * After pinning the object and mapping its pages, once you are finished
3362  * with your access, call i915_gem_object_unpin_map() to release the pin
3363  * upon the mapping. Once the pin count reaches zero, that mapping may be
3364  * removed.
3365  */
3366 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3367 {
3368         i915_gem_object_unpin_pages(obj);
3369 }
3370
3371 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3372                                     unsigned int *needs_clflush);
3373 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3374                                      unsigned int *needs_clflush);
3375 #define CLFLUSH_BEFORE  BIT(0)
3376 #define CLFLUSH_AFTER   BIT(1)
3377 #define CLFLUSH_FLAGS   (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3378
3379 static inline void
3380 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3381 {
3382         i915_gem_object_unpin_pages(obj);
3383 }
3384
3385 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3386 void i915_vma_move_to_active(struct i915_vma *vma,
3387                              struct drm_i915_gem_request *req,
3388                              unsigned int flags);
3389 int i915_gem_dumb_create(struct drm_file *file_priv,
3390                          struct drm_device *dev,
3391                          struct drm_mode_create_dumb *args);
3392 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3393                       uint32_t handle, uint64_t *offset);
3394 int i915_gem_mmap_gtt_version(void);
3395
3396 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3397                        struct drm_i915_gem_object *new,
3398                        unsigned frontbuffer_bits);
3399
3400 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3401
3402 struct drm_i915_gem_request *
3403 i915_gem_find_active_request(struct intel_engine_cs *engine);
3404
3405 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3406
3407 static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3408 {
3409         return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3410 }
3411
3412 static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3413 {
3414         return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3415 }
3416
3417 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3418 {
3419         return unlikely(test_bit(I915_WEDGED, &error->flags));
3420 }
3421
3422 static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3423 {
3424         return i915_reset_backoff(error) | i915_terminally_wedged(error);
3425 }
3426
3427 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3428 {
3429         return READ_ONCE(error->reset_count);
3430 }
3431
3432 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3433 void i915_gem_reset(struct drm_i915_private *dev_priv);
3434 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3435 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3436 bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3437
3438 void i915_gem_init_mmio(struct drm_i915_private *i915);
3439 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3440 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3441 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3442 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3443 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3444                            unsigned int flags);
3445 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3446 void i915_gem_resume(struct drm_i915_private *dev_priv);
3447 int i915_gem_fault(struct vm_fault *vmf);
3448 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3449                          unsigned int flags,
3450                          long timeout,
3451                          struct intel_rps_client *rps);
3452 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3453                                   unsigned int flags,
3454                                   int priority);
3455 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3456
3457 int __must_check
3458 i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3459 int __must_check
3460 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3461 int __must_check
3462 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3463 struct i915_vma * __must_check
3464 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3465                                      u32 alignment,
3466                                      const struct i915_ggtt_view *view);
3467 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3468 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3469                                 int align);
3470 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3471 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3472
3473 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3474                                     enum i915_cache_level cache_level);
3475
3476 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3477                                 struct dma_buf *dma_buf);
3478
3479 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3480                                 struct drm_gem_object *gem_obj, int flags);
3481
3482 static inline struct i915_hw_ppgtt *
3483 i915_vm_to_ppgtt(struct i915_address_space *vm)
3484 {
3485         return container_of(vm, struct i915_hw_ppgtt, base);
3486 }
3487
3488 /* i915_gem_fence_reg.c */
3489 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3490 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3491
3492 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3493 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3494
3495 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3496 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3497                                        struct sg_table *pages);
3498 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3499                                          struct sg_table *pages);
3500
3501 static inline struct i915_gem_context *
3502 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3503 {
3504         struct i915_gem_context *ctx;
3505
3506         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3507
3508         ctx = idr_find(&file_priv->context_idr, id);
3509         if (!ctx)
3510                 return ERR_PTR(-ENOENT);
3511
3512         return ctx;
3513 }
3514
3515 static inline struct i915_gem_context *
3516 i915_gem_context_get(struct i915_gem_context *ctx)
3517 {
3518         kref_get(&ctx->ref);
3519         return ctx;
3520 }
3521
3522 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3523 {
3524         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3525         kref_put(&ctx->ref, i915_gem_context_free);
3526 }
3527
3528 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3529 {
3530         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3531
3532         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3533                 mutex_unlock(lock);
3534 }
3535
3536 static inline struct intel_timeline *
3537 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3538                                  struct intel_engine_cs *engine)
3539 {
3540         struct i915_address_space *vm;
3541
3542         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3543         return &vm->timeline.engine[engine->id];
3544 }
3545
3546 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3547                          struct drm_file *file);
3548
3549 /* i915_gem_evict.c */
3550 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3551                                           u64 min_size, u64 alignment,
3552                                           unsigned cache_level,
3553                                           u64 start, u64 end,
3554                                           unsigned flags);
3555 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3556                                          struct drm_mm_node *node,
3557                                          unsigned int flags);
3558 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3559
3560 /* belongs in i915_gem_gtt.h */
3561 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3562 {
3563         wmb();
3564         if (INTEL_GEN(dev_priv) < 6)
3565                 intel_gtt_chipset_flush();
3566 }
3567
3568 /* i915_gem_stolen.c */
3569 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3570                                 struct drm_mm_node *node, u64 size,
3571                                 unsigned alignment);
3572 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3573                                          struct drm_mm_node *node, u64 size,
3574                                          unsigned alignment, u64 start,
3575                                          u64 end);
3576 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3577                                  struct drm_mm_node *node);
3578 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3579 void i915_gem_cleanup_stolen(struct drm_device *dev);
3580 struct drm_i915_gem_object *
3581 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3582 struct drm_i915_gem_object *
3583 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3584                                                u32 stolen_offset,
3585                                                u32 gtt_offset,
3586                                                u32 size);
3587
3588 /* i915_gem_internal.c */
3589 struct drm_i915_gem_object *
3590 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3591                                 phys_addr_t size);
3592
3593 /* i915_gem_shrinker.c */
3594 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3595                               unsigned long target,
3596                               unsigned flags);
3597 #define I915_SHRINK_PURGEABLE 0x1
3598 #define I915_SHRINK_UNBOUND 0x2
3599 #define I915_SHRINK_BOUND 0x4
3600 #define I915_SHRINK_ACTIVE 0x8
3601 #define I915_SHRINK_VMAPS 0x10
3602 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3603 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3604 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3605
3606
3607 /* i915_gem_tiling.c */
3608 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3609 {
3610         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3611
3612         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3613                 i915_gem_object_is_tiled(obj);
3614 }
3615
3616 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3617                         unsigned int tiling, unsigned int stride);
3618 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3619                              unsigned int tiling, unsigned int stride);
3620
3621 /* i915_debugfs.c */
3622 #ifdef CONFIG_DEBUG_FS
3623 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3624 int i915_debugfs_connector_add(struct drm_connector *connector);
3625 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3626 #else
3627 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3628 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3629 { return 0; }
3630 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3631 #endif
3632
3633 /* i915_gpu_error.c */
3634 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3635
3636 __printf(2, 3)
3637 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3638 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3639                             const struct i915_gpu_state *gpu);
3640 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3641                               struct drm_i915_private *i915,
3642                               size_t count, loff_t pos);
3643 static inline void i915_error_state_buf_release(
3644         struct drm_i915_error_state_buf *eb)
3645 {
3646         kfree(eb->buf);
3647 }
3648
3649 struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
3650 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3651                               u32 engine_mask,
3652                               const char *error_msg);
3653
3654 static inline struct i915_gpu_state *
3655 i915_gpu_state_get(struct i915_gpu_state *gpu)
3656 {
3657         kref_get(&gpu->ref);
3658         return gpu;
3659 }
3660
3661 void __i915_gpu_state_free(struct kref *kref);
3662 static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3663 {
3664         if (gpu)
3665                 kref_put(&gpu->ref, __i915_gpu_state_free);
3666 }
3667
3668 struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3669 void i915_reset_error_state(struct drm_i915_private *i915);
3670
3671 #else
3672
3673 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3674                                             u32 engine_mask,
3675                                             const char *error_msg)
3676 {
3677 }
3678
3679 static inline struct i915_gpu_state *
3680 i915_first_error_state(struct drm_i915_private *i915)
3681 {
3682         return NULL;
3683 }
3684
3685 static inline void i915_reset_error_state(struct drm_i915_private *i915)
3686 {
3687 }
3688
3689 #endif
3690
3691 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3692
3693 /* i915_cmd_parser.c */
3694 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3695 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3696 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3697 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3698                             struct drm_i915_gem_object *batch_obj,
3699                             struct drm_i915_gem_object *shadow_batch_obj,
3700                             u32 batch_start_offset,
3701                             u32 batch_len,
3702                             bool is_master);
3703
3704 /* i915_perf.c */
3705 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3706 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3707 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3708 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3709
3710 /* i915_suspend.c */
3711 extern int i915_save_state(struct drm_i915_private *dev_priv);
3712 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3713
3714 /* i915_sysfs.c */
3715 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3716 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3717
3718 /* intel_lpe_audio.c */
3719 int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3720 void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3721 void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3722 void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3723                             void *eld, int port, int pipe, int tmds_clk_speed,
3724                             bool dp_output, int link_rate);
3725
3726 /* intel_i2c.c */
3727 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3728 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3729 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3730                                      unsigned int pin);
3731
3732 extern struct i2c_adapter *
3733 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3734 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3735 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3736 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3737 {
3738         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3739 }
3740 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3741
3742 /* intel_bios.c */
3743 void intel_bios_init(struct drm_i915_private *dev_priv);
3744 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3745 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3746 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3747 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3748 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3749 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3750 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3751 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3752                                      enum port port);
3753 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3754                                 enum port port);
3755
3756
3757 /* intel_opregion.c */
3758 #ifdef CONFIG_ACPI
3759 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3760 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3761 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3762 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3763 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3764                                          bool enable);
3765 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3766                                          pci_power_t state);
3767 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3768 #else
3769 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3770 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3771 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3772 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3773 {
3774 }
3775 static inline int
3776 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3777 {
3778         return 0;
3779 }
3780 static inline int
3781 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3782 {
3783         return 0;
3784 }
3785 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3786 {
3787         return -ENODEV;
3788 }
3789 #endif
3790
3791 /* intel_acpi.c */
3792 #ifdef CONFIG_ACPI
3793 extern void intel_register_dsm_handler(void);
3794 extern void intel_unregister_dsm_handler(void);
3795 #else
3796 static inline void intel_register_dsm_handler(void) { return; }
3797 static inline void intel_unregister_dsm_handler(void) { return; }
3798 #endif /* CONFIG_ACPI */
3799
3800 /* intel_device_info.c */
3801 static inline struct intel_device_info *
3802 mkwrite_device_info(struct drm_i915_private *dev_priv)
3803 {
3804         return (struct intel_device_info *)&dev_priv->info;
3805 }
3806
3807 const char *intel_platform_name(enum intel_platform platform);
3808 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3809 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3810
3811 /* modesetting */
3812 extern void intel_modeset_init_hw(struct drm_device *dev);
3813 extern int intel_modeset_init(struct drm_device *dev);
3814 extern void intel_modeset_gem_init(struct drm_device *dev);
3815 extern void intel_modeset_cleanup(struct drm_device *dev);
3816 extern int intel_connector_register(struct drm_connector *);
3817 extern void intel_connector_unregister(struct drm_connector *);
3818 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3819                                        bool state);
3820 extern void intel_display_resume(struct drm_device *dev);
3821 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3822 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3823 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3824 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3825 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3826 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3827                                   bool enable);
3828
3829 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3830                         struct drm_file *file);
3831
3832 /* overlay */
3833 extern struct intel_overlay_error_state *
3834 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3835 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3836                                             struct intel_overlay_error_state *error);
3837
3838 extern struct intel_display_error_state *
3839 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3840 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3841                                             struct intel_display_error_state *error);
3842
3843 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3844 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3845 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3846                       u32 reply_mask, u32 reply, int timeout_base_ms);
3847
3848 /* intel_sideband.c */
3849 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3850 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3851 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3852 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3853 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3854 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3855 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3856 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3857 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3858 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3859 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3860 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3861 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3862 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3863                    enum intel_sbi_destination destination);
3864 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3865                      enum intel_sbi_destination destination);
3866 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3867 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3868
3869 /* intel_dpio_phy.c */
3870 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3871                              enum dpio_phy *phy, enum dpio_channel *ch);
3872 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3873                                   enum port port, u32 margin, u32 scale,
3874                                   u32 enable, u32 deemphasis);
3875 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3876 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3877 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3878                             enum dpio_phy phy);
3879 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3880                               enum dpio_phy phy);
3881 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3882                                              uint8_t lane_count);
3883 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3884                                      uint8_t lane_lat_optim_mask);
3885 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3886
3887 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3888                               u32 deemph_reg_value, u32 margin_reg_value,
3889                               bool uniq_trans_scale);
3890 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3891                               bool reset);
3892 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3893 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3894 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3895 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3896
3897 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3898                               u32 demph_reg_value, u32 preemph_reg_value,
3899                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3900 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3901 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3902 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3903
3904 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3905 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3906 u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3907                            const i915_reg_t reg);
3908
3909 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3910 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3911
3912 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3913 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3914 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3915 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3916
3917 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3918 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3919 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3920 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3921
3922 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3923  * will be implemented using 2 32-bit writes in an arbitrary order with
3924  * an arbitrary delay between them. This can cause the hardware to
3925  * act upon the intermediate value, possibly leading to corruption and
3926  * machine death. For this reason we do not support I915_WRITE64, or
3927  * dev_priv->uncore.funcs.mmio_writeq.
3928  *
3929  * When reading a 64-bit value as two 32-bit values, the delay may cause
3930  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3931  * occasionally a 64-bit register does not actualy support a full readq
3932  * and must be read using two 32-bit reads.
3933  *
3934  * You have been warned.
3935  */
3936 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3937
3938 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3939         u32 upper, lower, old_upper, loop = 0;                          \
3940         upper = I915_READ(upper_reg);                                   \
3941         do {                                                            \
3942                 old_upper = upper;                                      \
3943                 lower = I915_READ(lower_reg);                           \
3944                 upper = I915_READ(upper_reg);                           \
3945         } while (upper != old_upper && loop++ < 2);                     \
3946         (u64)upper << 32 | lower; })
3947
3948 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3949 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3950
3951 #define __raw_read(x, s) \
3952 static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3953                                              i915_reg_t reg) \
3954 { \
3955         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3956 }
3957
3958 #define __raw_write(x, s) \
3959 static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3960                                        i915_reg_t reg, uint##x##_t val) \
3961 { \
3962         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3963 }
3964 __raw_read(8, b)
3965 __raw_read(16, w)
3966 __raw_read(32, l)
3967 __raw_read(64, q)
3968
3969 __raw_write(8, b)
3970 __raw_write(16, w)
3971 __raw_write(32, l)
3972 __raw_write(64, q)
3973
3974 #undef __raw_read
3975 #undef __raw_write
3976
3977 /* These are untraced mmio-accessors that are only valid to be used inside
3978  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3979  * controlled.
3980  *
3981  * Think twice, and think again, before using these.
3982  *
3983  * As an example, these accessors can possibly be used between:
3984  *
3985  * spin_lock_irq(&dev_priv->uncore.lock);
3986  * intel_uncore_forcewake_get__locked();
3987  *
3988  * and
3989  *
3990  * intel_uncore_forcewake_put__locked();
3991  * spin_unlock_irq(&dev_priv->uncore.lock);
3992  *
3993  *
3994  * Note: some registers may not need forcewake held, so
3995  * intel_uncore_forcewake_{get,put} can be omitted, see
3996  * intel_uncore_forcewake_for_reg().
3997  *
3998  * Certain architectures will die if the same cacheline is concurrently accessed
3999  * by different clients (e.g. on Ivybridge). Access to registers should
4000  * therefore generally be serialised, by either the dev_priv->uncore.lock or
4001  * a more localised lock guarding all access to that bank of registers.
4002  */
4003 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4004 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
4005 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
4006 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4007
4008 /* "Broadcast RGB" property */
4009 #define INTEL_BROADCAST_RGB_AUTO 0
4010 #define INTEL_BROADCAST_RGB_FULL 1
4011 #define INTEL_BROADCAST_RGB_LIMITED 2
4012
4013 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
4014 {
4015         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4016                 return VLV_VGACNTRL;
4017         else if (INTEL_GEN(dev_priv) >= 5)
4018                 return CPU_VGACNTRL;
4019         else
4020                 return VGACNTRL;
4021 }
4022
4023 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4024 {
4025         unsigned long j = msecs_to_jiffies(m);
4026
4027         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4028 }
4029
4030 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4031 {
4032         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4033 }
4034
4035 static inline unsigned long
4036 timespec_to_jiffies_timeout(const struct timespec *value)
4037 {
4038         unsigned long j = timespec_to_jiffies(value);
4039
4040         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4041 }
4042
4043 /*
4044  * If you need to wait X milliseconds between events A and B, but event B
4045  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4046  * when event A happened, then just before event B you call this function and
4047  * pass the timestamp as the first argument, and X as the second argument.
4048  */
4049 static inline void
4050 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4051 {
4052         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
4053
4054         /*
4055          * Don't re-read the value of "jiffies" every time since it may change
4056          * behind our back and break the math.
4057          */
4058         tmp_jiffies = jiffies;
4059         target_jiffies = timestamp_jiffies +
4060                          msecs_to_jiffies_timeout(to_wait_ms);
4061
4062         if (time_after(target_jiffies, tmp_jiffies)) {
4063                 remaining_jiffies = target_jiffies - tmp_jiffies;
4064                 while (remaining_jiffies)
4065                         remaining_jiffies =
4066                             schedule_timeout_uninterruptible(remaining_jiffies);
4067         }
4068 }
4069
4070 static inline bool
4071 __i915_request_irq_complete(const struct drm_i915_gem_request *req)
4072 {
4073         struct intel_engine_cs *engine = req->engine;
4074         u32 seqno;
4075
4076         /* Note that the engine may have wrapped around the seqno, and
4077          * so our request->global_seqno will be ahead of the hardware,
4078          * even though it completed the request before wrapping. We catch
4079          * this by kicking all the waiters before resetting the seqno
4080          * in hardware, and also signal the fence.
4081          */
4082         if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4083                 return true;
4084
4085         /* The request was dequeued before we were awoken. We check after
4086          * inspecting the hw to confirm that this was the same request
4087          * that generated the HWS update. The memory barriers within
4088          * the request execution are sufficient to ensure that a check
4089          * after reading the value from hw matches this request.
4090          */
4091         seqno = i915_gem_request_global_seqno(req);
4092         if (!seqno)
4093                 return false;
4094
4095         /* Before we do the heavier coherent read of the seqno,
4096          * check the value (hopefully) in the CPU cacheline.
4097          */
4098         if (__i915_gem_request_completed(req, seqno))
4099                 return true;
4100
4101         /* Ensure our read of the seqno is coherent so that we
4102          * do not "miss an interrupt" (i.e. if this is the last
4103          * request and the seqno write from the GPU is not visible
4104          * by the time the interrupt fires, we will see that the
4105          * request is incomplete and go back to sleep awaiting
4106          * another interrupt that will never come.)
4107          *
4108          * Strictly, we only need to do this once after an interrupt,
4109          * but it is easier and safer to do it every time the waiter
4110          * is woken.
4111          */
4112         if (engine->irq_seqno_barrier &&
4113             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
4114                 struct intel_breadcrumbs *b = &engine->breadcrumbs;
4115
4116                 /* The ordering of irq_posted versus applying the barrier
4117                  * is crucial. The clearing of the current irq_posted must
4118                  * be visible before we perform the barrier operation,
4119                  * such that if a subsequent interrupt arrives, irq_posted
4120                  * is reasserted and our task rewoken (which causes us to
4121                  * do another __i915_request_irq_complete() immediately
4122                  * and reapply the barrier). Conversely, if the clear
4123                  * occurs after the barrier, then an interrupt that arrived
4124                  * whilst we waited on the barrier would not trigger a
4125                  * barrier on the next pass, and the read may not see the
4126                  * seqno update.
4127                  */
4128                 engine->irq_seqno_barrier(engine);
4129
4130                 /* If we consume the irq, but we are no longer the bottom-half,
4131                  * the real bottom-half may not have serialised their own
4132                  * seqno check with the irq-barrier (i.e. may have inspected
4133                  * the seqno before we believe it coherent since they see
4134                  * irq_posted == false but we are still running).
4135                  */
4136                 spin_lock_irq(&b->irq_lock);
4137                 if (b->irq_wait && b->irq_wait->tsk != current)
4138                         /* Note that if the bottom-half is changed as we
4139                          * are sending the wake-up, the new bottom-half will
4140                          * be woken by whomever made the change. We only have
4141                          * to worry about when we steal the irq-posted for
4142                          * ourself.
4143                          */
4144                         wake_up_process(b->irq_wait->tsk);
4145                 spin_unlock_irq(&b->irq_lock);
4146
4147                 if (__i915_gem_request_completed(req, seqno))
4148                         return true;
4149         }
4150
4151         return false;
4152 }
4153
4154 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4155 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4156
4157 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4158  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4159  * perform the operation. To check beforehand, pass in the parameters to
4160  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4161  * you only need to pass in the minor offsets, page-aligned pointers are
4162  * always valid.
4163  *
4164  * For just checking for SSE4.1, in the foreknowledge that the future use
4165  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4166  */
4167 #define i915_can_memcpy_from_wc(dst, src, len) \
4168         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4169
4170 #define i915_has_memcpy_from_wc() \
4171         i915_memcpy_from_wc(NULL, NULL, 0)
4172
4173 /* i915_mm.c */
4174 int remap_io_mapping(struct vm_area_struct *vma,
4175                      unsigned long addr, unsigned long pfn, unsigned long size,
4176                      struct io_mapping *iomap);
4177
4178 static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4179 {
4180         return (obj->cache_level != I915_CACHE_NONE ||
4181                 HAS_LLC(to_i915(obj->base.dev)));
4182 }
4183
4184 #endif