5066fd105512dcf43eda4d0b8d59cb9ee0ba851d
[platform/kernel/linux-exynos.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include <linux/acpi.h>
32 #include <drm/drmP.h>
33 #include <drm/i915_drm.h>
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #include <linux/console.h>
39 #include <linux/module.h>
40 #include <linux/pm_runtime.h>
41 #include <drm/drm_crtc_helper.h>
42
43 static struct drm_driver driver;
44
45 #define GEN_DEFAULT_PIPEOFFSETS \
46         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47                           PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49                            TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
50         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52 #define GEN_CHV_PIPEOFFSETS \
53         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54                           CHV_PIPE_C_OFFSET }, \
55         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56                            CHV_TRANSCODER_C_OFFSET, }, \
57         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58                              CHV_PALETTE_C_OFFSET }
59
60 #define CURSOR_OFFSETS \
61         .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63 #define IVB_CURSOR_OFFSETS \
64         .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
66 static const struct intel_device_info intel_i830_info = {
67         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
68         .has_overlay = 1, .overlay_needs_physical = 1,
69         .ring_mask = RENDER_RING,
70         GEN_DEFAULT_PIPEOFFSETS,
71         CURSOR_OFFSETS,
72 };
73
74 static const struct intel_device_info intel_845g_info = {
75         .gen = 2, .num_pipes = 1,
76         .has_overlay = 1, .overlay_needs_physical = 1,
77         .ring_mask = RENDER_RING,
78         GEN_DEFAULT_PIPEOFFSETS,
79         CURSOR_OFFSETS,
80 };
81
82 static const struct intel_device_info intel_i85x_info = {
83         .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
84         .cursor_needs_physical = 1,
85         .has_overlay = 1, .overlay_needs_physical = 1,
86         .has_fbc = 1,
87         .ring_mask = RENDER_RING,
88         GEN_DEFAULT_PIPEOFFSETS,
89         CURSOR_OFFSETS,
90 };
91
92 static const struct intel_device_info intel_i865g_info = {
93         .gen = 2, .num_pipes = 1,
94         .has_overlay = 1, .overlay_needs_physical = 1,
95         .ring_mask = RENDER_RING,
96         GEN_DEFAULT_PIPEOFFSETS,
97         CURSOR_OFFSETS,
98 };
99
100 static const struct intel_device_info intel_i915g_info = {
101         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
102         .has_overlay = 1, .overlay_needs_physical = 1,
103         .ring_mask = RENDER_RING,
104         GEN_DEFAULT_PIPEOFFSETS,
105         CURSOR_OFFSETS,
106 };
107 static const struct intel_device_info intel_i915gm_info = {
108         .gen = 3, .is_mobile = 1, .num_pipes = 2,
109         .cursor_needs_physical = 1,
110         .has_overlay = 1, .overlay_needs_physical = 1,
111         .supports_tv = 1,
112         .has_fbc = 1,
113         .ring_mask = RENDER_RING,
114         GEN_DEFAULT_PIPEOFFSETS,
115         CURSOR_OFFSETS,
116 };
117 static const struct intel_device_info intel_i945g_info = {
118         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
119         .has_overlay = 1, .overlay_needs_physical = 1,
120         .ring_mask = RENDER_RING,
121         GEN_DEFAULT_PIPEOFFSETS,
122         CURSOR_OFFSETS,
123 };
124 static const struct intel_device_info intel_i945gm_info = {
125         .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
126         .has_hotplug = 1, .cursor_needs_physical = 1,
127         .has_overlay = 1, .overlay_needs_physical = 1,
128         .supports_tv = 1,
129         .has_fbc = 1,
130         .ring_mask = RENDER_RING,
131         GEN_DEFAULT_PIPEOFFSETS,
132         CURSOR_OFFSETS,
133 };
134
135 static const struct intel_device_info intel_i965g_info = {
136         .gen = 4, .is_broadwater = 1, .num_pipes = 2,
137         .has_hotplug = 1,
138         .has_overlay = 1,
139         .ring_mask = RENDER_RING,
140         GEN_DEFAULT_PIPEOFFSETS,
141         CURSOR_OFFSETS,
142 };
143
144 static const struct intel_device_info intel_i965gm_info = {
145         .gen = 4, .is_crestline = 1, .num_pipes = 2,
146         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
147         .has_overlay = 1,
148         .supports_tv = 1,
149         .ring_mask = RENDER_RING,
150         GEN_DEFAULT_PIPEOFFSETS,
151         CURSOR_OFFSETS,
152 };
153
154 static const struct intel_device_info intel_g33_info = {
155         .gen = 3, .is_g33 = 1, .num_pipes = 2,
156         .need_gfx_hws = 1, .has_hotplug = 1,
157         .has_overlay = 1,
158         .ring_mask = RENDER_RING,
159         GEN_DEFAULT_PIPEOFFSETS,
160         CURSOR_OFFSETS,
161 };
162
163 static const struct intel_device_info intel_g45_info = {
164         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
165         .has_pipe_cxsr = 1, .has_hotplug = 1,
166         .ring_mask = RENDER_RING | BSD_RING,
167         GEN_DEFAULT_PIPEOFFSETS,
168         CURSOR_OFFSETS,
169 };
170
171 static const struct intel_device_info intel_gm45_info = {
172         .gen = 4, .is_g4x = 1, .num_pipes = 2,
173         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
174         .has_pipe_cxsr = 1, .has_hotplug = 1,
175         .supports_tv = 1,
176         .ring_mask = RENDER_RING | BSD_RING,
177         GEN_DEFAULT_PIPEOFFSETS,
178         CURSOR_OFFSETS,
179 };
180
181 static const struct intel_device_info intel_pineview_info = {
182         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
183         .need_gfx_hws = 1, .has_hotplug = 1,
184         .has_overlay = 1,
185         GEN_DEFAULT_PIPEOFFSETS,
186         CURSOR_OFFSETS,
187 };
188
189 static const struct intel_device_info intel_ironlake_d_info = {
190         .gen = 5, .num_pipes = 2,
191         .need_gfx_hws = 1, .has_hotplug = 1,
192         .ring_mask = RENDER_RING | BSD_RING,
193         GEN_DEFAULT_PIPEOFFSETS,
194         CURSOR_OFFSETS,
195 };
196
197 static const struct intel_device_info intel_ironlake_m_info = {
198         .gen = 5, .is_mobile = 1, .num_pipes = 2,
199         .need_gfx_hws = 1, .has_hotplug = 1,
200         .has_fbc = 1,
201         .ring_mask = RENDER_RING | BSD_RING,
202         GEN_DEFAULT_PIPEOFFSETS,
203         CURSOR_OFFSETS,
204 };
205
206 static const struct intel_device_info intel_sandybridge_d_info = {
207         .gen = 6, .num_pipes = 2,
208         .need_gfx_hws = 1, .has_hotplug = 1,
209         .has_fbc = 1,
210         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
211         .has_llc = 1,
212         GEN_DEFAULT_PIPEOFFSETS,
213         CURSOR_OFFSETS,
214 };
215
216 static const struct intel_device_info intel_sandybridge_m_info = {
217         .gen = 6, .is_mobile = 1, .num_pipes = 2,
218         .need_gfx_hws = 1, .has_hotplug = 1,
219         .has_fbc = 1,
220         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
221         .has_llc = 1,
222         GEN_DEFAULT_PIPEOFFSETS,
223         CURSOR_OFFSETS,
224 };
225
226 #define GEN7_FEATURES  \
227         .gen = 7, .num_pipes = 3, \
228         .need_gfx_hws = 1, .has_hotplug = 1, \
229         .has_fbc = 1, \
230         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
231         .has_llc = 1
232
233 static const struct intel_device_info intel_ivybridge_d_info = {
234         GEN7_FEATURES,
235         .is_ivybridge = 1,
236         GEN_DEFAULT_PIPEOFFSETS,
237         IVB_CURSOR_OFFSETS,
238 };
239
240 static const struct intel_device_info intel_ivybridge_m_info = {
241         GEN7_FEATURES,
242         .is_ivybridge = 1,
243         .is_mobile = 1,
244         GEN_DEFAULT_PIPEOFFSETS,
245         IVB_CURSOR_OFFSETS,
246 };
247
248 static const struct intel_device_info intel_ivybridge_q_info = {
249         GEN7_FEATURES,
250         .is_ivybridge = 1,
251         .num_pipes = 0, /* legal, last one wins */
252         GEN_DEFAULT_PIPEOFFSETS,
253         IVB_CURSOR_OFFSETS,
254 };
255
256 static const struct intel_device_info intel_valleyview_m_info = {
257         GEN7_FEATURES,
258         .is_mobile = 1,
259         .num_pipes = 2,
260         .is_valleyview = 1,
261         .display_mmio_offset = VLV_DISPLAY_BASE,
262         .has_fbc = 0, /* legal, last one wins */
263         .has_llc = 0, /* legal, last one wins */
264         GEN_DEFAULT_PIPEOFFSETS,
265         CURSOR_OFFSETS,
266 };
267
268 static const struct intel_device_info intel_valleyview_d_info = {
269         GEN7_FEATURES,
270         .num_pipes = 2,
271         .is_valleyview = 1,
272         .display_mmio_offset = VLV_DISPLAY_BASE,
273         .has_fbc = 0, /* legal, last one wins */
274         .has_llc = 0, /* legal, last one wins */
275         GEN_DEFAULT_PIPEOFFSETS,
276         CURSOR_OFFSETS,
277 };
278
279 static const struct intel_device_info intel_haswell_d_info = {
280         GEN7_FEATURES,
281         .is_haswell = 1,
282         .has_ddi = 1,
283         .has_fpga_dbg = 1,
284         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
285         GEN_DEFAULT_PIPEOFFSETS,
286         IVB_CURSOR_OFFSETS,
287 };
288
289 static const struct intel_device_info intel_haswell_m_info = {
290         GEN7_FEATURES,
291         .is_haswell = 1,
292         .is_mobile = 1,
293         .has_ddi = 1,
294         .has_fpga_dbg = 1,
295         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
296         GEN_DEFAULT_PIPEOFFSETS,
297         IVB_CURSOR_OFFSETS,
298 };
299
300 static const struct intel_device_info intel_broadwell_d_info = {
301         .gen = 8, .num_pipes = 3,
302         .need_gfx_hws = 1, .has_hotplug = 1,
303         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304         .has_llc = 1,
305         .has_ddi = 1,
306         .has_fpga_dbg = 1,
307         .has_fbc = 1,
308         GEN_DEFAULT_PIPEOFFSETS,
309         IVB_CURSOR_OFFSETS,
310 };
311
312 static const struct intel_device_info intel_broadwell_m_info = {
313         .gen = 8, .is_mobile = 1, .num_pipes = 3,
314         .need_gfx_hws = 1, .has_hotplug = 1,
315         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316         .has_llc = 1,
317         .has_ddi = 1,
318         .has_fpga_dbg = 1,
319         .has_fbc = 1,
320         GEN_DEFAULT_PIPEOFFSETS,
321         IVB_CURSOR_OFFSETS,
322 };
323
324 static const struct intel_device_info intel_broadwell_gt3d_info = {
325         .gen = 8, .num_pipes = 3,
326         .need_gfx_hws = 1, .has_hotplug = 1,
327         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
328         .has_llc = 1,
329         .has_ddi = 1,
330         .has_fpga_dbg = 1,
331         .has_fbc = 1,
332         GEN_DEFAULT_PIPEOFFSETS,
333         IVB_CURSOR_OFFSETS,
334 };
335
336 static const struct intel_device_info intel_broadwell_gt3m_info = {
337         .gen = 8, .is_mobile = 1, .num_pipes = 3,
338         .need_gfx_hws = 1, .has_hotplug = 1,
339         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
340         .has_llc = 1,
341         .has_ddi = 1,
342         .has_fpga_dbg = 1,
343         .has_fbc = 1,
344         GEN_DEFAULT_PIPEOFFSETS,
345         IVB_CURSOR_OFFSETS,
346 };
347
348 static const struct intel_device_info intel_cherryview_info = {
349         .is_preliminary = 1,
350         .gen = 8, .num_pipes = 3,
351         .need_gfx_hws = 1, .has_hotplug = 1,
352         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353         .is_valleyview = 1,
354         .display_mmio_offset = VLV_DISPLAY_BASE,
355         GEN_CHV_PIPEOFFSETS,
356         CURSOR_OFFSETS,
357 };
358
359 static const struct intel_device_info intel_skylake_info = {
360         .is_preliminary = 1,
361         .is_skylake = 1,
362         .gen = 9, .num_pipes = 3,
363         .need_gfx_hws = 1, .has_hotplug = 1,
364         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365         .has_llc = 1,
366         .has_ddi = 1,
367         .has_fbc = 1,
368         GEN_DEFAULT_PIPEOFFSETS,
369         IVB_CURSOR_OFFSETS,
370 };
371
372 /*
373  * Make sure any device matches here are from most specific to most
374  * general.  For example, since the Quanta match is based on the subsystem
375  * and subvendor IDs, we need it to come before the more general IVB
376  * PCI ID matches, otherwise we'll use the wrong info struct above.
377  */
378 #define INTEL_PCI_IDS \
379         INTEL_I830_IDS(&intel_i830_info),       \
380         INTEL_I845G_IDS(&intel_845g_info),      \
381         INTEL_I85X_IDS(&intel_i85x_info),       \
382         INTEL_I865G_IDS(&intel_i865g_info),     \
383         INTEL_I915G_IDS(&intel_i915g_info),     \
384         INTEL_I915GM_IDS(&intel_i915gm_info),   \
385         INTEL_I945G_IDS(&intel_i945g_info),     \
386         INTEL_I945GM_IDS(&intel_i945gm_info),   \
387         INTEL_I965G_IDS(&intel_i965g_info),     \
388         INTEL_G33_IDS(&intel_g33_info),         \
389         INTEL_I965GM_IDS(&intel_i965gm_info),   \
390         INTEL_GM45_IDS(&intel_gm45_info),       \
391         INTEL_G45_IDS(&intel_g45_info),         \
392         INTEL_PINEVIEW_IDS(&intel_pineview_info),       \
393         INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),   \
394         INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),   \
395         INTEL_SNB_D_IDS(&intel_sandybridge_d_info),     \
396         INTEL_SNB_M_IDS(&intel_sandybridge_m_info),     \
397         INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
398         INTEL_IVB_M_IDS(&intel_ivybridge_m_info),       \
399         INTEL_IVB_D_IDS(&intel_ivybridge_d_info),       \
400         INTEL_HSW_D_IDS(&intel_haswell_d_info), \
401         INTEL_HSW_M_IDS(&intel_haswell_m_info), \
402         INTEL_VLV_M_IDS(&intel_valleyview_m_info),      \
403         INTEL_VLV_D_IDS(&intel_valleyview_d_info),      \
404         INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),   \
405         INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),   \
406         INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
407         INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
408         INTEL_CHV_IDS(&intel_cherryview_info),  \
409         INTEL_SKL_IDS(&intel_skylake_info)
410
411 static const struct pci_device_id pciidlist[] = {               /* aka */
412         INTEL_PCI_IDS,
413         {0, 0, 0}
414 };
415
416 #if defined(CONFIG_DRM_I915_KMS)
417 MODULE_DEVICE_TABLE(pci, pciidlist);
418 #endif
419
420 void intel_detect_pch(struct drm_device *dev)
421 {
422         struct drm_i915_private *dev_priv = dev->dev_private;
423         struct pci_dev *pch = NULL;
424
425         /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
426          * (which really amounts to a PCH but no South Display).
427          */
428         if (INTEL_INFO(dev)->num_pipes == 0) {
429                 dev_priv->pch_type = PCH_NOP;
430                 return;
431         }
432
433         /*
434          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435          * make graphics device passthrough work easy for VMM, that only
436          * need to expose ISA bridge to let driver know the real hardware
437          * underneath. This is a requirement from virtualization team.
438          *
439          * In some virtualized environments (e.g. XEN), there is irrelevant
440          * ISA bridge in the system. To work reliably, we should scan trhough
441          * all the ISA bridge devices and check for the first match, instead
442          * of only checking the first one.
443          */
444         while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
445                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
446                         unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
447                         dev_priv->pch_id = id;
448
449                         if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
450                                 dev_priv->pch_type = PCH_IBX;
451                                 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
452                                 WARN_ON(!IS_GEN5(dev));
453                         } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
454                                 dev_priv->pch_type = PCH_CPT;
455                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
456                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
457                         } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
458                                 /* PantherPoint is CPT compatible */
459                                 dev_priv->pch_type = PCH_CPT;
460                                 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
461                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
462                         } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463                                 dev_priv->pch_type = PCH_LPT;
464                                 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
465                                 WARN_ON(!IS_HASWELL(dev));
466                                 WARN_ON(IS_HSW_ULT(dev));
467                         } else if (IS_BROADWELL(dev)) {
468                                 dev_priv->pch_type = PCH_LPT;
469                                 dev_priv->pch_id =
470                                         INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
471                                 DRM_DEBUG_KMS("This is Broadwell, assuming "
472                                               "LynxPoint LP PCH\n");
473                         } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
474                                 dev_priv->pch_type = PCH_LPT;
475                                 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
476                                 WARN_ON(!IS_HASWELL(dev));
477                                 WARN_ON(!IS_HSW_ULT(dev));
478                         } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
479                                 dev_priv->pch_type = PCH_SPT;
480                                 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
481                                 WARN_ON(!IS_SKYLAKE(dev));
482                         } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
483                                 dev_priv->pch_type = PCH_SPT;
484                                 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
485                                 WARN_ON(!IS_SKYLAKE(dev));
486                         } else
487                                 continue;
488
489                         break;
490                 }
491         }
492         if (!pch)
493                 DRM_DEBUG_KMS("No PCH found.\n");
494
495         pci_dev_put(pch);
496 }
497
498 bool i915_semaphore_is_enabled(struct drm_device *dev)
499 {
500         if (INTEL_INFO(dev)->gen < 6)
501                 return false;
502
503         if (i915.semaphores >= 0)
504                 return i915.semaphores;
505
506         /* TODO: make semaphores and Execlists play nicely together */
507         if (i915.enable_execlists)
508                 return false;
509
510         /* Until we get further testing... */
511         if (IS_GEN8(dev))
512                 return false;
513
514 #ifdef CONFIG_INTEL_IOMMU
515         /* Enable semaphores on SNB when IO remapping is off */
516         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
517                 return false;
518 #endif
519
520         return true;
521 }
522
523 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
524 {
525         spin_lock_irq(&dev_priv->irq_lock);
526
527         dev_priv->long_hpd_port_mask = 0;
528         dev_priv->short_hpd_port_mask = 0;
529         dev_priv->hpd_event_bits = 0;
530
531         spin_unlock_irq(&dev_priv->irq_lock);
532
533         cancel_work_sync(&dev_priv->dig_port_work);
534         cancel_work_sync(&dev_priv->hotplug_work);
535         cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
536 }
537
538 static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
539 {
540         struct drm_device *dev = dev_priv->dev;
541         struct drm_encoder *encoder;
542
543         drm_modeset_lock_all(dev);
544         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
545                 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
546
547                 if (intel_encoder->suspend)
548                         intel_encoder->suspend(intel_encoder);
549         }
550         drm_modeset_unlock_all(dev);
551 }
552
553 static int intel_suspend_complete(struct drm_i915_private *dev_priv);
554 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
555                               bool rpm_resume);
556
557 static int i915_drm_suspend(struct drm_device *dev)
558 {
559         struct drm_i915_private *dev_priv = dev->dev_private;
560         struct drm_crtc *crtc;
561         pci_power_t opregion_target_state;
562
563         /* ignore lid events during suspend */
564         mutex_lock(&dev_priv->modeset_restore_lock);
565         dev_priv->modeset_restore = MODESET_SUSPENDED;
566         mutex_unlock(&dev_priv->modeset_restore_lock);
567
568         /* We do a lot of poking in a lot of registers, make sure they work
569          * properly. */
570         intel_display_set_init_power(dev_priv, true);
571
572         drm_kms_helper_poll_disable(dev);
573
574         pci_save_state(dev->pdev);
575
576         /* If KMS is active, we do the leavevt stuff here */
577         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
578                 int error;
579
580                 error = i915_gem_suspend(dev);
581                 if (error) {
582                         dev_err(&dev->pdev->dev,
583                                 "GEM idle failed, resume might fail\n");
584                         return error;
585                 }
586
587                 intel_suspend_gt_powersave(dev);
588
589                 /*
590                  * Disable CRTCs directly since we want to preserve sw state
591                  * for _thaw. Also, power gate the CRTC power wells.
592                  */
593                 drm_modeset_lock_all(dev);
594                 for_each_crtc(dev, crtc)
595                         intel_crtc_control(crtc, false);
596                 drm_modeset_unlock_all(dev);
597
598                 intel_dp_mst_suspend(dev);
599
600                 intel_runtime_pm_disable_interrupts(dev_priv);
601                 intel_hpd_cancel_work(dev_priv);
602
603                 intel_suspend_encoders(dev_priv);
604
605                 intel_suspend_hw(dev);
606         }
607
608         i915_gem_suspend_gtt_mappings(dev);
609
610         i915_save_state(dev);
611
612         opregion_target_state = PCI_D3cold;
613 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
614         if (acpi_target_system_state() < ACPI_STATE_S3)
615                 opregion_target_state = PCI_D1;
616 #endif
617         intel_opregion_notify_adapter(dev, opregion_target_state);
618
619         intel_uncore_forcewake_reset(dev, false);
620         intel_opregion_fini(dev);
621
622         intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
623
624         dev_priv->suspend_count++;
625
626         intel_display_set_init_power(dev_priv, false);
627
628         return 0;
629 }
630
631 static int i915_drm_suspend_late(struct drm_device *drm_dev)
632 {
633         struct drm_i915_private *dev_priv = drm_dev->dev_private;
634         int ret;
635
636         ret = intel_suspend_complete(dev_priv);
637
638         if (ret) {
639                 DRM_ERROR("Suspend complete failed: %d\n", ret);
640
641                 return ret;
642         }
643
644         pci_disable_device(drm_dev->pdev);
645         pci_set_power_state(drm_dev->pdev, PCI_D3hot);
646
647         return 0;
648 }
649
650 int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
651 {
652         int error;
653
654         if (!dev || !dev->dev_private) {
655                 DRM_ERROR("dev: %p\n", dev);
656                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
657                 return -ENODEV;
658         }
659
660         if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
661                          state.event != PM_EVENT_FREEZE))
662                 return -EINVAL;
663
664         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
665                 return 0;
666
667         error = i915_drm_suspend(dev);
668         if (error)
669                 return error;
670
671         return i915_drm_suspend_late(dev);
672 }
673
674 static int i915_drm_resume(struct drm_device *dev)
675 {
676         struct drm_i915_private *dev_priv = dev->dev_private;
677
678         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
679                 mutex_lock(&dev->struct_mutex);
680                 i915_gem_restore_gtt_mappings(dev);
681                 mutex_unlock(&dev->struct_mutex);
682         }
683
684         i915_restore_state(dev);
685         intel_opregion_setup(dev);
686
687         /* KMS EnterVT equivalent */
688         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
689                 intel_init_pch_refclk(dev);
690                 drm_mode_config_reset(dev);
691
692                 mutex_lock(&dev->struct_mutex);
693                 if (i915_gem_init_hw(dev)) {
694                         DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
695                         atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
696                 }
697                 mutex_unlock(&dev->struct_mutex);
698
699                 /* We need working interrupts for modeset enabling ... */
700                 intel_runtime_pm_enable_interrupts(dev_priv);
701
702                 intel_modeset_init_hw(dev);
703
704                 spin_lock_irq(&dev_priv->irq_lock);
705                 if (dev_priv->display.hpd_irq_setup)
706                         dev_priv->display.hpd_irq_setup(dev);
707                 spin_unlock_irq(&dev_priv->irq_lock);
708
709                 intel_dp_mst_resume(dev);
710                 drm_modeset_lock_all(dev);
711                 intel_modeset_setup_hw_state(dev, true);
712                 drm_modeset_unlock_all(dev);
713
714                 /*
715                  * ... but also need to make sure that hotplug processing
716                  * doesn't cause havoc. Like in the driver load code we don't
717                  * bother with the tiny race here where we might loose hotplug
718                  * notifications.
719                  * */
720                 intel_hpd_init(dev_priv);
721                 /* Config may have changed between suspend and resume */
722                 drm_helper_hpd_irq_event(dev);
723         }
724
725         intel_opregion_init(dev);
726
727         intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
728
729         mutex_lock(&dev_priv->modeset_restore_lock);
730         dev_priv->modeset_restore = MODESET_DONE;
731         mutex_unlock(&dev_priv->modeset_restore_lock);
732
733         intel_opregion_notify_adapter(dev, PCI_D0);
734
735         drm_kms_helper_poll_enable(dev);
736
737         return 0;
738 }
739
740 static int i915_drm_resume_early(struct drm_device *dev)
741 {
742         struct drm_i915_private *dev_priv = dev->dev_private;
743         int ret = 0;
744
745         /*
746          * We have a resume ordering issue with the snd-hda driver also
747          * requiring our device to be power up. Due to the lack of a
748          * parent/child relationship we currently solve this with an early
749          * resume hook.
750          *
751          * FIXME: This should be solved with a special hdmi sink device or
752          * similar so that power domains can be employed.
753          */
754         if (pci_enable_device(dev->pdev))
755                 return -EIO;
756
757         pci_set_master(dev->pdev);
758
759         if (IS_VALLEYVIEW(dev_priv))
760                 ret = vlv_resume_prepare(dev_priv, false);
761         if (ret)
762                 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
763
764         intel_uncore_early_sanitize(dev, true);
765
766         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
767                 hsw_disable_pc8(dev_priv);
768
769         intel_uncore_sanitize(dev);
770         intel_power_domains_init_hw(dev_priv);
771
772         return ret;
773 }
774
775 int i915_resume_legacy(struct drm_device *dev)
776 {
777         int ret;
778
779         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
780                 return 0;
781
782         ret = i915_drm_resume_early(dev);
783         if (ret)
784                 return ret;
785
786         return i915_drm_resume(dev);
787 }
788
789 /**
790  * i915_reset - reset chip after a hang
791  * @dev: drm device to reset
792  *
793  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
794  * reset or otherwise an error code.
795  *
796  * Procedure is fairly simple:
797  *   - reset the chip using the reset reg
798  *   - re-init context state
799  *   - re-init hardware status page
800  *   - re-init ring buffer
801  *   - re-init interrupt state
802  *   - re-init display
803  */
804 int i915_reset(struct drm_device *dev)
805 {
806         struct drm_i915_private *dev_priv = dev->dev_private;
807         bool simulated;
808         int ret;
809
810         if (!i915.reset)
811                 return 0;
812
813         mutex_lock(&dev->struct_mutex);
814
815         i915_gem_reset(dev);
816
817         simulated = dev_priv->gpu_error.stop_rings != 0;
818
819         ret = intel_gpu_reset(dev);
820
821         /* Also reset the gpu hangman. */
822         if (simulated) {
823                 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
824                 dev_priv->gpu_error.stop_rings = 0;
825                 if (ret == -ENODEV) {
826                         DRM_INFO("Reset not implemented, but ignoring "
827                                  "error for simulated gpu hangs\n");
828                         ret = 0;
829                 }
830         }
831
832         if (i915_stop_ring_allow_warn(dev_priv))
833                 pr_notice("drm/i915: Resetting chip after gpu hang\n");
834
835         if (ret) {
836                 DRM_ERROR("Failed to reset chip: %i\n", ret);
837                 mutex_unlock(&dev->struct_mutex);
838                 return ret;
839         }
840
841         /* Ok, now get things going again... */
842
843         /*
844          * Everything depends on having the GTT running, so we need to start
845          * there.  Fortunately we don't need to do this unless we reset the
846          * chip at a PCI level.
847          *
848          * Next we need to restore the context, but we don't use those
849          * yet either...
850          *
851          * Ring buffer needs to be re-initialized in the KMS case, or if X
852          * was running at the time of the reset (i.e. we weren't VT
853          * switched away).
854          */
855         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
856                 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
857                 dev_priv->gpu_error.reload_in_reset = true;
858
859                 ret = i915_gem_init_hw(dev);
860
861                 dev_priv->gpu_error.reload_in_reset = false;
862
863                 mutex_unlock(&dev->struct_mutex);
864                 if (ret) {
865                         DRM_ERROR("Failed hw init on reset %d\n", ret);
866                         return ret;
867                 }
868
869                 /*
870                  * FIXME: This races pretty badly against concurrent holders of
871                  * ring interrupts. This is possible since we've started to drop
872                  * dev->struct_mutex in select places when waiting for the gpu.
873                  */
874
875                 /*
876                  * rps/rc6 re-init is necessary to restore state lost after the
877                  * reset and the re-install of gt irqs. Skip for ironlake per
878                  * previous concerns that it doesn't respond well to some forms
879                  * of re-init after reset.
880                  */
881                 if (INTEL_INFO(dev)->gen > 5)
882                         intel_reset_gt_powersave(dev);
883
884
885                 if (IS_GEN3(dev) || (IS_GEN4(dev) && !IS_G4X(dev))) {
886                         intel_runtime_pm_disable_interrupts(dev_priv);
887                         intel_runtime_pm_enable_interrupts(dev_priv);
888
889                         intel_modeset_init_hw(dev);
890
891                         spin_lock_irq(&dev_priv->irq_lock);
892                         if (dev_priv->display.hpd_irq_setup)
893                                 dev_priv->display.hpd_irq_setup(dev);
894                         spin_unlock_irq(&dev_priv->irq_lock);
895
896                         drm_modeset_lock_all(dev);
897                         intel_modeset_setup_hw_state(dev, true);
898                         drm_modeset_unlock_all(dev);
899
900                         intel_hpd_init(dev_priv);
901                 }
902         } else {
903                 mutex_unlock(&dev->struct_mutex);
904         }
905
906         return 0;
907 }
908
909 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
910 {
911         struct intel_device_info *intel_info =
912                 (struct intel_device_info *) ent->driver_data;
913
914         if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
915                 DRM_INFO("This hardware requires preliminary hardware support.\n"
916                          "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
917                 return -ENODEV;
918         }
919
920         /* Only bind to function 0 of the device. Early generations
921          * used function 1 as a placeholder for multi-head. This causes
922          * us confusion instead, especially on the systems where both
923          * functions have the same PCI-ID!
924          */
925         if (PCI_FUNC(pdev->devfn))
926                 return -ENODEV;
927
928         driver.driver_features &= ~(DRIVER_USE_AGP);
929
930         return drm_get_pci_dev(pdev, ent, &driver);
931 }
932
933 static void
934 i915_pci_remove(struct pci_dev *pdev)
935 {
936         struct drm_device *dev = pci_get_drvdata(pdev);
937
938         drm_put_dev(dev);
939 }
940
941 static int i915_pm_suspend(struct device *dev)
942 {
943         struct pci_dev *pdev = to_pci_dev(dev);
944         struct drm_device *drm_dev = pci_get_drvdata(pdev);
945
946         if (!drm_dev || !drm_dev->dev_private) {
947                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
948                 return -ENODEV;
949         }
950
951         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
952                 return 0;
953
954         return i915_drm_suspend(drm_dev);
955 }
956
957 static int i915_pm_suspend_late(struct device *dev)
958 {
959         struct pci_dev *pdev = to_pci_dev(dev);
960         struct drm_device *drm_dev = pci_get_drvdata(pdev);
961
962         /*
963          * We have a suspedn ordering issue with the snd-hda driver also
964          * requiring our device to be power up. Due to the lack of a
965          * parent/child relationship we currently solve this with an late
966          * suspend hook.
967          *
968          * FIXME: This should be solved with a special hdmi sink device or
969          * similar so that power domains can be employed.
970          */
971         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
972                 return 0;
973
974         return i915_drm_suspend_late(drm_dev);
975 }
976
977 static int i915_pm_resume_early(struct device *dev)
978 {
979         struct pci_dev *pdev = to_pci_dev(dev);
980         struct drm_device *drm_dev = pci_get_drvdata(pdev);
981
982         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
983                 return 0;
984
985         return i915_drm_resume_early(drm_dev);
986 }
987
988 static int i915_pm_resume(struct device *dev)
989 {
990         struct pci_dev *pdev = to_pci_dev(dev);
991         struct drm_device *drm_dev = pci_get_drvdata(pdev);
992
993         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
994                 return 0;
995
996         return i915_drm_resume(drm_dev);
997 }
998
999 static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
1000 {
1001         hsw_enable_pc8(dev_priv);
1002
1003         return 0;
1004 }
1005
1006 /*
1007  * Save all Gunit registers that may be lost after a D3 and a subsequent
1008  * S0i[R123] transition. The list of registers needing a save/restore is
1009  * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1010  * registers in the following way:
1011  * - Driver: saved/restored by the driver
1012  * - Punit : saved/restored by the Punit firmware
1013  * - No, w/o marking: no need to save/restore, since the register is R/O or
1014  *                    used internally by the HW in a way that doesn't depend
1015  *                    keeping the content across a suspend/resume.
1016  * - Debug : used for debugging
1017  *
1018  * We save/restore all registers marked with 'Driver', with the following
1019  * exceptions:
1020  * - Registers out of use, including also registers marked with 'Debug'.
1021  *   These have no effect on the driver's operation, so we don't save/restore
1022  *   them to reduce the overhead.
1023  * - Registers that are fully setup by an initialization function called from
1024  *   the resume path. For example many clock gating and RPS/RC6 registers.
1025  * - Registers that provide the right functionality with their reset defaults.
1026  *
1027  * TODO: Except for registers that based on the above 3 criteria can be safely
1028  * ignored, we save/restore all others, practically treating the HW context as
1029  * a black-box for the driver. Further investigation is needed to reduce the
1030  * saved/restored registers even further, by following the same 3 criteria.
1031  */
1032 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1033 {
1034         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1035         int i;
1036
1037         /* GAM 0x4000-0x4770 */
1038         s->wr_watermark         = I915_READ(GEN7_WR_WATERMARK);
1039         s->gfx_prio_ctrl        = I915_READ(GEN7_GFX_PRIO_CTRL);
1040         s->arb_mode             = I915_READ(ARB_MODE);
1041         s->gfx_pend_tlb0        = I915_READ(GEN7_GFX_PEND_TLB0);
1042         s->gfx_pend_tlb1        = I915_READ(GEN7_GFX_PEND_TLB1);
1043
1044         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1045                 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1046
1047         s->media_max_req_count  = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1048         s->gfx_max_req_count    = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1049
1050         s->render_hwsp          = I915_READ(RENDER_HWS_PGA_GEN7);
1051         s->ecochk               = I915_READ(GAM_ECOCHK);
1052         s->bsd_hwsp             = I915_READ(BSD_HWS_PGA_GEN7);
1053         s->blt_hwsp             = I915_READ(BLT_HWS_PGA_GEN7);
1054
1055         s->tlb_rd_addr          = I915_READ(GEN7_TLB_RD_ADDR);
1056
1057         /* MBC 0x9024-0x91D0, 0x8500 */
1058         s->g3dctl               = I915_READ(VLV_G3DCTL);
1059         s->gsckgctl             = I915_READ(VLV_GSCKGCTL);
1060         s->mbctl                = I915_READ(GEN6_MBCTL);
1061
1062         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1063         s->ucgctl1              = I915_READ(GEN6_UCGCTL1);
1064         s->ucgctl3              = I915_READ(GEN6_UCGCTL3);
1065         s->rcgctl1              = I915_READ(GEN6_RCGCTL1);
1066         s->rcgctl2              = I915_READ(GEN6_RCGCTL2);
1067         s->rstctl               = I915_READ(GEN6_RSTCTL);
1068         s->misccpctl            = I915_READ(GEN7_MISCCPCTL);
1069
1070         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1071         s->gfxpause             = I915_READ(GEN6_GFXPAUSE);
1072         s->rpdeuhwtc            = I915_READ(GEN6_RPDEUHWTC);
1073         s->rpdeuc               = I915_READ(GEN6_RPDEUC);
1074         s->ecobus               = I915_READ(ECOBUS);
1075         s->pwrdwnupctl          = I915_READ(VLV_PWRDWNUPCTL);
1076         s->rp_down_timeout      = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1077         s->rp_deucsw            = I915_READ(GEN6_RPDEUCSW);
1078         s->rcubmabdtmr          = I915_READ(GEN6_RCUBMABDTMR);
1079         s->rcedata              = I915_READ(VLV_RCEDATA);
1080         s->spare2gh             = I915_READ(VLV_SPAREG2H);
1081
1082         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1083         s->gt_imr               = I915_READ(GTIMR);
1084         s->gt_ier               = I915_READ(GTIER);
1085         s->pm_imr               = I915_READ(GEN6_PMIMR);
1086         s->pm_ier               = I915_READ(GEN6_PMIER);
1087
1088         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1089                 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1090
1091         /* GT SA CZ domain, 0x100000-0x138124 */
1092         s->tilectl              = I915_READ(TILECTL);
1093         s->gt_fifoctl           = I915_READ(GTFIFOCTL);
1094         s->gtlc_wake_ctrl       = I915_READ(VLV_GTLC_WAKE_CTRL);
1095         s->gtlc_survive         = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1096         s->pmwgicz              = I915_READ(VLV_PMWGICZ);
1097
1098         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1099         s->gu_ctl0              = I915_READ(VLV_GU_CTL0);
1100         s->gu_ctl1              = I915_READ(VLV_GU_CTL1);
1101         s->clock_gate_dis2      = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1102
1103         /*
1104          * Not saving any of:
1105          * DFT,         0x9800-0x9EC0
1106          * SARB,        0xB000-0xB1FC
1107          * GAC,         0x5208-0x524C, 0x14000-0x14C000
1108          * PCI CFG
1109          */
1110 }
1111
1112 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1113 {
1114         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1115         u32 val;
1116         int i;
1117
1118         /* GAM 0x4000-0x4770 */
1119         I915_WRITE(GEN7_WR_WATERMARK,   s->wr_watermark);
1120         I915_WRITE(GEN7_GFX_PRIO_CTRL,  s->gfx_prio_ctrl);
1121         I915_WRITE(ARB_MODE,            s->arb_mode | (0xffff << 16));
1122         I915_WRITE(GEN7_GFX_PEND_TLB0,  s->gfx_pend_tlb0);
1123         I915_WRITE(GEN7_GFX_PEND_TLB1,  s->gfx_pend_tlb1);
1124
1125         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1126                 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1127
1128         I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1129         I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1130
1131         I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1132         I915_WRITE(GAM_ECOCHK,          s->ecochk);
1133         I915_WRITE(BSD_HWS_PGA_GEN7,    s->bsd_hwsp);
1134         I915_WRITE(BLT_HWS_PGA_GEN7,    s->blt_hwsp);
1135
1136         I915_WRITE(GEN7_TLB_RD_ADDR,    s->tlb_rd_addr);
1137
1138         /* MBC 0x9024-0x91D0, 0x8500 */
1139         I915_WRITE(VLV_G3DCTL,          s->g3dctl);
1140         I915_WRITE(VLV_GSCKGCTL,        s->gsckgctl);
1141         I915_WRITE(GEN6_MBCTL,          s->mbctl);
1142
1143         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1144         I915_WRITE(GEN6_UCGCTL1,        s->ucgctl1);
1145         I915_WRITE(GEN6_UCGCTL3,        s->ucgctl3);
1146         I915_WRITE(GEN6_RCGCTL1,        s->rcgctl1);
1147         I915_WRITE(GEN6_RCGCTL2,        s->rcgctl2);
1148         I915_WRITE(GEN6_RSTCTL,         s->rstctl);
1149         I915_WRITE(GEN7_MISCCPCTL,      s->misccpctl);
1150
1151         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1152         I915_WRITE(GEN6_GFXPAUSE,       s->gfxpause);
1153         I915_WRITE(GEN6_RPDEUHWTC,      s->rpdeuhwtc);
1154         I915_WRITE(GEN6_RPDEUC,         s->rpdeuc);
1155         I915_WRITE(ECOBUS,              s->ecobus);
1156         I915_WRITE(VLV_PWRDWNUPCTL,     s->pwrdwnupctl);
1157         I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1158         I915_WRITE(GEN6_RPDEUCSW,       s->rp_deucsw);
1159         I915_WRITE(GEN6_RCUBMABDTMR,    s->rcubmabdtmr);
1160         I915_WRITE(VLV_RCEDATA,         s->rcedata);
1161         I915_WRITE(VLV_SPAREG2H,        s->spare2gh);
1162
1163         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1164         I915_WRITE(GTIMR,               s->gt_imr);
1165         I915_WRITE(GTIER,               s->gt_ier);
1166         I915_WRITE(GEN6_PMIMR,          s->pm_imr);
1167         I915_WRITE(GEN6_PMIER,          s->pm_ier);
1168
1169         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1170                 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1171
1172         /* GT SA CZ domain, 0x100000-0x138124 */
1173         I915_WRITE(TILECTL,                     s->tilectl);
1174         I915_WRITE(GTFIFOCTL,                   s->gt_fifoctl);
1175         /*
1176          * Preserve the GT allow wake and GFX force clock bit, they are not
1177          * be restored, as they are used to control the s0ix suspend/resume
1178          * sequence by the caller.
1179          */
1180         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1181         val &= VLV_GTLC_ALLOWWAKEREQ;
1182         val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1183         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1184
1185         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1186         val &= VLV_GFX_CLK_FORCE_ON_BIT;
1187         val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1188         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1189
1190         I915_WRITE(VLV_PMWGICZ,                 s->pmwgicz);
1191
1192         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1193         I915_WRITE(VLV_GU_CTL0,                 s->gu_ctl0);
1194         I915_WRITE(VLV_GU_CTL1,                 s->gu_ctl1);
1195         I915_WRITE(VLV_GUNIT_CLOCK_GATE2,       s->clock_gate_dis2);
1196 }
1197
1198 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1199 {
1200         u32 val;
1201         int err;
1202
1203         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1204         WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1205
1206 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1207         /* Wait for a previous force-off to settle */
1208         if (force_on) {
1209                 err = wait_for(!COND, 20);
1210                 if (err) {
1211                         DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1212                                   I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1213                         return err;
1214                 }
1215         }
1216
1217         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1218         val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1219         if (force_on)
1220                 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1221         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1222
1223         if (!force_on)
1224                 return 0;
1225
1226         err = wait_for(COND, 20);
1227         if (err)
1228                 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1229                           I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1230
1231         return err;
1232 #undef COND
1233 }
1234
1235 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1236 {
1237         u32 val;
1238         int err = 0;
1239
1240         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1241         val &= ~VLV_GTLC_ALLOWWAKEREQ;
1242         if (allow)
1243                 val |= VLV_GTLC_ALLOWWAKEREQ;
1244         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1245         POSTING_READ(VLV_GTLC_WAKE_CTRL);
1246
1247 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1248               allow)
1249         err = wait_for(COND, 1);
1250         if (err)
1251                 DRM_ERROR("timeout disabling GT waking\n");
1252         return err;
1253 #undef COND
1254 }
1255
1256 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1257                                  bool wait_for_on)
1258 {
1259         u32 mask;
1260         u32 val;
1261         int err;
1262
1263         mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1264         val = wait_for_on ? mask : 0;
1265 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1266         if (COND)
1267                 return 0;
1268
1269         DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1270                         wait_for_on ? "on" : "off",
1271                         I915_READ(VLV_GTLC_PW_STATUS));
1272
1273         /*
1274          * RC6 transitioning can be delayed up to 2 msec (see
1275          * valleyview_enable_rps), use 3 msec for safety.
1276          */
1277         err = wait_for(COND, 3);
1278         if (err)
1279                 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1280                           wait_for_on ? "on" : "off");
1281
1282         return err;
1283 #undef COND
1284 }
1285
1286 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1287 {
1288         if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1289                 return;
1290
1291         DRM_ERROR("GT register access while GT waking disabled\n");
1292         I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1293 }
1294
1295 static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1296 {
1297         u32 mask;
1298         int err;
1299
1300         /*
1301          * Bspec defines the following GT well on flags as debug only, so
1302          * don't treat them as hard failures.
1303          */
1304         (void)vlv_wait_for_gt_wells(dev_priv, false);
1305
1306         mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1307         WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1308
1309         vlv_check_no_gt_access(dev_priv);
1310
1311         err = vlv_force_gfx_clock(dev_priv, true);
1312         if (err)
1313                 goto err1;
1314
1315         err = vlv_allow_gt_wake(dev_priv, false);
1316         if (err)
1317                 goto err2;
1318         vlv_save_gunit_s0ix_state(dev_priv);
1319
1320         err = vlv_force_gfx_clock(dev_priv, false);
1321         if (err)
1322                 goto err2;
1323
1324         return 0;
1325
1326 err2:
1327         /* For safety always re-enable waking and disable gfx clock forcing */
1328         vlv_allow_gt_wake(dev_priv, true);
1329 err1:
1330         vlv_force_gfx_clock(dev_priv, false);
1331
1332         return err;
1333 }
1334
1335 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1336                                 bool rpm_resume)
1337 {
1338         struct drm_device *dev = dev_priv->dev;
1339         int err;
1340         int ret;
1341
1342         /*
1343          * If any of the steps fail just try to continue, that's the best we
1344          * can do at this point. Return the first error code (which will also
1345          * leave RPM permanently disabled).
1346          */
1347         ret = vlv_force_gfx_clock(dev_priv, true);
1348
1349         vlv_restore_gunit_s0ix_state(dev_priv);
1350
1351         err = vlv_allow_gt_wake(dev_priv, true);
1352         if (!ret)
1353                 ret = err;
1354
1355         err = vlv_force_gfx_clock(dev_priv, false);
1356         if (!ret)
1357                 ret = err;
1358
1359         vlv_check_no_gt_access(dev_priv);
1360
1361         if (rpm_resume) {
1362                 intel_init_clock_gating(dev);
1363                 i915_gem_restore_fences(dev);
1364         }
1365
1366         return ret;
1367 }
1368
1369 static int intel_runtime_suspend(struct device *device)
1370 {
1371         struct pci_dev *pdev = to_pci_dev(device);
1372         struct drm_device *dev = pci_get_drvdata(pdev);
1373         struct drm_i915_private *dev_priv = dev->dev_private;
1374         int ret;
1375
1376         if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1377                 return -ENODEV;
1378
1379         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1380                 return -ENODEV;
1381
1382         assert_force_wake_inactive(dev_priv);
1383
1384         DRM_DEBUG_KMS("Suspending device\n");
1385
1386         /*
1387          * We could deadlock here in case another thread holding struct_mutex
1388          * calls RPM suspend concurrently, since the RPM suspend will wait
1389          * first for this RPM suspend to finish. In this case the concurrent
1390          * RPM resume will be followed by its RPM suspend counterpart. Still
1391          * for consistency return -EAGAIN, which will reschedule this suspend.
1392          */
1393         if (!mutex_trylock(&dev->struct_mutex)) {
1394                 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1395                 /*
1396                  * Bump the expiration timestamp, otherwise the suspend won't
1397                  * be rescheduled.
1398                  */
1399                 pm_runtime_mark_last_busy(device);
1400
1401                 return -EAGAIN;
1402         }
1403         /*
1404          * We are safe here against re-faults, since the fault handler takes
1405          * an RPM reference.
1406          */
1407         i915_gem_release_all_mmaps(dev_priv);
1408         mutex_unlock(&dev->struct_mutex);
1409
1410         intel_suspend_gt_powersave(dev);
1411         intel_runtime_pm_disable_interrupts(dev_priv);
1412
1413         ret = intel_suspend_complete(dev_priv);
1414         if (ret) {
1415                 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1416                 intel_runtime_pm_enable_interrupts(dev_priv);
1417
1418                 return ret;
1419         }
1420
1421         del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1422         dev_priv->pm.suspended = true;
1423
1424         /*
1425          * FIXME: We really should find a document that references the arguments
1426          * used below!
1427          */
1428         if (IS_HASWELL(dev)) {
1429                 /*
1430                  * current versions of firmware which depend on this opregion
1431                  * notification have repurposed the D1 definition to mean
1432                  * "runtime suspended" vs. what you would normally expect (D3)
1433                  * to distinguish it from notifications that might be sent via
1434                  * the suspend path.
1435                  */
1436                 intel_opregion_notify_adapter(dev, PCI_D1);
1437         } else {
1438                 /*
1439                  * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1440                  * being detected, and the call we do at intel_runtime_resume()
1441                  * won't be able to restore them. Since PCI_D3hot matches the
1442                  * actual specification and appears to be working, use it. Let's
1443                  * assume the other non-Haswell platforms will stay the same as
1444                  * Broadwell.
1445                  */
1446                 intel_opregion_notify_adapter(dev, PCI_D3hot);
1447         }
1448
1449         DRM_DEBUG_KMS("Device suspended\n");
1450         return 0;
1451 }
1452
1453 static int intel_runtime_resume(struct device *device)
1454 {
1455         struct pci_dev *pdev = to_pci_dev(device);
1456         struct drm_device *dev = pci_get_drvdata(pdev);
1457         struct drm_i915_private *dev_priv = dev->dev_private;
1458         int ret = 0;
1459
1460         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1461                 return -ENODEV;
1462
1463         DRM_DEBUG_KMS("Resuming device\n");
1464
1465         intel_opregion_notify_adapter(dev, PCI_D0);
1466         dev_priv->pm.suspended = false;
1467
1468         if (IS_GEN6(dev_priv))
1469                 intel_init_pch_refclk(dev);
1470         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1471                 hsw_disable_pc8(dev_priv);
1472         else if (IS_VALLEYVIEW(dev_priv))
1473                 ret = vlv_resume_prepare(dev_priv, true);
1474
1475         /*
1476          * No point of rolling back things in case of an error, as the best
1477          * we can do is to hope that things will still work (and disable RPM).
1478          */
1479         i915_gem_init_swizzling(dev);
1480         gen6_update_ring_freq(dev);
1481
1482         intel_runtime_pm_enable_interrupts(dev_priv);
1483         intel_enable_gt_powersave(dev);
1484
1485         if (ret)
1486                 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1487         else
1488                 DRM_DEBUG_KMS("Device resumed\n");
1489
1490         return ret;
1491 }
1492
1493 /*
1494  * This function implements common functionality of runtime and system
1495  * suspend sequence.
1496  */
1497 static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1498 {
1499         struct drm_device *dev = dev_priv->dev;
1500         int ret;
1501
1502         if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1503                 ret = hsw_suspend_complete(dev_priv);
1504         else if (IS_VALLEYVIEW(dev))
1505                 ret = vlv_suspend_complete(dev_priv);
1506         else
1507                 ret = 0;
1508
1509         return ret;
1510 }
1511
1512 static const struct dev_pm_ops i915_pm_ops = {
1513         /*
1514          * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1515          * PMSG_RESUME]
1516          */
1517         .suspend = i915_pm_suspend,
1518         .suspend_late = i915_pm_suspend_late,
1519         .resume_early = i915_pm_resume_early,
1520         .resume = i915_pm_resume,
1521
1522         /*
1523          * S4 event handlers
1524          * @freeze, @freeze_late    : called (1) before creating the
1525          *                            hibernation image [PMSG_FREEZE] and
1526          *                            (2) after rebooting, before restoring
1527          *                            the image [PMSG_QUIESCE]
1528          * @thaw, @thaw_early       : called (1) after creating the hibernation
1529          *                            image, before writing it [PMSG_THAW]
1530          *                            and (2) after failing to create or
1531          *                            restore the image [PMSG_RECOVER]
1532          * @poweroff, @poweroff_late: called after writing the hibernation
1533          *                            image, before rebooting [PMSG_HIBERNATE]
1534          * @restore, @restore_early : called after rebooting and restoring the
1535          *                            hibernation image [PMSG_RESTORE]
1536          */
1537         .freeze = i915_pm_suspend,
1538         .freeze_late = i915_pm_suspend_late,
1539         .thaw_early = i915_pm_resume_early,
1540         .thaw = i915_pm_resume,
1541         .poweroff = i915_pm_suspend,
1542         .poweroff_late = i915_pm_suspend_late,
1543         .restore_early = i915_pm_resume_early,
1544         .restore = i915_pm_resume,
1545
1546         /* S0ix (via runtime suspend) event handlers */
1547         .runtime_suspend = intel_runtime_suspend,
1548         .runtime_resume = intel_runtime_resume,
1549 };
1550
1551 static const struct vm_operations_struct i915_gem_vm_ops = {
1552         .fault = i915_gem_fault,
1553         .open = drm_gem_vm_open,
1554         .close = drm_gem_vm_close,
1555 };
1556
1557 static const struct file_operations i915_driver_fops = {
1558         .owner = THIS_MODULE,
1559         .open = drm_open,
1560         .release = drm_release,
1561         .unlocked_ioctl = drm_ioctl,
1562         .mmap = drm_gem_mmap,
1563         .poll = drm_poll,
1564         .read = drm_read,
1565 #ifdef CONFIG_COMPAT
1566         .compat_ioctl = i915_compat_ioctl,
1567 #endif
1568         .llseek = noop_llseek,
1569 };
1570
1571 static struct drm_driver driver = {
1572         /* Don't use MTRRs here; the Xserver or userspace app should
1573          * deal with them for Intel hardware.
1574          */
1575         .driver_features =
1576             DRIVER_USE_AGP |
1577             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1578             DRIVER_RENDER,
1579         .load = i915_driver_load,
1580         .unload = i915_driver_unload,
1581         .open = i915_driver_open,
1582         .lastclose = i915_driver_lastclose,
1583         .preclose = i915_driver_preclose,
1584         .postclose = i915_driver_postclose,
1585         .set_busid = drm_pci_set_busid,
1586
1587         /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1588         .suspend = i915_suspend_legacy,
1589         .resume = i915_resume_legacy,
1590
1591         .device_is_agp = i915_driver_device_is_agp,
1592 #if defined(CONFIG_DEBUG_FS)
1593         .debugfs_init = i915_debugfs_init,
1594         .debugfs_cleanup = i915_debugfs_cleanup,
1595 #endif
1596         .gem_free_object = i915_gem_free_object,
1597         .gem_vm_ops = &i915_gem_vm_ops,
1598
1599         .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1600         .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1601         .gem_prime_export = i915_gem_prime_export,
1602         .gem_prime_import = i915_gem_prime_import,
1603
1604         .dumb_create = i915_gem_dumb_create,
1605         .dumb_map_offset = i915_gem_dumb_map_offset,
1606         .dumb_destroy = drm_gem_dumb_destroy,
1607         .ioctls = i915_ioctls,
1608         .fops = &i915_driver_fops,
1609         .name = DRIVER_NAME,
1610         .desc = DRIVER_DESC,
1611         .date = DRIVER_DATE,
1612         .major = DRIVER_MAJOR,
1613         .minor = DRIVER_MINOR,
1614         .patchlevel = DRIVER_PATCHLEVEL,
1615 };
1616
1617 static struct pci_driver i915_pci_driver = {
1618         .name = DRIVER_NAME,
1619         .id_table = pciidlist,
1620         .probe = i915_pci_probe,
1621         .remove = i915_pci_remove,
1622         .driver.pm = &i915_pm_ops,
1623 };
1624
1625 static int __init i915_init(void)
1626 {
1627         driver.num_ioctls = i915_max_ioctl;
1628
1629         /*
1630          * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1631          * explicitly disabled with the module pararmeter.
1632          *
1633          * Otherwise, just follow the parameter (defaulting to off).
1634          *
1635          * Allow optional vga_text_mode_force boot option to override
1636          * the default behavior.
1637          */
1638 #if defined(CONFIG_DRM_I915_KMS)
1639         if (i915.modeset != 0)
1640                 driver.driver_features |= DRIVER_MODESET;
1641 #endif
1642         if (i915.modeset == 1)
1643                 driver.driver_features |= DRIVER_MODESET;
1644
1645 #ifdef CONFIG_VGA_CONSOLE
1646         if (vgacon_text_force() && i915.modeset == -1)
1647                 driver.driver_features &= ~DRIVER_MODESET;
1648 #endif
1649
1650         if (!(driver.driver_features & DRIVER_MODESET)) {
1651                 driver.get_vblank_timestamp = NULL;
1652 #ifndef CONFIG_DRM_I915_UMS
1653                 /* Silently fail loading to not upset userspace. */
1654                 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
1655                 return 0;
1656 #endif
1657         }
1658
1659         return drm_pci_init(&driver, &i915_pci_driver);
1660 }
1661
1662 static void __exit i915_exit(void)
1663 {
1664 #ifndef CONFIG_DRM_I915_UMS
1665         if (!(driver.driver_features & DRIVER_MODESET))
1666                 return; /* Never loaded a driver. */
1667 #endif
1668
1669         drm_pci_exit(&driver, &i915_pci_driver);
1670 }
1671
1672 module_init(i915_init);
1673 module_exit(i915_exit);
1674
1675 MODULE_AUTHOR("Tungsten Graphics, Inc.");
1676 MODULE_AUTHOR("Intel Corporation");
1677
1678 MODULE_DESCRIPTION(DRIVER_DESC);
1679 MODULE_LICENSE("GPL and additional rights");