1 /* drivers/gpu/drm/exynos/exynos7_drm_decon.c
3 * Copyright (C) 2014 Samsung Electronics Co.Ltd
5 * Akshu Agarwal <akshua@gmail.com>
6 * Ajay Kumar <ajaykumar.rs@samsung.com>
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
15 #include <drm/exynos_drm.h>
17 #include <linux/clk.h>
18 #include <linux/component.h>
19 #include <linux/kernel.h>
21 #include <linux/of_address.h>
22 #include <linux/of_device.h>
23 #include <linux/platform_device.h>
24 #include <linux/pm_runtime.h>
26 #include <video/of_display_timing.h>
27 #include <video/of_videomode.h>
28 #include <video/exynos7_decon.h>
30 #include "exynos_drm_crtc.h"
31 #include "exynos_drm_plane.h"
32 #include "exynos_drm_drv.h"
33 #include "exynos_drm_fb.h"
34 #include "exynos_drm_fbdev.h"
35 #include "exynos_drm_iommu.h"
38 * DECON stands for Display and Enhancement controller.
41 #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
45 struct decon_context {
47 struct drm_device *drm_dev;
48 struct exynos_drm_crtc *crtc;
49 struct exynos_drm_plane planes[WINDOWS_NR];
50 struct exynos_drm_plane_config configs[WINDOWS_NR];
56 unsigned long irq_flags;
60 wait_queue_head_t wait_vsync_queue;
61 atomic_t wait_vsync_event;
63 struct drm_encoder *encoder;
66 static const struct of_device_id decon_driver_dt_match[] = {
67 {.compatible = "samsung,exynos7-decon"},
70 MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
72 static const uint32_t decon_formats[] = {
84 static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
85 DRM_PLANE_TYPE_PRIMARY,
86 DRM_PLANE_TYPE_CURSOR,
89 static void decon_wait_for_vblank(struct exynos_drm_crtc *crtc)
91 struct decon_context *ctx = crtc->ctx;
96 atomic_set(&ctx->wait_vsync_event, 1);
99 * wait for DECON to signal VSYNC interrupt or return after
100 * timeout which is set to 50ms (refresh rate of 20).
102 if (!wait_event_timeout(ctx->wait_vsync_queue,
103 !atomic_read(&ctx->wait_vsync_event),
105 DRM_DEBUG_KMS("vblank wait timed out.\n");
108 static void decon_clear_channels(struct exynos_drm_crtc *crtc)
110 struct decon_context *ctx = crtc->ctx;
111 unsigned int win, ch_enabled = 0;
113 DRM_DEBUG_KMS("%s\n", __FILE__);
115 /* Check if any channel is enabled. */
116 for (win = 0; win < WINDOWS_NR; win++) {
117 u32 val = readl(ctx->regs + WINCON(win));
119 if (val & WINCONx_ENWIN) {
120 val &= ~WINCONx_ENWIN;
121 writel(val, ctx->regs + WINCON(win));
126 /* Wait for vsync, as disable channel takes effect at next vsync */
128 decon_wait_for_vblank(ctx->crtc);
131 static int decon_ctx_initialize(struct decon_context *ctx,
132 struct drm_device *drm_dev)
134 struct exynos_drm_private *priv = drm_dev->dev_private;
137 ctx->drm_dev = drm_dev;
138 ctx->pipe = priv->pipe++;
140 decon_clear_channels(ctx->crtc);
142 ret = drm_iommu_attach_device(drm_dev, ctx->dev);
149 static void decon_ctx_remove(struct decon_context *ctx)
151 /* detach this sub driver from iommu mapping if supported. */
152 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
155 static u32 decon_calc_clkdiv(struct decon_context *ctx,
156 const struct drm_display_mode *mode)
158 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
161 /* Find the clock divider value that gets us closest to ideal_clk */
162 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
164 return (clkdiv < 0x100) ? clkdiv : 0xff;
167 static void decon_commit(struct exynos_drm_crtc *crtc)
169 struct decon_context *ctx = crtc->ctx;
170 struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
176 /* nothing to do if we haven't set the mode yet */
177 if (mode->htotal == 0 || mode->vtotal == 0)
181 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
182 /* setup vertical timing values. */
183 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
184 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
185 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
187 val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
188 writel(val, ctx->regs + VIDTCON0);
190 val = VIDTCON1_VSPW(vsync_len - 1);
191 writel(val, ctx->regs + VIDTCON1);
193 /* setup horizontal timing values. */
194 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
195 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
196 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
198 /* setup horizontal timing values. */
199 val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
200 writel(val, ctx->regs + VIDTCON2);
202 val = VIDTCON3_HSPW(hsync_len - 1);
203 writel(val, ctx->regs + VIDTCON3);
206 /* setup horizontal and vertical display size. */
207 val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
208 VIDTCON4_HOZVAL(mode->hdisplay - 1);
209 writel(val, ctx->regs + VIDTCON4);
211 writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
214 * fields of register with prefix '_F' would be updated
215 * at vsync(same as dma start)
217 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
218 writel(val, ctx->regs + VIDCON0);
220 clkdiv = decon_calc_clkdiv(ctx, mode);
222 val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
223 writel(val, ctx->regs + VCLKCON1);
224 writel(val, ctx->regs + VCLKCON2);
227 val = readl(ctx->regs + DECON_UPDATE);
228 val |= DECON_UPDATE_STANDALONE_F;
229 writel(val, ctx->regs + DECON_UPDATE);
232 static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
234 struct decon_context *ctx = crtc->ctx;
240 if (!test_and_set_bit(0, &ctx->irq_flags)) {
241 val = readl(ctx->regs + VIDINTCON0);
243 val |= VIDINTCON0_INT_ENABLE;
246 val |= VIDINTCON0_INT_FRAME;
247 val &= ~VIDINTCON0_FRAMESEL0_MASK;
248 val |= VIDINTCON0_FRAMESEL0_VSYNC;
251 writel(val, ctx->regs + VIDINTCON0);
257 static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
259 struct decon_context *ctx = crtc->ctx;
265 if (test_and_clear_bit(0, &ctx->irq_flags)) {
266 val = readl(ctx->regs + VIDINTCON0);
268 val &= ~VIDINTCON0_INT_ENABLE;
270 val &= ~VIDINTCON0_INT_FRAME;
272 writel(val, ctx->regs + VIDINTCON0);
276 static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
277 struct drm_framebuffer *fb)
282 val = readl(ctx->regs + WINCON(win));
283 val &= ~WINCONx_BPPMODE_MASK;
285 switch (fb->pixel_format) {
286 case DRM_FORMAT_RGB565:
287 val |= WINCONx_BPPMODE_16BPP_565;
288 val |= WINCONx_BURSTLEN_16WORD;
290 case DRM_FORMAT_XRGB8888:
291 val |= WINCONx_BPPMODE_24BPP_xRGB;
292 val |= WINCONx_BURSTLEN_16WORD;
294 case DRM_FORMAT_XBGR8888:
295 val |= WINCONx_BPPMODE_24BPP_xBGR;
296 val |= WINCONx_BURSTLEN_16WORD;
298 case DRM_FORMAT_RGBX8888:
299 val |= WINCONx_BPPMODE_24BPP_RGBx;
300 val |= WINCONx_BURSTLEN_16WORD;
302 case DRM_FORMAT_BGRX8888:
303 val |= WINCONx_BPPMODE_24BPP_BGRx;
304 val |= WINCONx_BURSTLEN_16WORD;
306 case DRM_FORMAT_ARGB8888:
307 val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
309 val |= WINCONx_BURSTLEN_16WORD;
311 case DRM_FORMAT_ABGR8888:
312 val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
314 val |= WINCONx_BURSTLEN_16WORD;
316 case DRM_FORMAT_RGBA8888:
317 val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
319 val |= WINCONx_BURSTLEN_16WORD;
321 case DRM_FORMAT_BGRA8888:
322 val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
324 val |= WINCONx_BURSTLEN_16WORD;
327 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
329 val |= WINCONx_BPPMODE_24BPP_xRGB;
330 val |= WINCONx_BURSTLEN_16WORD;
334 DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
337 * In case of exynos, setting dma-burst to 16Word causes permanent
338 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
339 * switching which is based on plane size is not recommended as
340 * plane size varies a lot towards the end of the screen and rapid
341 * movement causes unstable DMA which results into iommu crash/tear.
344 padding = (fb->pitches[0] / (fb->bits_per_pixel >> 3)) - fb->width;
345 if (fb->width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
346 val &= ~WINCONx_BURSTLEN_MASK;
347 val |= WINCONx_BURSTLEN_8WORD;
350 writel(val, ctx->regs + WINCON(win));
353 static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
355 unsigned int keycon0 = 0, keycon1 = 0;
357 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
358 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
360 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
362 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
363 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
367 * shadow_protect_win() - disable updating values from shadow registers at vsync
369 * @win: window to protect registers for
370 * @protect: 1 to protect (disable updates)
372 static void decon_shadow_protect_win(struct decon_context *ctx,
373 unsigned int win, bool protect)
377 bits = SHADOWCON_WINx_PROTECT(win);
379 val = readl(ctx->regs + SHADOWCON);
384 writel(val, ctx->regs + SHADOWCON);
387 static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
389 struct decon_context *ctx = crtc->ctx;
395 for (i = 0; i < WINDOWS_NR; i++)
396 decon_shadow_protect_win(ctx, i, true);
399 static void decon_update_plane(struct exynos_drm_crtc *crtc,
400 struct exynos_drm_plane *plane)
402 struct exynos_drm_plane_state *state =
403 to_exynos_plane_state(plane->base.state);
404 struct decon_context *ctx = crtc->ctx;
405 struct drm_framebuffer *fb = state->base.fb;
407 unsigned long val, alpha;
410 unsigned int win = plane->index;
411 unsigned int bpp = fb->bits_per_pixel >> 3;
412 unsigned int pitch = fb->pitches[0];
418 * SHADOWCON/PRTCON register is used for enabling timing.
420 * for example, once only width value of a register is set,
421 * if the dma is started then decon hardware could malfunction so
422 * with protect window setting, the register fields with prefix '_F'
423 * wouldn't be updated at vsync also but updated once unprotect window
427 /* buffer start address */
428 val = (unsigned long)exynos_drm_fb_dma_addr(fb, 0);
429 writel(val, ctx->regs + VIDW_BUF_START(win));
431 padding = (pitch / bpp) - fb->width;
434 writel(fb->width + padding, ctx->regs + VIDW_WHOLE_X(win));
435 writel(fb->height, ctx->regs + VIDW_WHOLE_Y(win));
437 /* offset from the start of the buffer to read */
438 writel(state->src.x, ctx->regs + VIDW_OFFSET_X(win));
439 writel(state->src.y, ctx->regs + VIDW_OFFSET_Y(win));
441 DRM_DEBUG_KMS("start addr = 0x%lx\n",
443 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
444 state->crtc.w, state->crtc.h);
446 val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
447 VIDOSDxA_TOPLEFT_Y(state->crtc.y);
448 writel(val, ctx->regs + VIDOSD_A(win));
450 last_x = state->crtc.x + state->crtc.w;
453 last_y = state->crtc.y + state->crtc.h;
457 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
459 writel(val, ctx->regs + VIDOSD_B(win));
461 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
462 state->crtc.x, state->crtc.y, last_x, last_y);
465 alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
466 VIDOSDxC_ALPHA0_G_F(0x0) |
467 VIDOSDxC_ALPHA0_B_F(0x0);
469 writel(alpha, ctx->regs + VIDOSD_C(win));
471 alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
472 VIDOSDxD_ALPHA1_G_F(0xff) |
473 VIDOSDxD_ALPHA1_B_F(0xff);
475 writel(alpha, ctx->regs + VIDOSD_D(win));
477 decon_win_set_pixfmt(ctx, win, fb);
479 /* hardware window 0 doesn't support color key. */
481 decon_win_set_colkey(ctx, win);
484 val = readl(ctx->regs + WINCON(win));
485 val |= WINCONx_TRIPLE_BUF_MODE;
486 val |= WINCONx_ENWIN;
487 writel(val, ctx->regs + WINCON(win));
489 /* Enable DMA channel and unprotect windows */
490 decon_shadow_protect_win(ctx, win, false);
492 val = readl(ctx->regs + DECON_UPDATE);
493 val |= DECON_UPDATE_STANDALONE_F;
494 writel(val, ctx->regs + DECON_UPDATE);
497 static void decon_disable_plane(struct exynos_drm_crtc *crtc,
498 struct exynos_drm_plane *plane)
500 struct decon_context *ctx = crtc->ctx;
501 unsigned int win = plane->index;
507 /* protect windows */
508 decon_shadow_protect_win(ctx, win, true);
511 val = readl(ctx->regs + WINCON(win));
512 val &= ~WINCONx_ENWIN;
513 writel(val, ctx->regs + WINCON(win));
515 val = readl(ctx->regs + DECON_UPDATE);
516 val |= DECON_UPDATE_STANDALONE_F;
517 writel(val, ctx->regs + DECON_UPDATE);
520 static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
522 struct decon_context *ctx = crtc->ctx;
528 for (i = 0; i < WINDOWS_NR; i++)
529 decon_shadow_protect_win(ctx, i, false);
532 static void decon_init(struct decon_context *ctx)
536 writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
538 val = VIDOUTCON0_DISP_IF_0_ON;
540 val |= VIDOUTCON0_RGBIF;
541 writel(val, ctx->regs + VIDOUTCON0);
543 writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
546 writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
549 static void decon_enable(struct exynos_drm_crtc *crtc)
551 struct decon_context *ctx = crtc->ctx;
556 pm_runtime_get_sync(ctx->dev);
560 /* if vblank was enabled status, enable it again. */
561 if (test_and_clear_bit(0, &ctx->irq_flags))
562 decon_enable_vblank(ctx->crtc);
564 decon_commit(ctx->crtc);
566 ctx->suspended = false;
569 static void decon_disable(struct exynos_drm_crtc *crtc)
571 struct decon_context *ctx = crtc->ctx;
578 * We need to make sure that all windows are disabled before we
579 * suspend that connector. Otherwise we might try to scan from
580 * a destroyed buffer later.
582 for (i = 0; i < WINDOWS_NR; i++)
583 decon_disable_plane(crtc, &ctx->planes[i]);
585 pm_runtime_put_sync(ctx->dev);
587 ctx->suspended = true;
590 static const struct exynos_drm_crtc_ops decon_crtc_ops = {
591 .enable = decon_enable,
592 .disable = decon_disable,
593 .commit = decon_commit,
594 .enable_vblank = decon_enable_vblank,
595 .disable_vblank = decon_disable_vblank,
596 .atomic_begin = decon_atomic_begin,
597 .update_plane = decon_update_plane,
598 .disable_plane = decon_disable_plane,
599 .atomic_flush = decon_atomic_flush,
603 static irqreturn_t decon_irq_handler(int irq, void *dev_id)
605 struct decon_context *ctx = (struct decon_context *)dev_id;
609 val = readl(ctx->regs + VIDINTCON1);
611 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
613 writel(clear_bit, ctx->regs + VIDINTCON1);
615 /* check the crtc is detached already from encoder */
616 if (ctx->pipe < 0 || !ctx->drm_dev)
620 drm_crtc_handle_vblank(&ctx->crtc->base);
621 for (win = 0 ; win < WINDOWS_NR ; win++) {
622 struct exynos_drm_plane *plane = &ctx->planes[win];
624 if (!plane->pending_fb)
627 exynos_drm_crtc_finish_update(ctx->crtc, plane);
630 /* set wait vsync event to zero and wake up queue. */
631 if (atomic_read(&ctx->wait_vsync_event)) {
632 atomic_set(&ctx->wait_vsync_event, 0);
633 wake_up(&ctx->wait_vsync_queue);
640 static int decon_bind(struct device *dev, struct device *master, void *data)
642 struct decon_context *ctx = dev_get_drvdata(dev);
643 struct drm_device *drm_dev = data;
644 struct exynos_drm_plane *exynos_plane;
648 ret = decon_ctx_initialize(ctx, drm_dev);
650 DRM_ERROR("decon_ctx_initialize failed.\n");
654 for (i = 0; i < WINDOWS_NR; i++) {
655 ctx->configs[i].pixel_formats = decon_formats;
656 ctx->configs[i].num_pixel_formats = ARRAY_SIZE(decon_formats);
657 ctx->configs[i].zpos = i;
658 ctx->configs[i].type = decon_win_types[i];
660 ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
661 1 << ctx->pipe, &ctx->configs[i]);
666 exynos_plane = &ctx->planes[DEFAULT_WIN];
667 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
668 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
669 &decon_crtc_ops, ctx);
670 if (IS_ERR(ctx->crtc)) {
671 decon_ctx_remove(ctx);
672 return PTR_ERR(ctx->crtc);
676 exynos_dpi_bind(drm_dev, ctx->encoder);
682 static void decon_unbind(struct device *dev, struct device *master,
685 struct decon_context *ctx = dev_get_drvdata(dev);
687 decon_disable(ctx->crtc);
690 exynos_dpi_remove(ctx->encoder);
692 decon_ctx_remove(ctx);
695 static const struct component_ops decon_component_ops = {
697 .unbind = decon_unbind,
700 static int decon_probe(struct platform_device *pdev)
702 struct device *dev = &pdev->dev;
703 struct decon_context *ctx;
704 struct device_node *i80_if_timings;
705 struct resource *res;
711 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
716 ctx->suspended = true;
718 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
721 of_node_put(i80_if_timings);
723 ctx->regs = of_iomap(dev->of_node, 0);
727 ctx->pclk = devm_clk_get(dev, "pclk_decon0");
728 if (IS_ERR(ctx->pclk)) {
729 dev_err(dev, "failed to get bus clock pclk\n");
730 ret = PTR_ERR(ctx->pclk);
734 ctx->aclk = devm_clk_get(dev, "aclk_decon0");
735 if (IS_ERR(ctx->aclk)) {
736 dev_err(dev, "failed to get bus clock aclk\n");
737 ret = PTR_ERR(ctx->aclk);
741 ctx->eclk = devm_clk_get(dev, "decon0_eclk");
742 if (IS_ERR(ctx->eclk)) {
743 dev_err(dev, "failed to get eclock\n");
744 ret = PTR_ERR(ctx->eclk);
748 ctx->vclk = devm_clk_get(dev, "decon0_vclk");
749 if (IS_ERR(ctx->vclk)) {
750 dev_err(dev, "failed to get vclock\n");
751 ret = PTR_ERR(ctx->vclk);
755 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
756 ctx->i80_if ? "lcd_sys" : "vsync");
758 dev_err(dev, "irq request failed.\n");
763 ret = devm_request_irq(dev, res->start, decon_irq_handler,
764 0, "drm_decon", ctx);
766 dev_err(dev, "irq request failed.\n");
770 init_waitqueue_head(&ctx->wait_vsync_queue);
771 atomic_set(&ctx->wait_vsync_event, 0);
773 platform_set_drvdata(pdev, ctx);
775 ctx->encoder = exynos_dpi_probe(dev);
776 if (IS_ERR(ctx->encoder)) {
777 ret = PTR_ERR(ctx->encoder);
781 pm_runtime_enable(dev);
783 ret = component_add(dev, &decon_component_ops);
785 goto err_disable_pm_runtime;
789 err_disable_pm_runtime:
790 pm_runtime_disable(dev);
798 static int decon_remove(struct platform_device *pdev)
800 struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
802 pm_runtime_disable(&pdev->dev);
806 component_del(&pdev->dev, &decon_component_ops);
812 static int exynos7_decon_suspend(struct device *dev)
814 struct decon_context *ctx = dev_get_drvdata(dev);
816 clk_disable_unprepare(ctx->vclk);
817 clk_disable_unprepare(ctx->eclk);
818 clk_disable_unprepare(ctx->aclk);
819 clk_disable_unprepare(ctx->pclk);
824 static int exynos7_decon_resume(struct device *dev)
826 struct decon_context *ctx = dev_get_drvdata(dev);
829 ret = clk_prepare_enable(ctx->pclk);
831 DRM_ERROR("Failed to prepare_enable the pclk [%d]\n", ret);
835 ret = clk_prepare_enable(ctx->aclk);
837 DRM_ERROR("Failed to prepare_enable the aclk [%d]\n", ret);
841 ret = clk_prepare_enable(ctx->eclk);
843 DRM_ERROR("Failed to prepare_enable the eclk [%d]\n", ret);
847 ret = clk_prepare_enable(ctx->vclk);
849 DRM_ERROR("Failed to prepare_enable the vclk [%d]\n", ret);
857 static const struct dev_pm_ops exynos7_decon_pm_ops = {
858 SET_RUNTIME_PM_OPS(exynos7_decon_suspend, exynos7_decon_resume,
862 struct platform_driver decon_driver = {
863 .probe = decon_probe,
864 .remove = decon_remove,
866 .name = "exynos-decon",
867 .pm = &exynos7_decon_pm_ops,
868 .of_match_table = decon_driver_dt_match,