2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <linux/firmware.h>
27 #include <linux/module.h>
28 #include <linux/pci.h>
31 #include "amdgpu_psp.h"
32 #include "amdgpu_ucode.h"
33 #include "soc15_common.h"
34 #include "psp_v10_0.h"
36 #include "mp/mp_10_0_offset.h"
37 #include "gc/gc_9_1_offset.h"
38 #include "sdma0/sdma0_4_1_offset.h"
40 MODULE_FIRMWARE("amdgpu/raven_asd.bin");
41 MODULE_FIRMWARE("amdgpu/picasso_asd.bin");
42 MODULE_FIRMWARE("amdgpu/raven2_asd.bin");
43 MODULE_FIRMWARE("amdgpu/picasso_ta.bin");
44 MODULE_FIRMWARE("amdgpu/raven2_ta.bin");
45 MODULE_FIRMWARE("amdgpu/raven_ta.bin");
47 static int psp_v10_0_init_microcode(struct psp_context *psp)
49 struct amdgpu_device *adev = psp->adev;
50 const char *chip_name;
53 const struct ta_firmware_header_v1_0 *ta_hdr;
56 switch (adev->asic_type) {
58 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
60 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
61 chip_name = "picasso";
68 err = psp_init_asd_microcode(psp, chip_name);
72 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ta.bin", chip_name);
73 err = request_firmware(&adev->psp.ta_fw, fw_name, adev->dev);
75 release_firmware(adev->psp.ta_fw);
76 adev->psp.ta_fw = NULL;
78 "psp v10.0: Failed to load firmware \"%s\"\n",
81 err = amdgpu_ucode_validate(adev->psp.ta_fw);
85 ta_hdr = (const struct ta_firmware_header_v1_0 *)
86 adev->psp.ta_fw->data;
87 adev->psp.hdcp_context.context.bin_desc.fw_version =
88 le32_to_cpu(ta_hdr->hdcp.fw_version);
89 adev->psp.hdcp_context.context.bin_desc.size_bytes =
90 le32_to_cpu(ta_hdr->hdcp.size_bytes);
91 adev->psp.hdcp_context.context.bin_desc.start_addr =
93 le32_to_cpu(ta_hdr->header.ucode_array_offset_bytes);
95 adev->psp.dtm_context.context.bin_desc.fw_version =
96 le32_to_cpu(ta_hdr->dtm.fw_version);
97 adev->psp.dtm_context.context.bin_desc.size_bytes =
98 le32_to_cpu(ta_hdr->dtm.size_bytes);
99 adev->psp.dtm_context.context.bin_desc.start_addr =
100 (uint8_t *)adev->psp.hdcp_context.context.bin_desc.start_addr +
101 le32_to_cpu(ta_hdr->dtm.offset_bytes);
103 adev->psp.securedisplay_context.context.bin_desc.fw_version =
104 le32_to_cpu(ta_hdr->securedisplay.fw_version);
105 adev->psp.securedisplay_context.context.bin_desc.size_bytes =
106 le32_to_cpu(ta_hdr->securedisplay.size_bytes);
107 adev->psp.securedisplay_context.context.bin_desc.start_addr =
108 (uint8_t *)adev->psp.hdcp_context.context.bin_desc.start_addr +
109 le32_to_cpu(ta_hdr->securedisplay.offset_bytes);
111 adev->psp.ta_fw_version = le32_to_cpu(ta_hdr->header.ucode_version);
117 release_firmware(adev->psp.ta_fw);
118 adev->psp.ta_fw = NULL;
122 "psp v10.0: Failed to load firmware \"%s\"\n",
129 static int psp_v10_0_ring_create(struct psp_context *psp,
130 enum psp_ring_type ring_type)
133 unsigned int psp_ring_reg = 0;
134 struct psp_ring *ring = &psp->km_ring;
135 struct amdgpu_device *adev = psp->adev;
137 /* Write low address of the ring to C2PMSG_69 */
138 psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
139 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
140 /* Write high address of the ring to C2PMSG_70 */
141 psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
142 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
143 /* Write size of ring to C2PMSG_71 */
144 psp_ring_reg = ring->ring_size;
145 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
146 /* Write the ring initialization command to C2PMSG_64 */
147 psp_ring_reg = ring_type;
148 psp_ring_reg = psp_ring_reg << 16;
149 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
151 /* There might be handshake issue with hardware which needs delay */
154 /* Wait for response flag (bit 31) in C2PMSG_64 */
155 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
156 0x80000000, 0x8000FFFF, false);
161 static int psp_v10_0_ring_stop(struct psp_context *psp,
162 enum psp_ring_type ring_type)
165 unsigned int psp_ring_reg = 0;
166 struct amdgpu_device *adev = psp->adev;
168 /* Write the ring destroy command to C2PMSG_64 */
169 psp_ring_reg = 3 << 16;
170 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
172 /* There might be handshake issue with hardware which needs delay */
175 /* Wait for response flag (bit 31) in C2PMSG_64 */
176 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
177 0x80000000, 0x80000000, false);
182 static int psp_v10_0_ring_destroy(struct psp_context *psp,
183 enum psp_ring_type ring_type)
186 struct psp_ring *ring = &psp->km_ring;
187 struct amdgpu_device *adev = psp->adev;
189 ret = psp_v10_0_ring_stop(psp, ring_type);
191 DRM_ERROR("Fail to stop psp ring\n");
193 amdgpu_bo_free_kernel(&adev->firmware.rbuf,
194 &ring->ring_mem_mc_addr,
195 (void **)&ring->ring_mem);
200 static int psp_v10_0_mode1_reset(struct psp_context *psp)
202 DRM_INFO("psp mode 1 reset not supported now! \n");
206 static uint32_t psp_v10_0_ring_get_wptr(struct psp_context *psp)
208 struct amdgpu_device *adev = psp->adev;
210 return RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
213 static void psp_v10_0_ring_set_wptr(struct psp_context *psp, uint32_t value)
215 struct amdgpu_device *adev = psp->adev;
217 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, value);
220 static const struct psp_funcs psp_v10_0_funcs = {
221 .init_microcode = psp_v10_0_init_microcode,
222 .ring_create = psp_v10_0_ring_create,
223 .ring_stop = psp_v10_0_ring_stop,
224 .ring_destroy = psp_v10_0_ring_destroy,
225 .mode1_reset = psp_v10_0_mode1_reset,
226 .ring_get_wptr = psp_v10_0_ring_get_wptr,
227 .ring_set_wptr = psp_v10_0_ring_set_wptr,
230 void psp_v10_0_set_psp_funcs(struct psp_context *psp)
232 psp->funcs = &psp_v10_0_funcs;