2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
29 #include "amdgpu_ucode.h"
31 #include "bif/bif_4_1_d.h"
32 #include "bif/bif_4_1_sh_mask.h"
34 #include "gmc/gmc_7_1_d.h"
35 #include "gmc/gmc_7_1_sh_mask.h"
37 #include "oss/oss_2_0_d.h"
38 #include "oss/oss_2_0_sh_mask.h"
40 static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
41 static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
42 static int gmc_v7_0_wait_for_idle(void *handle);
44 MODULE_FIRMWARE("radeon/bonaire_mc.bin");
45 MODULE_FIRMWARE("radeon/hawaii_mc.bin");
46 MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
48 static const u32 golden_settings_iceland_a11[] =
50 mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
51 mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
52 mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
53 mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
56 static const u32 iceland_mgcg_cgcg_init[] =
58 mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
61 static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
63 switch (adev->asic_type) {
65 amdgpu_program_register_sequence(adev,
66 iceland_mgcg_cgcg_init,
67 (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
68 amdgpu_program_register_sequence(adev,
69 golden_settings_iceland_a11,
70 (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
77 static void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
78 struct amdgpu_mode_mc_save *save)
82 if (adev->mode_info.num_crtc)
83 amdgpu_display_stop_mc_access(adev, save);
85 gmc_v7_0_wait_for_idle((void *)adev);
87 blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
88 if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
89 /* Block CPU access */
90 WREG32(mmBIF_FB_EN, 0);
92 blackout = REG_SET_FIELD(blackout,
93 MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
94 WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
96 /* wait for the MC to settle */
100 static void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
101 struct amdgpu_mode_mc_save *save)
105 /* unblackout the MC */
106 tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
107 tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
108 WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
109 /* allow CPU access */
110 tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
111 tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
112 WREG32(mmBIF_FB_EN, tmp);
114 if (adev->mode_info.num_crtc)
115 amdgpu_display_resume_mc_access(adev, save);
119 * gmc_v7_0_init_microcode - load ucode images from disk
121 * @adev: amdgpu_device pointer
123 * Use the firmware interface to load the ucode images into
124 * the driver (not loaded into hw).
125 * Returns 0 on success, error on failure.
127 static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
129 const char *chip_name;
135 switch (adev->asic_type) {
137 chip_name = "bonaire";
140 chip_name = "hawaii";
151 if (adev->asic_type == CHIP_TOPAZ)
152 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
154 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
156 err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
159 err = amdgpu_ucode_validate(adev->mc.fw);
164 "cik_mc: Failed to load firmware \"%s\"\n",
166 release_firmware(adev->mc.fw);
173 * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
175 * @adev: amdgpu_device pointer
177 * Load the GDDR MC ucode into the hw (CIK).
178 * Returns 0 on success, error on failure.
180 static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
182 const struct mc_firmware_header_v1_0 *hdr;
183 const __le32 *fw_data = NULL;
184 const __le32 *io_mc_regs = NULL;
185 u32 running, blackout = 0;
186 int i, ucode_size, regs_size;
191 hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
192 amdgpu_ucode_print_mc_hdr(&hdr->header);
194 adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
195 regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
196 io_mc_regs = (const __le32 *)
197 (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
198 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
199 fw_data = (const __le32 *)
200 (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
202 running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
206 blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
207 WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
210 /* reset the engine and set to writable */
211 WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
212 WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
214 /* load mc io regs */
215 for (i = 0; i < regs_size; i++) {
216 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
217 WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
219 /* load the MC ucode */
220 for (i = 0; i < ucode_size; i++)
221 WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
223 /* put the engine back into the active state */
224 WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
225 WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
226 WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
228 /* wait for training to complete */
229 for (i = 0; i < adev->usec_timeout; i++) {
230 if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
231 MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
235 for (i = 0; i < adev->usec_timeout; i++) {
236 if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
237 MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
243 WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
249 static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
250 struct amdgpu_mc *mc)
252 if (mc->mc_vram_size > 0xFFC0000000ULL) {
253 /* leave room for at least 1024M GTT */
254 dev_warn(adev->dev, "limiting VRAM\n");
255 mc->real_vram_size = 0xFFC0000000ULL;
256 mc->mc_vram_size = 0xFFC0000000ULL;
258 amdgpu_vram_location(adev, &adev->mc, 0);
259 adev->mc.gtt_base_align = 0;
260 amdgpu_gtt_location(adev, mc);
264 * gmc_v7_0_mc_program - program the GPU memory controller
266 * @adev: amdgpu_device pointer
268 * Set the location of vram, gart, and AGP in the GPU's
269 * physical address space (CIK).
271 static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
273 struct amdgpu_mode_mc_save save;
278 for (i = 0, j = 0; i < 32; i++, j += 0x6) {
279 WREG32((0xb05 + j), 0x00000000);
280 WREG32((0xb06 + j), 0x00000000);
281 WREG32((0xb07 + j), 0x00000000);
282 WREG32((0xb08 + j), 0x00000000);
283 WREG32((0xb09 + j), 0x00000000);
285 WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
287 if (adev->mode_info.num_crtc)
288 amdgpu_display_set_vga_render_state(adev, false);
290 gmc_v7_0_mc_stop(adev, &save);
291 if (gmc_v7_0_wait_for_idle((void *)adev)) {
292 dev_warn(adev->dev, "Wait for MC idle timedout !\n");
294 /* Update configuration */
295 WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
296 adev->mc.vram_start >> 12);
297 WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
298 adev->mc.vram_end >> 12);
299 WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
300 adev->vram_scratch.gpu_addr >> 12);
301 tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
302 tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
303 WREG32(mmMC_VM_FB_LOCATION, tmp);
304 /* XXX double check these! */
305 WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
306 WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
307 WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
308 WREG32(mmMC_VM_AGP_BASE, 0);
309 WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
310 WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
311 if (gmc_v7_0_wait_for_idle((void *)adev)) {
312 dev_warn(adev->dev, "Wait for MC idle timedout !\n");
314 gmc_v7_0_mc_resume(adev, &save);
316 WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
318 tmp = RREG32(mmHDP_MISC_CNTL);
319 tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
320 WREG32(mmHDP_MISC_CNTL, tmp);
322 tmp = RREG32(mmHDP_HOST_PATH_CNTL);
323 WREG32(mmHDP_HOST_PATH_CNTL, tmp);
327 * gmc_v7_0_mc_init - initialize the memory controller driver params
329 * @adev: amdgpu_device pointer
331 * Look up the amount of vram, vram width, and decide how to place
332 * vram and gart within the GPU's physical address space (CIK).
333 * Returns 0 for success.
335 static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
338 int chansize, numchan;
340 /* Get VRAM informations */
341 tmp = RREG32(mmMC_ARB_RAMCFG);
342 if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
347 tmp = RREG32(mmMC_SHARED_CHMAP);
348 switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
378 adev->mc.vram_width = numchan * chansize;
379 /* Could aper size report 0 ? */
380 adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
381 adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
382 /* size in MB on si */
383 adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
384 adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
385 adev->mc.visible_vram_size = adev->mc.aper_size;
387 /* In case the PCI BAR is larger than the actual amount of vram */
388 if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
389 adev->mc.visible_vram_size = adev->mc.real_vram_size;
391 /* unless the user had overridden it, set the gart
392 * size equal to the 1024 or vram, whichever is larger.
394 if (amdgpu_gart_size == -1)
395 adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
397 adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
399 gmc_v7_0_vram_gtt_location(adev, &adev->mc);
406 * VMID 0 is the physical GPU addresses as used by the kernel.
407 * VMIDs 1-15 are used for userspace clients and are handled
408 * by the amdgpu vm/hsa code.
412 * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
414 * @adev: amdgpu_device pointer
415 * @vmid: vm instance to flush
417 * Flush the TLB for the requested page table (CIK).
419 static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
422 /* flush hdp cache */
423 WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
425 /* bits 0-15 are the VM contexts0-15 */
426 WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
430 * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
432 * @adev: amdgpu_device pointer
433 * @cpu_pt_addr: cpu address of the page table
434 * @gpu_page_idx: entry in the page table to update
435 * @addr: dst addr to write into pte/pde
436 * @flags: access flags
438 * Update the page tables using the CPU.
440 static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
442 uint32_t gpu_page_idx,
446 void __iomem *ptr = (void *)cpu_pt_addr;
449 value = addr & 0xFFFFFFFFFFFFF000ULL;
451 writeq(value, ptr + (gpu_page_idx * 8));
457 * gmc_v8_0_set_fault_enable_default - update VM fault handling
459 * @adev: amdgpu_device pointer
460 * @value: true redirects VM faults to the default page
462 static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
467 tmp = RREG32(mmVM_CONTEXT1_CNTL);
468 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
469 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
470 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
471 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
472 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
473 PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
474 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
475 VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
476 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
477 READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
478 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
479 WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
480 WREG32(mmVM_CONTEXT1_CNTL, tmp);
484 * gmc_v7_0_gart_enable - gart enable
486 * @adev: amdgpu_device pointer
488 * This sets up the TLBs, programs the page tables for VMID0,
489 * sets up the hw for VMIDs 1-15 which are allocated on
490 * demand, and sets up the global locations for the LDS, GDS,
491 * and GPUVM for FSA64 clients (CIK).
492 * Returns 0 for success, errors for failure.
494 static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
499 if (adev->gart.robj == NULL) {
500 dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
503 r = amdgpu_gart_table_vram_pin(adev);
506 /* Setup TLB control */
507 tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
508 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
509 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
510 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
511 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
512 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
513 WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
515 tmp = RREG32(mmVM_L2_CNTL);
516 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
517 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
518 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
519 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
520 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
521 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
522 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
523 WREG32(mmVM_L2_CNTL, tmp);
524 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
525 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
526 WREG32(mmVM_L2_CNTL2, tmp);
527 tmp = RREG32(mmVM_L2_CNTL3);
528 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
529 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
530 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
531 WREG32(mmVM_L2_CNTL3, tmp);
533 WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
534 WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
535 WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
536 WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
537 (u32)(adev->dummy_page.addr >> 12));
538 WREG32(mmVM_CONTEXT0_CNTL2, 0);
539 tmp = RREG32(mmVM_CONTEXT0_CNTL);
540 tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
541 tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
542 tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
543 WREG32(mmVM_CONTEXT0_CNTL, tmp);
549 /* empty context1-15 */
550 /* FIXME start with 4G, once using 2 level pt switch to full
553 /* set vm size, must be a multiple of 4 */
554 WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
555 WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
556 for (i = 1; i < 16; i++) {
558 WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
559 adev->gart.table_addr >> 12);
561 WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
562 adev->gart.table_addr >> 12);
565 /* enable context1-15 */
566 WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
567 (u32)(adev->dummy_page.addr >> 12));
568 WREG32(mmVM_CONTEXT1_CNTL2, 4);
569 tmp = RREG32(mmVM_CONTEXT1_CNTL);
570 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
571 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
572 tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
573 amdgpu_vm_block_size - 9);
574 WREG32(mmVM_CONTEXT1_CNTL, tmp);
575 if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
576 gmc_v7_0_set_fault_enable_default(adev, false);
578 gmc_v7_0_set_fault_enable_default(adev, true);
580 if (adev->asic_type == CHIP_KAVERI) {
581 tmp = RREG32(mmCHUB_CONTROL);
583 WREG32(mmCHUB_CONTROL, tmp);
586 gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
587 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
588 (unsigned)(adev->mc.gtt_size >> 20),
589 (unsigned long long)adev->gart.table_addr);
590 adev->gart.ready = true;
594 static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
598 if (adev->gart.robj) {
599 WARN(1, "R600 PCIE GART already initialized\n");
602 /* Initialize common gart structure */
603 r = amdgpu_gart_init(adev);
606 adev->gart.table_size = adev->gart.num_gpu_pages * 8;
607 return amdgpu_gart_table_vram_alloc(adev);
611 * gmc_v7_0_gart_disable - gart disable
613 * @adev: amdgpu_device pointer
615 * This disables all VM page table (CIK).
617 static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
621 /* Disable all tables */
622 WREG32(mmVM_CONTEXT0_CNTL, 0);
623 WREG32(mmVM_CONTEXT1_CNTL, 0);
624 /* Setup TLB control */
625 tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
626 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
627 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
628 tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
629 WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
631 tmp = RREG32(mmVM_L2_CNTL);
632 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
633 WREG32(mmVM_L2_CNTL, tmp);
634 WREG32(mmVM_L2_CNTL2, 0);
635 amdgpu_gart_table_vram_unpin(adev);
639 * gmc_v7_0_gart_fini - vm fini callback
641 * @adev: amdgpu_device pointer
643 * Tears down the driver GART/VM setup (CIK).
645 static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
647 amdgpu_gart_table_vram_free(adev);
648 amdgpu_gart_fini(adev);
653 * VMID 0 is the physical GPU addresses as used by the kernel.
654 * VMIDs 1-15 are used for userspace clients and are handled
655 * by the amdgpu vm/hsa code.
658 * gmc_v7_0_vm_init - cik vm init callback
660 * @adev: amdgpu_device pointer
662 * Inits cik specific vm parameters (number of VMs, base of vram for
664 * Returns 0 for success.
666 static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
670 * VMID 0 is reserved for System
671 * amdgpu graphics/compute will use VMIDs 1-7
672 * amdkfd will use VMIDs 8-15
674 adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
675 amdgpu_vm_manager_init(adev);
677 /* base offset of vram pages */
678 if (adev->flags & AMD_IS_APU) {
679 u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
681 adev->vm_manager.vram_base_offset = tmp;
683 adev->vm_manager.vram_base_offset = 0;
689 * gmc_v7_0_vm_fini - cik vm fini callback
691 * @adev: amdgpu_device pointer
693 * Tear down any asic specific VM setup (CIK).
695 static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
700 * gmc_v7_0_vm_decode_fault - print human readable fault info
702 * @adev: amdgpu_device pointer
703 * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
704 * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
706 * Print human readable fault information (CIK).
708 static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
709 u32 status, u32 addr, u32 mc_client)
712 u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
713 u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
715 char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
716 (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
718 mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
721 printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
722 protections, vmid, addr,
723 REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
725 "write" : "read", block, mc_client, mc_id);
729 static const u32 mc_cg_registers[] = {
730 mmMC_HUB_MISC_HUB_CG,
731 mmMC_HUB_MISC_SIP_CG,
735 mmMC_CITF_MISC_WR_CG,
736 mmMC_CITF_MISC_RD_CG,
737 mmMC_CITF_MISC_VM_CG,
741 static const u32 mc_cg_ls_en[] = {
742 MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
743 MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
744 MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
745 MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
746 ATC_MISC_CG__MEM_LS_ENABLE_MASK,
747 MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
748 MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
749 MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
750 VM_L2_CG__MEM_LS_ENABLE_MASK,
753 static const u32 mc_cg_en[] = {
754 MC_HUB_MISC_HUB_CG__ENABLE_MASK,
755 MC_HUB_MISC_SIP_CG__ENABLE_MASK,
756 MC_HUB_MISC_VM_CG__ENABLE_MASK,
757 MC_XPB_CLK_GAT__ENABLE_MASK,
758 ATC_MISC_CG__ENABLE_MASK,
759 MC_CITF_MISC_WR_CG__ENABLE_MASK,
760 MC_CITF_MISC_RD_CG__ENABLE_MASK,
761 MC_CITF_MISC_VM_CG__ENABLE_MASK,
762 VM_L2_CG__ENABLE_MASK,
765 static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
771 for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
772 orig = data = RREG32(mc_cg_registers[i]);
773 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
774 data |= mc_cg_ls_en[i];
776 data &= ~mc_cg_ls_en[i];
778 WREG32(mc_cg_registers[i], data);
782 static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
788 for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
789 orig = data = RREG32(mc_cg_registers[i]);
790 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
793 data &= ~mc_cg_en[i];
795 WREG32(mc_cg_registers[i], data);
799 static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
804 orig = data = RREG32_PCIE(ixPCIE_CNTL2);
806 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
807 data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
808 data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
809 data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
810 data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
812 data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
813 data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
814 data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
815 data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
819 WREG32_PCIE(ixPCIE_CNTL2, data);
822 static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
827 orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
829 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
830 data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
832 data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
835 WREG32(mmHDP_HOST_PATH_CNTL, data);
838 static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
843 orig = data = RREG32(mmHDP_MEM_POWER_LS);
845 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
846 data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
848 data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
851 WREG32(mmHDP_MEM_POWER_LS, data);
854 static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
856 switch (mc_seq_vram_type) {
857 case MC_SEQ_MISC0__MT__GDDR1:
858 return AMDGPU_VRAM_TYPE_GDDR1;
859 case MC_SEQ_MISC0__MT__DDR2:
860 return AMDGPU_VRAM_TYPE_DDR2;
861 case MC_SEQ_MISC0__MT__GDDR3:
862 return AMDGPU_VRAM_TYPE_GDDR3;
863 case MC_SEQ_MISC0__MT__GDDR4:
864 return AMDGPU_VRAM_TYPE_GDDR4;
865 case MC_SEQ_MISC0__MT__GDDR5:
866 return AMDGPU_VRAM_TYPE_GDDR5;
867 case MC_SEQ_MISC0__MT__HBM:
868 return AMDGPU_VRAM_TYPE_HBM;
869 case MC_SEQ_MISC0__MT__DDR3:
870 return AMDGPU_VRAM_TYPE_DDR3;
872 return AMDGPU_VRAM_TYPE_UNKNOWN;
876 static int gmc_v7_0_early_init(void *handle)
878 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
880 gmc_v7_0_set_gart_funcs(adev);
881 gmc_v7_0_set_irq_funcs(adev);
886 static int gmc_v7_0_late_init(void *handle)
888 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
890 if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
891 return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
896 static int gmc_v7_0_sw_init(void *handle)
900 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
902 if (adev->flags & AMD_IS_APU) {
903 adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
905 u32 tmp = RREG32(mmMC_SEQ_MISC0);
906 tmp &= MC_SEQ_MISC0__MT__MASK;
907 adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
910 r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
914 r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
918 /* Adjust VM size here.
919 * Currently set to 4GB ((1 << 20) 4k pages).
920 * Max GPUVM size for cayman and SI is 40 bits.
922 adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
924 /* Set the internal MC address mask
925 * This is the max address of the GPU's
926 * internal address space.
928 adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
930 /* set DMA mask + need_dma32 flags.
931 * PCIE - can handle 40-bits.
932 * IGP - can handle 40-bits
933 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
935 adev->need_dma32 = false;
936 dma_bits = adev->need_dma32 ? 32 : 40;
937 r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
939 adev->need_dma32 = true;
941 printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
943 r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
945 pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
946 printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
949 r = gmc_v7_0_init_microcode(adev);
951 DRM_ERROR("Failed to load mc firmware!\n");
955 r = gmc_v7_0_mc_init(adev);
960 r = amdgpu_bo_init(adev);
964 r = gmc_v7_0_gart_init(adev);
968 if (!adev->vm_manager.enabled) {
969 r = gmc_v7_0_vm_init(adev);
971 dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
974 adev->vm_manager.enabled = true;
980 static int gmc_v7_0_sw_fini(void *handle)
982 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
984 if (adev->vm_manager.enabled) {
985 amdgpu_vm_manager_fini(adev);
986 gmc_v7_0_vm_fini(adev);
987 adev->vm_manager.enabled = false;
989 gmc_v7_0_gart_fini(adev);
990 amdgpu_gem_force_release(adev);
991 amdgpu_bo_fini(adev);
996 static int gmc_v7_0_hw_init(void *handle)
999 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1001 gmc_v7_0_init_golden_registers(adev);
1003 gmc_v7_0_mc_program(adev);
1005 if (!(adev->flags & AMD_IS_APU)) {
1006 r = gmc_v7_0_mc_load_microcode(adev);
1008 DRM_ERROR("Failed to load MC firmware!\n");
1013 r = gmc_v7_0_gart_enable(adev);
1020 static int gmc_v7_0_hw_fini(void *handle)
1022 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1024 amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
1025 gmc_v7_0_gart_disable(adev);
1030 static int gmc_v7_0_suspend(void *handle)
1032 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1034 if (adev->vm_manager.enabled) {
1035 gmc_v7_0_vm_fini(adev);
1036 adev->vm_manager.enabled = false;
1038 gmc_v7_0_hw_fini(adev);
1043 static int gmc_v7_0_resume(void *handle)
1046 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1048 r = gmc_v7_0_hw_init(adev);
1052 if (!adev->vm_manager.enabled) {
1053 r = gmc_v7_0_vm_init(adev);
1055 dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
1058 adev->vm_manager.enabled = true;
1064 static bool gmc_v7_0_is_idle(void *handle)
1066 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1067 u32 tmp = RREG32(mmSRBM_STATUS);
1069 if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
1070 SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
1076 static int gmc_v7_0_wait_for_idle(void *handle)
1080 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1082 for (i = 0; i < adev->usec_timeout; i++) {
1083 /* read MC_STATUS */
1084 tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
1085 SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
1086 SRBM_STATUS__MCC_BUSY_MASK |
1087 SRBM_STATUS__MCD_BUSY_MASK |
1088 SRBM_STATUS__VMC_BUSY_MASK);
1097 static int gmc_v7_0_soft_reset(void *handle)
1099 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1100 struct amdgpu_mode_mc_save save;
1101 u32 srbm_soft_reset = 0;
1102 u32 tmp = RREG32(mmSRBM_STATUS);
1104 if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
1105 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
1106 SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
1108 if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
1109 SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
1110 if (!(adev->flags & AMD_IS_APU))
1111 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
1112 SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
1115 if (srbm_soft_reset) {
1116 gmc_v7_0_mc_stop(adev, &save);
1117 if (gmc_v7_0_wait_for_idle((void *)adev)) {
1118 dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
1122 tmp = RREG32(mmSRBM_SOFT_RESET);
1123 tmp |= srbm_soft_reset;
1124 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1125 WREG32(mmSRBM_SOFT_RESET, tmp);
1126 tmp = RREG32(mmSRBM_SOFT_RESET);
1130 tmp &= ~srbm_soft_reset;
1131 WREG32(mmSRBM_SOFT_RESET, tmp);
1132 tmp = RREG32(mmSRBM_SOFT_RESET);
1134 /* Wait a little for things to settle down */
1137 gmc_v7_0_mc_resume(adev, &save);
1144 static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
1145 struct amdgpu_irq_src *src,
1147 enum amdgpu_interrupt_state state)
1150 u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
1151 VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
1152 VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
1153 VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
1154 VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
1155 VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
1158 case AMDGPU_IRQ_STATE_DISABLE:
1159 /* system context */
1160 tmp = RREG32(mmVM_CONTEXT0_CNTL);
1162 WREG32(mmVM_CONTEXT0_CNTL, tmp);
1164 tmp = RREG32(mmVM_CONTEXT1_CNTL);
1166 WREG32(mmVM_CONTEXT1_CNTL, tmp);
1168 case AMDGPU_IRQ_STATE_ENABLE:
1169 /* system context */
1170 tmp = RREG32(mmVM_CONTEXT0_CNTL);
1172 WREG32(mmVM_CONTEXT0_CNTL, tmp);
1174 tmp = RREG32(mmVM_CONTEXT1_CNTL);
1176 WREG32(mmVM_CONTEXT1_CNTL, tmp);
1185 static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
1186 struct amdgpu_irq_src *source,
1187 struct amdgpu_iv_entry *entry)
1189 u32 addr, status, mc_client;
1191 addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
1192 status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
1193 mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
1194 /* reset addr and status */
1195 WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
1197 if (!addr && !status)
1200 if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
1201 gmc_v7_0_set_fault_enable_default(adev, false);
1203 dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
1204 entry->src_id, entry->src_data);
1205 dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
1207 dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
1209 gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
1214 static int gmc_v7_0_set_clockgating_state(void *handle,
1215 enum amd_clockgating_state state)
1218 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1220 if (state == AMD_CG_STATE_GATE)
1223 if (!(adev->flags & AMD_IS_APU)) {
1224 gmc_v7_0_enable_mc_mgcg(adev, gate);
1225 gmc_v7_0_enable_mc_ls(adev, gate);
1227 gmc_v7_0_enable_bif_mgls(adev, gate);
1228 gmc_v7_0_enable_hdp_mgcg(adev, gate);
1229 gmc_v7_0_enable_hdp_ls(adev, gate);
1234 static int gmc_v7_0_set_powergating_state(void *handle,
1235 enum amd_powergating_state state)
1240 const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
1242 .early_init = gmc_v7_0_early_init,
1243 .late_init = gmc_v7_0_late_init,
1244 .sw_init = gmc_v7_0_sw_init,
1245 .sw_fini = gmc_v7_0_sw_fini,
1246 .hw_init = gmc_v7_0_hw_init,
1247 .hw_fini = gmc_v7_0_hw_fini,
1248 .suspend = gmc_v7_0_suspend,
1249 .resume = gmc_v7_0_resume,
1250 .is_idle = gmc_v7_0_is_idle,
1251 .wait_for_idle = gmc_v7_0_wait_for_idle,
1252 .soft_reset = gmc_v7_0_soft_reset,
1253 .set_clockgating_state = gmc_v7_0_set_clockgating_state,
1254 .set_powergating_state = gmc_v7_0_set_powergating_state,
1257 static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
1258 .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
1259 .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
1262 static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
1263 .set = gmc_v7_0_vm_fault_interrupt_state,
1264 .process = gmc_v7_0_process_interrupt,
1267 static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
1269 if (adev->gart.gart_funcs == NULL)
1270 adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
1273 static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
1275 adev->mc.vm_fault.num_types = 1;
1276 adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;