2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <drm/drm_fourcc.h>
25 #include <drm/drm_vblank.h>
28 #include "amdgpu_pm.h"
29 #include "amdgpu_i2c.h"
32 #include "amdgpu_atombios.h"
33 #include "atombios_crtc.h"
34 #include "atombios_encoders.h"
35 #include "amdgpu_pll.h"
36 #include "amdgpu_connectors.h"
37 #include "amdgpu_display.h"
40 #include "dce/dce_8_0_d.h"
41 #include "dce/dce_8_0_sh_mask.h"
43 #include "gca/gfx_7_2_enum.h"
45 #include "gmc/gmc_7_1_d.h"
46 #include "gmc/gmc_7_1_sh_mask.h"
48 #include "oss/oss_2_0_d.h"
49 #include "oss/oss_2_0_sh_mask.h"
51 static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
52 static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
54 static const u32 crtc_offsets[6] =
56 CRTC0_REGISTER_OFFSET,
57 CRTC1_REGISTER_OFFSET,
58 CRTC2_REGISTER_OFFSET,
59 CRTC3_REGISTER_OFFSET,
60 CRTC4_REGISTER_OFFSET,
64 static const u32 hpd_offsets[] =
74 static const uint32_t dig_offsets[] = {
75 CRTC0_REGISTER_OFFSET,
76 CRTC1_REGISTER_OFFSET,
77 CRTC2_REGISTER_OFFSET,
78 CRTC3_REGISTER_OFFSET,
79 CRTC4_REGISTER_OFFSET,
80 CRTC5_REGISTER_OFFSET,
81 (0x13830 - 0x7030) >> 2,
90 } interrupt_status_offsets[6] = { {
91 .reg = mmDISP_INTERRUPT_STATUS,
92 .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
93 .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
94 .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
96 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
97 .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
98 .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
99 .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
101 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
102 .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
103 .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
104 .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
106 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
107 .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
108 .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
109 .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
111 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
112 .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
113 .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
114 .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
116 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
117 .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
118 .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
119 .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
122 static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
123 u32 block_offset, u32 reg)
128 spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
129 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
130 r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
131 spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
136 static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
137 u32 block_offset, u32 reg, u32 v)
141 spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
142 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
143 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
144 spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
147 static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
149 if (crtc >= adev->mode_info.num_crtc)
152 return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
155 static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
159 /* Enable pflip interrupts */
160 for (i = 0; i < adev->mode_info.num_crtc; i++)
161 amdgpu_irq_get(adev, &adev->pageflip_irq, i);
164 static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
168 /* Disable pflip interrupts */
169 for (i = 0; i < adev->mode_info.num_crtc; i++)
170 amdgpu_irq_put(adev, &adev->pageflip_irq, i);
174 * dce_v8_0_page_flip - pageflip callback.
176 * @adev: amdgpu_device pointer
177 * @crtc_id: crtc to cleanup pageflip on
178 * @crtc_base: new address of the crtc (GPU MC address)
179 * @async: asynchronous flip
181 * Triggers the actual pageflip by updating the primary
182 * surface base address.
184 static void dce_v8_0_page_flip(struct amdgpu_device *adev,
185 int crtc_id, u64 crtc_base, bool async)
187 struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
188 struct drm_framebuffer *fb = amdgpu_crtc->base.primary->fb;
190 /* flip at hsync for async, default is vsync */
191 WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
192 GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
194 WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset,
195 fb->pitches[0] / fb->format->cpp[0]);
196 /* update the primary scanout addresses */
197 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
198 upper_32_bits(crtc_base));
199 /* writing to the low address triggers the update */
200 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
201 lower_32_bits(crtc_base));
203 RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
206 static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
207 u32 *vbl, u32 *position)
209 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
212 *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
213 *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
219 * dce_v8_0_hpd_sense - hpd sense callback.
221 * @adev: amdgpu_device pointer
222 * @hpd: hpd (hotplug detect) pin
224 * Checks if a digital monitor is connected (evergreen+).
225 * Returns true if connected, false if not connected.
227 static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
228 enum amdgpu_hpd_id hpd)
230 bool connected = false;
232 if (hpd >= adev->mode_info.num_hpd)
235 if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) &
236 DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
243 * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
245 * @adev: amdgpu_device pointer
246 * @hpd: hpd (hotplug detect) pin
248 * Set the polarity of the hpd pin (evergreen+).
250 static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
251 enum amdgpu_hpd_id hpd)
254 bool connected = dce_v8_0_hpd_sense(adev, hpd);
256 if (hpd >= adev->mode_info.num_hpd)
259 tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
261 tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
263 tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
264 WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
268 * dce_v8_0_hpd_init - hpd setup callback.
270 * @adev: amdgpu_device pointer
272 * Setup the hpd pins used by the card (evergreen+).
273 * Enable the pin, set the polarity, and enable the hpd interrupts.
275 static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
277 struct drm_device *dev = adev_to_drm(adev);
278 struct drm_connector *connector;
279 struct drm_connector_list_iter iter;
282 drm_connector_list_iter_begin(dev, &iter);
283 drm_for_each_connector_iter(connector, &iter) {
284 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
286 if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
289 tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
290 tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
291 WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
293 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
294 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
295 /* don't try to enable hpd on eDP or LVDS avoid breaking the
296 * aux dp channel on imac and help (but not completely fix)
297 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
298 * also avoid interrupt storms during dpms.
300 tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
301 tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
302 WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
306 dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
307 amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
309 drm_connector_list_iter_end(&iter);
313 * dce_v8_0_hpd_fini - hpd tear down callback.
315 * @adev: amdgpu_device pointer
317 * Tear down the hpd pins used by the card (evergreen+).
318 * Disable the hpd interrupts.
320 static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
322 struct drm_device *dev = adev_to_drm(adev);
323 struct drm_connector *connector;
324 struct drm_connector_list_iter iter;
327 drm_connector_list_iter_begin(dev, &iter);
328 drm_for_each_connector_iter(connector, &iter) {
329 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
331 if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
334 tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
335 tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
336 WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
338 amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
340 drm_connector_list_iter_end(&iter);
343 static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
345 return mmDC_GPIO_HPD_A;
348 static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
354 for (i = 0; i < adev->mode_info.num_crtc; i++) {
355 if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
356 crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
357 crtc_hung |= (1 << i);
361 for (j = 0; j < 10; j++) {
362 for (i = 0; i < adev->mode_info.num_crtc; i++) {
363 if (crtc_hung & (1 << i)) {
364 tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
365 if (tmp != crtc_status[i])
366 crtc_hung &= ~(1 << i);
377 static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
382 /* Lockout access through VGA aperture*/
383 tmp = RREG32(mmVGA_HDP_CONTROL);
385 tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
387 tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
388 WREG32(mmVGA_HDP_CONTROL, tmp);
390 /* disable VGA render */
391 tmp = RREG32(mmVGA_RENDER_CONTROL);
393 tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
395 tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
396 WREG32(mmVGA_RENDER_CONTROL, tmp);
399 static int dce_v8_0_get_num_crtc(struct amdgpu_device *adev)
403 switch (adev->asic_type) {
421 void dce_v8_0_disable_dce(struct amdgpu_device *adev)
423 /*Disable VGA render and enabled crtc, if has DCE engine*/
424 if (amdgpu_atombios_has_dce_engine_info(adev)) {
428 dce_v8_0_set_vga_render_state(adev, false);
431 for (i = 0; i < dce_v8_0_get_num_crtc(adev); i++) {
432 crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
433 CRTC_CONTROL, CRTC_MASTER_EN);
435 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
436 tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
437 tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
438 WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
439 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
445 static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
447 struct drm_device *dev = encoder->dev;
448 struct amdgpu_device *adev = drm_to_adev(dev);
449 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
450 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
451 struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
454 enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
457 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
458 bpc = amdgpu_connector_get_monitor_bpc(connector);
459 dither = amdgpu_connector->dither;
462 /* LVDS/eDP FMT is set up by atom */
463 if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
466 /* not needed for analog */
467 if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
468 (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
476 if (dither == AMDGPU_FMT_DITHER_ENABLE)
477 /* XXX sort out optimal dither settings */
478 tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
479 FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
480 FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
481 (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
483 tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
484 (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
487 if (dither == AMDGPU_FMT_DITHER_ENABLE)
488 /* XXX sort out optimal dither settings */
489 tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
490 FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
491 FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
492 FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
493 (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
495 tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
496 (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
499 if (dither == AMDGPU_FMT_DITHER_ENABLE)
500 /* XXX sort out optimal dither settings */
501 tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
502 FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
503 FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
504 FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
505 (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
507 tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
508 (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
515 WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
519 /* display watermark setup */
521 * dce_v8_0_line_buffer_adjust - Set up the line buffer
523 * @adev: amdgpu_device pointer
524 * @amdgpu_crtc: the selected display controller
525 * @mode: the current display mode on the selected display
528 * Setup up the line buffer allocation for
529 * the selected display controller (CIK).
530 * Returns the line buffer size in pixels.
532 static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
533 struct amdgpu_crtc *amdgpu_crtc,
534 struct drm_display_mode *mode)
536 u32 tmp, buffer_alloc, i;
537 u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
540 * There are 6 line buffers, one for each display controllers.
541 * There are 3 partitions per LB. Select the number of partitions
542 * to enable based on the display width. For display widths larger
543 * than 4096, you need use to use 2 display controllers and combine
544 * them using the stereo blender.
546 if (amdgpu_crtc->base.enabled && mode) {
547 if (mode->crtc_hdisplay < 1920) {
550 } else if (mode->crtc_hdisplay < 2560) {
553 } else if (mode->crtc_hdisplay < 4096) {
555 buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
557 DRM_DEBUG_KMS("Mode too big for LB!\n");
559 buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
566 WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
567 (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
568 (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
570 WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
571 (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
572 for (i = 0; i < adev->usec_timeout; i++) {
573 if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
574 PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
579 if (amdgpu_crtc->base.enabled && mode) {
591 /* controller not enabled, so no lb used */
596 * cik_get_number_of_dram_channels - get the number of dram channels
598 * @adev: amdgpu_device pointer
600 * Look up the number of video ram channels (CIK).
601 * Used for display watermark bandwidth calculations
602 * Returns the number of dram channels
604 static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
606 u32 tmp = RREG32(mmMC_SHARED_CHMAP);
608 switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
631 struct dce8_wm_params {
632 u32 dram_channels; /* number of dram channels */
633 u32 yclk; /* bandwidth per dram data pin in kHz */
634 u32 sclk; /* engine clock in kHz */
635 u32 disp_clk; /* display clock in kHz */
636 u32 src_width; /* viewport width */
637 u32 active_time; /* active display time in ns */
638 u32 blank_time; /* blank time in ns */
639 bool interlaced; /* mode is interlaced */
640 fixed20_12 vsc; /* vertical scale ratio */
641 u32 num_heads; /* number of active crtcs */
642 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
643 u32 lb_size; /* line buffer allocated to pipe */
644 u32 vtaps; /* vertical scaler taps */
648 * dce_v8_0_dram_bandwidth - get the dram bandwidth
650 * @wm: watermark calculation data
652 * Calculate the raw dram bandwidth (CIK).
653 * Used for display watermark bandwidth calculations
654 * Returns the dram bandwidth in MBytes/s
656 static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
658 /* Calculate raw DRAM Bandwidth */
659 fixed20_12 dram_efficiency; /* 0.7 */
660 fixed20_12 yclk, dram_channels, bandwidth;
663 a.full = dfixed_const(1000);
664 yclk.full = dfixed_const(wm->yclk);
665 yclk.full = dfixed_div(yclk, a);
666 dram_channels.full = dfixed_const(wm->dram_channels * 4);
667 a.full = dfixed_const(10);
668 dram_efficiency.full = dfixed_const(7);
669 dram_efficiency.full = dfixed_div(dram_efficiency, a);
670 bandwidth.full = dfixed_mul(dram_channels, yclk);
671 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
673 return dfixed_trunc(bandwidth);
677 * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
679 * @wm: watermark calculation data
681 * Calculate the dram bandwidth used for display (CIK).
682 * Used for display watermark bandwidth calculations
683 * Returns the dram bandwidth for display in MBytes/s
685 static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
687 /* Calculate DRAM Bandwidth and the part allocated to display. */
688 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
689 fixed20_12 yclk, dram_channels, bandwidth;
692 a.full = dfixed_const(1000);
693 yclk.full = dfixed_const(wm->yclk);
694 yclk.full = dfixed_div(yclk, a);
695 dram_channels.full = dfixed_const(wm->dram_channels * 4);
696 a.full = dfixed_const(10);
697 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
698 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
699 bandwidth.full = dfixed_mul(dram_channels, yclk);
700 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
702 return dfixed_trunc(bandwidth);
706 * dce_v8_0_data_return_bandwidth - get the data return bandwidth
708 * @wm: watermark calculation data
710 * Calculate the data return bandwidth used for display (CIK).
711 * Used for display watermark bandwidth calculations
712 * Returns the data return bandwidth in MBytes/s
714 static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
716 /* Calculate the display Data return Bandwidth */
717 fixed20_12 return_efficiency; /* 0.8 */
718 fixed20_12 sclk, bandwidth;
721 a.full = dfixed_const(1000);
722 sclk.full = dfixed_const(wm->sclk);
723 sclk.full = dfixed_div(sclk, a);
724 a.full = dfixed_const(10);
725 return_efficiency.full = dfixed_const(8);
726 return_efficiency.full = dfixed_div(return_efficiency, a);
727 a.full = dfixed_const(32);
728 bandwidth.full = dfixed_mul(a, sclk);
729 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
731 return dfixed_trunc(bandwidth);
735 * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
737 * @wm: watermark calculation data
739 * Calculate the dmif bandwidth used for display (CIK).
740 * Used for display watermark bandwidth calculations
741 * Returns the dmif bandwidth in MBytes/s
743 static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
745 /* Calculate the DMIF Request Bandwidth */
746 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
747 fixed20_12 disp_clk, bandwidth;
750 a.full = dfixed_const(1000);
751 disp_clk.full = dfixed_const(wm->disp_clk);
752 disp_clk.full = dfixed_div(disp_clk, a);
753 a.full = dfixed_const(32);
754 b.full = dfixed_mul(a, disp_clk);
756 a.full = dfixed_const(10);
757 disp_clk_request_efficiency.full = dfixed_const(8);
758 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
760 bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
762 return dfixed_trunc(bandwidth);
766 * dce_v8_0_available_bandwidth - get the min available bandwidth
768 * @wm: watermark calculation data
770 * Calculate the min available bandwidth used for display (CIK).
771 * Used for display watermark bandwidth calculations
772 * Returns the min available bandwidth in MBytes/s
774 static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
776 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
777 u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
778 u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
779 u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
781 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
785 * dce_v8_0_average_bandwidth - get the average available bandwidth
787 * @wm: watermark calculation data
789 * Calculate the average available bandwidth used for display (CIK).
790 * Used for display watermark bandwidth calculations
791 * Returns the average available bandwidth in MBytes/s
793 static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
795 /* Calculate the display mode Average Bandwidth
796 * DisplayMode should contain the source and destination dimensions,
800 fixed20_12 line_time;
801 fixed20_12 src_width;
802 fixed20_12 bandwidth;
805 a.full = dfixed_const(1000);
806 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
807 line_time.full = dfixed_div(line_time, a);
808 bpp.full = dfixed_const(wm->bytes_per_pixel);
809 src_width.full = dfixed_const(wm->src_width);
810 bandwidth.full = dfixed_mul(src_width, bpp);
811 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
812 bandwidth.full = dfixed_div(bandwidth, line_time);
814 return dfixed_trunc(bandwidth);
818 * dce_v8_0_latency_watermark - get the latency watermark
820 * @wm: watermark calculation data
822 * Calculate the latency watermark (CIK).
823 * Used for display watermark bandwidth calculations
824 * Returns the latency watermark in ns
826 static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
828 /* First calculate the latency in ns */
829 u32 mc_latency = 2000; /* 2000 ns. */
830 u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
831 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
832 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
833 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
834 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
835 (wm->num_heads * cursor_line_pair_return_time);
836 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
837 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
838 u32 tmp, dmif_size = 12288;
841 if (wm->num_heads == 0)
844 a.full = dfixed_const(2);
845 b.full = dfixed_const(1);
846 if ((wm->vsc.full > a.full) ||
847 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
849 ((wm->vsc.full >= a.full) && wm->interlaced))
850 max_src_lines_per_dst_line = 4;
852 max_src_lines_per_dst_line = 2;
854 a.full = dfixed_const(available_bandwidth);
855 b.full = dfixed_const(wm->num_heads);
856 a.full = dfixed_div(a, b);
857 tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
858 tmp = min(dfixed_trunc(a), tmp);
860 lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
862 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
863 b.full = dfixed_const(1000);
864 c.full = dfixed_const(lb_fill_bw);
865 b.full = dfixed_div(c, b);
866 a.full = dfixed_div(a, b);
867 line_fill_time = dfixed_trunc(a);
869 if (line_fill_time < wm->active_time)
872 return latency + (line_fill_time - wm->active_time);
877 * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
878 * average and available dram bandwidth
880 * @wm: watermark calculation data
882 * Check if the display average bandwidth fits in the display
883 * dram bandwidth (CIK).
884 * Used for display watermark bandwidth calculations
885 * Returns true if the display fits, false if not.
887 static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
889 if (dce_v8_0_average_bandwidth(wm) <=
890 (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
897 * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
898 * average and available bandwidth
900 * @wm: watermark calculation data
902 * Check if the display average bandwidth fits in the display
903 * available bandwidth (CIK).
904 * Used for display watermark bandwidth calculations
905 * Returns true if the display fits, false if not.
907 static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
909 if (dce_v8_0_average_bandwidth(wm) <=
910 (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
917 * dce_v8_0_check_latency_hiding - check latency hiding
919 * @wm: watermark calculation data
921 * Check latency hiding (CIK).
922 * Used for display watermark bandwidth calculations
923 * Returns true if the display fits, false if not.
925 static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
927 u32 lb_partitions = wm->lb_size / wm->src_width;
928 u32 line_time = wm->active_time + wm->blank_time;
929 u32 latency_tolerant_lines;
933 a.full = dfixed_const(1);
934 if (wm->vsc.full > a.full)
935 latency_tolerant_lines = 1;
937 if (lb_partitions <= (wm->vtaps + 1))
938 latency_tolerant_lines = 1;
940 latency_tolerant_lines = 2;
943 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
945 if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
952 * dce_v8_0_program_watermarks - program display watermarks
954 * @adev: amdgpu_device pointer
955 * @amdgpu_crtc: the selected display controller
956 * @lb_size: line buffer size
957 * @num_heads: number of display controllers in use
959 * Calculate and program the display watermarks for the
960 * selected display controller (CIK).
962 static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
963 struct amdgpu_crtc *amdgpu_crtc,
964 u32 lb_size, u32 num_heads)
966 struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
967 struct dce8_wm_params wm_low, wm_high;
970 u32 latency_watermark_a = 0, latency_watermark_b = 0;
971 u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
973 if (amdgpu_crtc->base.enabled && num_heads && mode) {
974 active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
976 line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
978 line_time = min(line_time, (u32)65535);
980 /* watermark for high clocks */
981 if (adev->pm.dpm_enabled) {
983 amdgpu_dpm_get_mclk(adev, false) * 10;
985 amdgpu_dpm_get_sclk(adev, false) * 10;
987 wm_high.yclk = adev->pm.current_mclk * 10;
988 wm_high.sclk = adev->pm.current_sclk * 10;
991 wm_high.disp_clk = mode->clock;
992 wm_high.src_width = mode->crtc_hdisplay;
993 wm_high.active_time = active_time;
994 wm_high.blank_time = line_time - wm_high.active_time;
995 wm_high.interlaced = false;
996 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
997 wm_high.interlaced = true;
998 wm_high.vsc = amdgpu_crtc->vsc;
1000 if (amdgpu_crtc->rmx_type != RMX_OFF)
1002 wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
1003 wm_high.lb_size = lb_size;
1004 wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
1005 wm_high.num_heads = num_heads;
1007 /* set for high clocks */
1008 latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
1010 /* possibly force display priority to high */
1011 /* should really do this at mode validation time... */
1012 if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
1013 !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
1014 !dce_v8_0_check_latency_hiding(&wm_high) ||
1015 (adev->mode_info.disp_priority == 2)) {
1016 DRM_DEBUG_KMS("force priority to high\n");
1019 /* watermark for low clocks */
1020 if (adev->pm.dpm_enabled) {
1022 amdgpu_dpm_get_mclk(adev, true) * 10;
1024 amdgpu_dpm_get_sclk(adev, true) * 10;
1026 wm_low.yclk = adev->pm.current_mclk * 10;
1027 wm_low.sclk = adev->pm.current_sclk * 10;
1030 wm_low.disp_clk = mode->clock;
1031 wm_low.src_width = mode->crtc_hdisplay;
1032 wm_low.active_time = active_time;
1033 wm_low.blank_time = line_time - wm_low.active_time;
1034 wm_low.interlaced = false;
1035 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1036 wm_low.interlaced = true;
1037 wm_low.vsc = amdgpu_crtc->vsc;
1039 if (amdgpu_crtc->rmx_type != RMX_OFF)
1041 wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
1042 wm_low.lb_size = lb_size;
1043 wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
1044 wm_low.num_heads = num_heads;
1046 /* set for low clocks */
1047 latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
1049 /* possibly force display priority to high */
1050 /* should really do this at mode validation time... */
1051 if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
1052 !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
1053 !dce_v8_0_check_latency_hiding(&wm_low) ||
1054 (adev->mode_info.disp_priority == 2)) {
1055 DRM_DEBUG_KMS("force priority to high\n");
1057 lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
1061 wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1063 tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1064 tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1065 WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1066 WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
1067 ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
1068 (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
1070 tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1071 tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1072 tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1073 WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1074 WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
1075 ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
1076 (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
1077 /* restore original selection */
1078 WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
1080 /* save values for DPM */
1081 amdgpu_crtc->line_time = line_time;
1082 amdgpu_crtc->wm_high = latency_watermark_a;
1083 amdgpu_crtc->wm_low = latency_watermark_b;
1084 /* Save number of lines the linebuffer leads before the scanout */
1085 amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
1089 * dce_v8_0_bandwidth_update - program display watermarks
1091 * @adev: amdgpu_device pointer
1093 * Calculate and program the display watermarks and line
1094 * buffer allocation (CIK).
1096 static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
1098 struct drm_display_mode *mode = NULL;
1099 u32 num_heads = 0, lb_size;
1102 amdgpu_display_update_priority(adev);
1104 for (i = 0; i < adev->mode_info.num_crtc; i++) {
1105 if (adev->mode_info.crtcs[i]->base.enabled)
1108 for (i = 0; i < adev->mode_info.num_crtc; i++) {
1109 mode = &adev->mode_info.crtcs[i]->base.mode;
1110 lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
1111 dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
1112 lb_size, num_heads);
1116 static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
1121 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1122 offset = adev->mode_info.audio.pin[i].offset;
1123 tmp = RREG32_AUDIO_ENDPT(offset,
1124 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
1126 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
1127 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
1128 adev->mode_info.audio.pin[i].connected = false;
1130 adev->mode_info.audio.pin[i].connected = true;
1134 static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
1138 dce_v8_0_audio_get_connected_pins(adev);
1140 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1141 if (adev->mode_info.audio.pin[i].connected)
1142 return &adev->mode_info.audio.pin[i];
1144 DRM_ERROR("No connected audio pins found!\n");
1148 static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
1150 struct amdgpu_device *adev = drm_to_adev(encoder->dev);
1151 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1152 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1155 if (!dig || !dig->afmt || !dig->afmt->pin)
1158 offset = dig->afmt->offset;
1160 WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
1161 (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
1164 static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
1165 struct drm_display_mode *mode)
1167 struct drm_device *dev = encoder->dev;
1168 struct amdgpu_device *adev = drm_to_adev(dev);
1169 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1170 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1171 struct drm_connector *connector;
1172 struct drm_connector_list_iter iter;
1173 struct amdgpu_connector *amdgpu_connector = NULL;
1174 u32 tmp = 0, offset;
1176 if (!dig || !dig->afmt || !dig->afmt->pin)
1179 offset = dig->afmt->pin->offset;
1181 drm_connector_list_iter_begin(dev, &iter);
1182 drm_for_each_connector_iter(connector, &iter) {
1183 if (connector->encoder == encoder) {
1184 amdgpu_connector = to_amdgpu_connector(connector);
1188 drm_connector_list_iter_end(&iter);
1190 if (!amdgpu_connector) {
1191 DRM_ERROR("Couldn't find encoder's connector\n");
1195 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1196 if (connector->latency_present[1])
1198 (connector->video_latency[1] <<
1199 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1200 (connector->audio_latency[1] <<
1201 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1205 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1207 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1209 if (connector->latency_present[0])
1211 (connector->video_latency[0] <<
1212 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1213 (connector->audio_latency[0] <<
1214 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1218 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1220 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1223 WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
1226 static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
1228 struct drm_device *dev = encoder->dev;
1229 struct amdgpu_device *adev = drm_to_adev(dev);
1230 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1231 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1232 struct drm_connector *connector;
1233 struct drm_connector_list_iter iter;
1234 struct amdgpu_connector *amdgpu_connector = NULL;
1239 if (!dig || !dig->afmt || !dig->afmt->pin)
1242 offset = dig->afmt->pin->offset;
1244 drm_connector_list_iter_begin(dev, &iter);
1245 drm_for_each_connector_iter(connector, &iter) {
1246 if (connector->encoder == encoder) {
1247 amdgpu_connector = to_amdgpu_connector(connector);
1251 drm_connector_list_iter_end(&iter);
1253 if (!amdgpu_connector) {
1254 DRM_ERROR("Couldn't find encoder's connector\n");
1258 sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
1259 if (sad_count < 0) {
1260 DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
1264 /* program the speaker allocation */
1265 tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
1266 tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
1267 AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
1269 tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
1271 tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
1273 tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
1274 WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
1279 static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
1281 struct drm_device *dev = encoder->dev;
1282 struct amdgpu_device *adev = drm_to_adev(dev);
1283 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1284 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1286 struct drm_connector *connector;
1287 struct drm_connector_list_iter iter;
1288 struct amdgpu_connector *amdgpu_connector = NULL;
1289 struct cea_sad *sads;
1292 static const u16 eld_reg_to_type[][2] = {
1293 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
1294 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
1295 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
1296 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
1297 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
1298 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
1299 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
1300 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
1301 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
1302 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
1303 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
1304 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
1307 if (!dig || !dig->afmt || !dig->afmt->pin)
1310 offset = dig->afmt->pin->offset;
1312 drm_connector_list_iter_begin(dev, &iter);
1313 drm_for_each_connector_iter(connector, &iter) {
1314 if (connector->encoder == encoder) {
1315 amdgpu_connector = to_amdgpu_connector(connector);
1319 drm_connector_list_iter_end(&iter);
1321 if (!amdgpu_connector) {
1322 DRM_ERROR("Couldn't find encoder's connector\n");
1326 sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
1328 DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
1333 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
1335 u8 stereo_freqs = 0;
1336 int max_channels = -1;
1339 for (j = 0; j < sad_count; j++) {
1340 struct cea_sad *sad = &sads[j];
1342 if (sad->format == eld_reg_to_type[i][1]) {
1343 if (sad->channels > max_channels) {
1344 value = (sad->channels <<
1345 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
1347 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
1349 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
1350 max_channels = sad->channels;
1353 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
1354 stereo_freqs |= sad->freq;
1360 value |= (stereo_freqs <<
1361 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
1363 WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
1369 static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
1370 struct amdgpu_audio_pin *pin,
1376 WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
1377 enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
1380 static const u32 pin_offsets[7] =
1391 static int dce_v8_0_audio_init(struct amdgpu_device *adev)
1398 adev->mode_info.audio.enabled = true;
1400 if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
1401 adev->mode_info.audio.num_pins = 7;
1402 else if ((adev->asic_type == CHIP_KABINI) ||
1403 (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
1404 adev->mode_info.audio.num_pins = 3;
1405 else if ((adev->asic_type == CHIP_BONAIRE) ||
1406 (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
1407 adev->mode_info.audio.num_pins = 7;
1409 adev->mode_info.audio.num_pins = 3;
1411 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1412 adev->mode_info.audio.pin[i].channels = -1;
1413 adev->mode_info.audio.pin[i].rate = -1;
1414 adev->mode_info.audio.pin[i].bits_per_sample = -1;
1415 adev->mode_info.audio.pin[i].status_bits = 0;
1416 adev->mode_info.audio.pin[i].category_code = 0;
1417 adev->mode_info.audio.pin[i].connected = false;
1418 adev->mode_info.audio.pin[i].offset = pin_offsets[i];
1419 adev->mode_info.audio.pin[i].id = i;
1420 /* disable audio. it will be set up later */
1421 /* XXX remove once we switch to ip funcs */
1422 dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1428 static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
1435 if (!adev->mode_info.audio.enabled)
1438 for (i = 0; i < adev->mode_info.audio.num_pins; i++)
1439 dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1441 adev->mode_info.audio.enabled = false;
1445 * update the N and CTS parameters for a given pixel clock rate
1447 static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
1449 struct drm_device *dev = encoder->dev;
1450 struct amdgpu_device *adev = drm_to_adev(dev);
1451 struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
1452 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1453 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1454 uint32_t offset = dig->afmt->offset;
1456 WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_32_0__HDMI_ACR_CTS_32__SHIFT));
1457 WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
1459 WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
1460 WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
1462 WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
1463 WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
1467 * build a HDMI Video Info Frame
1469 static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
1470 void *buffer, size_t size)
1472 struct drm_device *dev = encoder->dev;
1473 struct amdgpu_device *adev = drm_to_adev(dev);
1474 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1475 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1476 uint32_t offset = dig->afmt->offset;
1477 uint8_t *frame = buffer + 3;
1478 uint8_t *header = buffer;
1480 WREG32(mmAFMT_AVI_INFO0 + offset,
1481 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
1482 WREG32(mmAFMT_AVI_INFO1 + offset,
1483 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
1484 WREG32(mmAFMT_AVI_INFO2 + offset,
1485 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
1486 WREG32(mmAFMT_AVI_INFO3 + offset,
1487 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
1490 static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
1492 struct drm_device *dev = encoder->dev;
1493 struct amdgpu_device *adev = drm_to_adev(dev);
1494 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1495 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1496 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1497 u32 dto_phase = 24 * 1000;
1498 u32 dto_modulo = clock;
1500 if (!dig || !dig->afmt)
1503 /* XXX two dtos; generally use dto0 for hdmi */
1504 /* Express [24MHz / target pixel clock] as an exact rational
1505 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
1506 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
1508 WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
1509 WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
1510 WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
1514 * update the info frames with the data from the current display mode
1516 static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
1517 struct drm_display_mode *mode)
1519 struct drm_device *dev = encoder->dev;
1520 struct amdgpu_device *adev = drm_to_adev(dev);
1521 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1522 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1523 struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
1524 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1525 struct hdmi_avi_infoframe frame;
1526 uint32_t offset, val;
1530 if (!dig || !dig->afmt)
1533 /* Silent, r600_hdmi_enable will raise WARN for us */
1534 if (!dig->afmt->enabled)
1537 offset = dig->afmt->offset;
1539 /* hdmi deep color mode general control packets setup, if bpc > 8 */
1540 if (encoder->crtc) {
1541 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1542 bpc = amdgpu_crtc->bpc;
1545 /* disable audio prior to setting up hw */
1546 dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
1547 dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
1549 dce_v8_0_audio_set_dto(encoder, mode->clock);
1551 WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
1552 HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
1554 WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
1556 val = RREG32(mmHDMI_CONTROL + offset);
1557 val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1558 val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
1566 DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
1567 connector->name, bpc);
1570 val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1571 val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
1572 DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
1576 val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1577 val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
1578 DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
1583 WREG32(mmHDMI_CONTROL + offset, val);
1585 WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
1586 HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
1587 HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
1588 HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
1590 WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
1591 HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
1592 HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
1594 WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
1595 AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
1597 WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
1598 (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
1600 WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
1602 WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
1603 (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
1604 (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
1606 WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
1607 AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
1609 /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
1612 WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
1613 HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
1615 WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
1616 HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
1617 HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
1619 dce_v8_0_afmt_update_ACR(encoder, mode->clock);
1621 WREG32(mmAFMT_60958_0 + offset,
1622 (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
1624 WREG32(mmAFMT_60958_1 + offset,
1625 (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
1627 WREG32(mmAFMT_60958_2 + offset,
1628 (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
1629 (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
1630 (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
1631 (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
1632 (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
1633 (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
1635 dce_v8_0_audio_write_speaker_allocation(encoder);
1638 WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
1639 (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
1641 dce_v8_0_afmt_audio_select_pin(encoder);
1642 dce_v8_0_audio_write_sad_regs(encoder);
1643 dce_v8_0_audio_write_latency_fields(encoder, mode);
1645 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, connector, mode);
1647 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
1651 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1653 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
1657 dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
1659 WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
1660 HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
1661 HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT_MASK); /* required for audio info values to be updated */
1663 WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
1664 (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
1665 ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
1667 WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
1668 AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
1670 WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
1671 WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
1672 WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
1673 WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
1675 /* enable audio after setting up hw */
1676 dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
1679 static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
1681 struct drm_device *dev = encoder->dev;
1682 struct amdgpu_device *adev = drm_to_adev(dev);
1683 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1684 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1686 if (!dig || !dig->afmt)
1689 /* Silent, r600_hdmi_enable will raise WARN for us */
1690 if (enable && dig->afmt->enabled)
1692 if (!enable && !dig->afmt->enabled)
1695 if (!enable && dig->afmt->pin) {
1696 dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
1697 dig->afmt->pin = NULL;
1700 dig->afmt->enabled = enable;
1702 DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
1703 enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
1706 static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
1710 for (i = 0; i < adev->mode_info.num_dig; i++)
1711 adev->mode_info.afmt[i] = NULL;
1713 /* DCE8 has audio blocks tied to DIG encoders */
1714 for (i = 0; i < adev->mode_info.num_dig; i++) {
1715 adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
1716 if (adev->mode_info.afmt[i]) {
1717 adev->mode_info.afmt[i]->offset = dig_offsets[i];
1718 adev->mode_info.afmt[i]->id = i;
1721 for (j = 0; j < i; j++) {
1722 kfree(adev->mode_info.afmt[j]);
1723 adev->mode_info.afmt[j] = NULL;
1731 static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
1735 for (i = 0; i < adev->mode_info.num_dig; i++) {
1736 kfree(adev->mode_info.afmt[i]);
1737 adev->mode_info.afmt[i] = NULL;
1741 static const u32 vga_control_regs[6] =
1751 static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
1753 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1754 struct drm_device *dev = crtc->dev;
1755 struct amdgpu_device *adev = drm_to_adev(dev);
1758 vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
1760 WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
1762 WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
1765 static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
1767 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1768 struct drm_device *dev = crtc->dev;
1769 struct amdgpu_device *adev = drm_to_adev(dev);
1772 WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
1774 WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
1777 static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
1778 struct drm_framebuffer *fb,
1779 int x, int y, int atomic)
1781 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1782 struct drm_device *dev = crtc->dev;
1783 struct amdgpu_device *adev = drm_to_adev(dev);
1784 struct drm_framebuffer *target_fb;
1785 struct drm_gem_object *obj;
1786 struct amdgpu_bo *abo;
1787 uint64_t fb_location, tiling_flags;
1788 uint32_t fb_format, fb_pitch_pixels;
1789 u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1791 u32 viewport_w, viewport_h;
1793 bool bypass_lut = false;
1796 if (!atomic && !crtc->primary->fb) {
1797 DRM_DEBUG_KMS("No FB bound\n");
1804 target_fb = crtc->primary->fb;
1806 /* If atomic, assume fb object is pinned & idle & fenced and
1807 * just update base pointers
1809 obj = target_fb->obj[0];
1810 abo = gem_to_amdgpu_bo(obj);
1811 r = amdgpu_bo_reserve(abo, false);
1812 if (unlikely(r != 0))
1816 r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
1817 if (unlikely(r != 0)) {
1818 amdgpu_bo_unreserve(abo);
1822 fb_location = amdgpu_bo_gpu_offset(abo);
1824 amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
1825 amdgpu_bo_unreserve(abo);
1827 pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1829 switch (target_fb->format->format) {
1831 fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1832 (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1834 case DRM_FORMAT_XRGB4444:
1835 case DRM_FORMAT_ARGB4444:
1836 fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1837 (GRPH_FORMAT_ARGB4444 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1839 fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1842 case DRM_FORMAT_XRGB1555:
1843 case DRM_FORMAT_ARGB1555:
1844 fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1845 (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1847 fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1850 case DRM_FORMAT_BGRX5551:
1851 case DRM_FORMAT_BGRA5551:
1852 fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1853 (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1855 fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1858 case DRM_FORMAT_RGB565:
1859 fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1860 (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1862 fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1865 case DRM_FORMAT_XRGB8888:
1866 case DRM_FORMAT_ARGB8888:
1867 fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1868 (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1870 fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1873 case DRM_FORMAT_XRGB2101010:
1874 case DRM_FORMAT_ARGB2101010:
1875 fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1876 (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1878 fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1880 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1883 case DRM_FORMAT_BGRX1010102:
1884 case DRM_FORMAT_BGRA1010102:
1885 fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1886 (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1888 fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1890 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1893 case DRM_FORMAT_XBGR8888:
1894 case DRM_FORMAT_ABGR8888:
1895 fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1896 (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1897 fb_swap = ((GRPH_RED_SEL_B << GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR__SHIFT) |
1898 (GRPH_BLUE_SEL_R << GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR__SHIFT));
1900 fb_swap |= (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1904 DRM_ERROR("Unsupported screen format %p4cc\n",
1905 &target_fb->format->format);
1909 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
1910 unsigned bankw, bankh, mtaspect, tile_split, num_banks;
1912 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1913 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1914 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1915 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
1916 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1918 fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
1919 fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
1920 fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
1921 fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
1922 fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
1923 fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
1924 fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
1925 } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
1926 fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
1929 fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
1931 dce_v8_0_vga_enable(crtc, false);
1933 /* Make sure surface address is updated at vertical blank rather than
1936 WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
1938 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1939 upper_32_bits(fb_location));
1940 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1941 upper_32_bits(fb_location));
1942 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1943 (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
1944 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1945 (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
1946 WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
1947 WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
1950 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1951 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1952 * retain the full precision throughout the pipeline.
1954 WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
1955 (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
1956 ~LUT_10BIT_BYPASS_EN);
1959 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1961 WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
1962 WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
1963 WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
1964 WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
1965 WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
1966 WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
1968 fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
1969 WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
1971 dce_v8_0_grph_enable(crtc, true);
1973 WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
1978 WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
1980 viewport_w = crtc->mode.hdisplay;
1981 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1982 WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
1983 (viewport_w << 16) | viewport_h);
1985 /* set pageflip to happen anywhere in vblank interval */
1986 WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
1988 if (!atomic && fb && fb != crtc->primary->fb) {
1989 abo = gem_to_amdgpu_bo(fb->obj[0]);
1990 r = amdgpu_bo_reserve(abo, true);
1991 if (unlikely(r != 0))
1993 amdgpu_bo_unpin(abo);
1994 amdgpu_bo_unreserve(abo);
1997 /* Bytes per pixel may have changed */
1998 dce_v8_0_bandwidth_update(adev);
2003 static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
2004 struct drm_display_mode *mode)
2006 struct drm_device *dev = crtc->dev;
2007 struct amdgpu_device *adev = drm_to_adev(dev);
2008 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2010 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2011 WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
2012 LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
2014 WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
2017 static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
2019 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2020 struct drm_device *dev = crtc->dev;
2021 struct amdgpu_device *adev = drm_to_adev(dev);
2025 DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
2027 WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2028 ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
2029 (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
2030 WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
2031 PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
2032 WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
2033 PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
2034 WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2035 ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
2036 (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
2038 WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
2040 WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
2041 WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
2042 WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
2044 WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
2045 WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
2046 WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
2048 WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
2049 WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
2051 WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
2052 r = crtc->gamma_store;
2053 g = r + crtc->gamma_size;
2054 b = g + crtc->gamma_size;
2055 for (i = 0; i < 256; i++) {
2056 WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
2057 ((*r++ & 0xffc0) << 14) |
2058 ((*g++ & 0xffc0) << 4) |
2062 WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2063 ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
2064 (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
2065 (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
2066 WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
2067 ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
2068 (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
2069 WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2070 ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
2071 (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
2072 WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2073 ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
2074 (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
2075 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
2076 WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
2077 /* XXX this only needs to be programmed once per crtc at startup,
2078 * not sure where the best place for it is
2080 WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
2081 ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
2084 static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
2086 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
2087 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
2089 switch (amdgpu_encoder->encoder_id) {
2090 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2095 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2100 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2105 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2108 DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
2114 * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
2118 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
2119 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
2120 * monitors a dedicated PPLL must be used. If a particular board has
2121 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
2122 * as there is no need to program the PLL itself. If we are not able to
2123 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
2124 * avoid messing up an existing monitor.
2126 * Asic specific PLL information
2130 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
2132 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
2135 static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
2137 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2138 struct drm_device *dev = crtc->dev;
2139 struct amdgpu_device *adev = drm_to_adev(dev);
2143 if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
2144 if (adev->clock.dp_extclk)
2145 /* skip PPLL programming if using ext clock */
2146 return ATOM_PPLL_INVALID;
2148 /* use the same PPLL for all DP monitors */
2149 pll = amdgpu_pll_get_shared_dp_ppll(crtc);
2150 if (pll != ATOM_PPLL_INVALID)
2154 /* use the same PPLL for all monitors with the same clock */
2155 pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
2156 if (pll != ATOM_PPLL_INVALID)
2159 /* otherwise, pick one of the plls */
2160 if ((adev->asic_type == CHIP_KABINI) ||
2161 (adev->asic_type == CHIP_MULLINS)) {
2162 /* KB/ML has PPLL1 and PPLL2 */
2163 pll_in_use = amdgpu_pll_get_use_mask(crtc);
2164 if (!(pll_in_use & (1 << ATOM_PPLL2)))
2166 if (!(pll_in_use & (1 << ATOM_PPLL1)))
2168 DRM_ERROR("unable to allocate a PPLL\n");
2169 return ATOM_PPLL_INVALID;
2171 /* CI/KV has PPLL0, PPLL1, and PPLL2 */
2172 pll_in_use = amdgpu_pll_get_use_mask(crtc);
2173 if (!(pll_in_use & (1 << ATOM_PPLL2)))
2175 if (!(pll_in_use & (1 << ATOM_PPLL1)))
2177 if (!(pll_in_use & (1 << ATOM_PPLL0)))
2179 DRM_ERROR("unable to allocate a PPLL\n");
2180 return ATOM_PPLL_INVALID;
2182 return ATOM_PPLL_INVALID;
2185 static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
2187 struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2188 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2191 cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
2193 cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2195 cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2196 WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
2199 static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
2201 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2202 struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2204 WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2205 (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2206 (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2209 static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
2211 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2212 struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2214 WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2215 upper_32_bits(amdgpu_crtc->cursor_addr));
2216 WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2217 lower_32_bits(amdgpu_crtc->cursor_addr));
2219 WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2220 CUR_CONTROL__CURSOR_EN_MASK |
2221 (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2222 (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2225 static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
2228 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2229 struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2230 int xorigin = 0, yorigin = 0;
2232 amdgpu_crtc->cursor_x = x;
2233 amdgpu_crtc->cursor_y = y;
2235 /* avivo cursor are offset into the total surface */
2238 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
2241 xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
2245 yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
2249 WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
2250 WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
2251 WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
2252 ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
2257 static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
2262 dce_v8_0_lock_cursor(crtc, true);
2263 ret = dce_v8_0_cursor_move_locked(crtc, x, y);
2264 dce_v8_0_lock_cursor(crtc, false);
2269 static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
2270 struct drm_file *file_priv,
2277 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2278 struct drm_gem_object *obj;
2279 struct amdgpu_bo *aobj;
2283 /* turn off cursor */
2284 dce_v8_0_hide_cursor(crtc);
2289 if ((width > amdgpu_crtc->max_cursor_width) ||
2290 (height > amdgpu_crtc->max_cursor_height)) {
2291 DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
2295 obj = drm_gem_object_lookup(file_priv, handle);
2297 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
2301 aobj = gem_to_amdgpu_bo(obj);
2302 ret = amdgpu_bo_reserve(aobj, false);
2304 drm_gem_object_put(obj);
2308 ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
2309 amdgpu_bo_unreserve(aobj);
2311 DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
2312 drm_gem_object_put(obj);
2315 amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
2317 dce_v8_0_lock_cursor(crtc, true);
2319 if (width != amdgpu_crtc->cursor_width ||
2320 height != amdgpu_crtc->cursor_height ||
2321 hot_x != amdgpu_crtc->cursor_hot_x ||
2322 hot_y != amdgpu_crtc->cursor_hot_y) {
2325 x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
2326 y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
2328 dce_v8_0_cursor_move_locked(crtc, x, y);
2330 amdgpu_crtc->cursor_width = width;
2331 amdgpu_crtc->cursor_height = height;
2332 amdgpu_crtc->cursor_hot_x = hot_x;
2333 amdgpu_crtc->cursor_hot_y = hot_y;
2336 dce_v8_0_show_cursor(crtc);
2337 dce_v8_0_lock_cursor(crtc, false);
2340 if (amdgpu_crtc->cursor_bo) {
2341 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2342 ret = amdgpu_bo_reserve(aobj, true);
2343 if (likely(ret == 0)) {
2344 amdgpu_bo_unpin(aobj);
2345 amdgpu_bo_unreserve(aobj);
2347 drm_gem_object_put(amdgpu_crtc->cursor_bo);
2350 amdgpu_crtc->cursor_bo = obj;
2354 static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
2356 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2358 if (amdgpu_crtc->cursor_bo) {
2359 dce_v8_0_lock_cursor(crtc, true);
2361 dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
2362 amdgpu_crtc->cursor_y);
2364 dce_v8_0_show_cursor(crtc);
2366 dce_v8_0_lock_cursor(crtc, false);
2370 static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
2371 u16 *blue, uint32_t size,
2372 struct drm_modeset_acquire_ctx *ctx)
2374 dce_v8_0_crtc_load_lut(crtc);
2379 static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
2381 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2383 drm_crtc_cleanup(crtc);
2387 static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
2388 .cursor_set2 = dce_v8_0_crtc_cursor_set2,
2389 .cursor_move = dce_v8_0_crtc_cursor_move,
2390 .gamma_set = dce_v8_0_crtc_gamma_set,
2391 .set_config = amdgpu_display_crtc_set_config,
2392 .destroy = dce_v8_0_crtc_destroy,
2393 .page_flip_target = amdgpu_display_crtc_page_flip_target,
2394 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
2395 .enable_vblank = amdgpu_enable_vblank_kms,
2396 .disable_vblank = amdgpu_disable_vblank_kms,
2397 .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
2400 static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
2402 struct drm_device *dev = crtc->dev;
2403 struct amdgpu_device *adev = drm_to_adev(dev);
2404 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2408 case DRM_MODE_DPMS_ON:
2409 amdgpu_crtc->enabled = true;
2410 amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
2411 dce_v8_0_vga_enable(crtc, true);
2412 amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
2413 dce_v8_0_vga_enable(crtc, false);
2414 /* Make sure VBLANK and PFLIP interrupts are still enabled */
2415 type = amdgpu_display_crtc_idx_to_irq_type(adev,
2416 amdgpu_crtc->crtc_id);
2417 amdgpu_irq_update(adev, &adev->crtc_irq, type);
2418 amdgpu_irq_update(adev, &adev->pageflip_irq, type);
2419 drm_crtc_vblank_on(crtc);
2420 dce_v8_0_crtc_load_lut(crtc);
2422 case DRM_MODE_DPMS_STANDBY:
2423 case DRM_MODE_DPMS_SUSPEND:
2424 case DRM_MODE_DPMS_OFF:
2425 drm_crtc_vblank_off(crtc);
2426 if (amdgpu_crtc->enabled) {
2427 dce_v8_0_vga_enable(crtc, true);
2428 amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
2429 dce_v8_0_vga_enable(crtc, false);
2431 amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
2432 amdgpu_crtc->enabled = false;
2435 /* adjust pm to dpms */
2436 amdgpu_dpm_compute_clocks(adev);
2439 static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
2441 /* disable crtc pair power gating before programming */
2442 amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
2443 amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
2444 dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2447 static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
2449 dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2450 amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
2453 static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
2455 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2456 struct drm_device *dev = crtc->dev;
2457 struct amdgpu_device *adev = drm_to_adev(dev);
2458 struct amdgpu_atom_ss ss;
2461 dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2462 if (crtc->primary->fb) {
2464 struct amdgpu_bo *abo;
2466 abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
2467 r = amdgpu_bo_reserve(abo, true);
2469 DRM_ERROR("failed to reserve abo before unpin\n");
2471 amdgpu_bo_unpin(abo);
2472 amdgpu_bo_unreserve(abo);
2475 /* disable the GRPH */
2476 dce_v8_0_grph_enable(crtc, false);
2478 amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
2480 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2481 if (adev->mode_info.crtcs[i] &&
2482 adev->mode_info.crtcs[i]->enabled &&
2483 i != amdgpu_crtc->crtc_id &&
2484 amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
2485 /* one other crtc is using this pll don't turn
2492 switch (amdgpu_crtc->pll_id) {
2495 /* disable the ppll */
2496 amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2497 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2500 /* disable the ppll */
2501 if ((adev->asic_type == CHIP_KAVERI) ||
2502 (adev->asic_type == CHIP_BONAIRE) ||
2503 (adev->asic_type == CHIP_HAWAII))
2504 amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2505 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2511 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2512 amdgpu_crtc->adjusted_clock = 0;
2513 amdgpu_crtc->encoder = NULL;
2514 amdgpu_crtc->connector = NULL;
2517 static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
2518 struct drm_display_mode *mode,
2519 struct drm_display_mode *adjusted_mode,
2520 int x, int y, struct drm_framebuffer *old_fb)
2522 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2524 if (!amdgpu_crtc->adjusted_clock)
2527 amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
2528 amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
2529 dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2530 amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
2531 amdgpu_atombios_crtc_scaler_setup(crtc);
2532 dce_v8_0_cursor_reset(crtc);
2533 /* update the hw version fpr dpm */
2534 amdgpu_crtc->hw_mode = *adjusted_mode;
2539 static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
2540 const struct drm_display_mode *mode,
2541 struct drm_display_mode *adjusted_mode)
2543 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2544 struct drm_device *dev = crtc->dev;
2545 struct drm_encoder *encoder;
2547 /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
2548 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2549 if (encoder->crtc == crtc) {
2550 amdgpu_crtc->encoder = encoder;
2551 amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
2555 if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
2556 amdgpu_crtc->encoder = NULL;
2557 amdgpu_crtc->connector = NULL;
2560 if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2562 if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
2565 amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
2566 /* if we can't get a PPLL for a non-DP encoder, fail */
2567 if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
2568 !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
2574 static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
2575 struct drm_framebuffer *old_fb)
2577 return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2580 static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
2581 struct drm_framebuffer *fb,
2582 int x, int y, enum mode_set_atomic state)
2584 return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
2587 static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
2588 .dpms = dce_v8_0_crtc_dpms,
2589 .mode_fixup = dce_v8_0_crtc_mode_fixup,
2590 .mode_set = dce_v8_0_crtc_mode_set,
2591 .mode_set_base = dce_v8_0_crtc_set_base,
2592 .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
2593 .prepare = dce_v8_0_crtc_prepare,
2594 .commit = dce_v8_0_crtc_commit,
2595 .disable = dce_v8_0_crtc_disable,
2596 .get_scanout_position = amdgpu_crtc_get_scanout_position,
2599 static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
2601 struct amdgpu_crtc *amdgpu_crtc;
2603 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
2604 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
2605 if (amdgpu_crtc == NULL)
2608 drm_crtc_init(adev_to_drm(adev), &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
2610 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
2611 amdgpu_crtc->crtc_id = index;
2612 adev->mode_info.crtcs[index] = amdgpu_crtc;
2614 amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
2615 amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
2616 adev_to_drm(adev)->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
2617 adev_to_drm(adev)->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
2619 amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
2621 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2622 amdgpu_crtc->adjusted_clock = 0;
2623 amdgpu_crtc->encoder = NULL;
2624 amdgpu_crtc->connector = NULL;
2625 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
2630 static int dce_v8_0_early_init(void *handle)
2632 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2634 adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
2635 adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
2637 dce_v8_0_set_display_funcs(adev);
2639 adev->mode_info.num_crtc = dce_v8_0_get_num_crtc(adev);
2641 switch (adev->asic_type) {
2644 adev->mode_info.num_hpd = 6;
2645 adev->mode_info.num_dig = 6;
2648 adev->mode_info.num_hpd = 6;
2649 adev->mode_info.num_dig = 7;
2653 adev->mode_info.num_hpd = 6;
2654 adev->mode_info.num_dig = 6; /* ? */
2657 /* FIXME: not supported yet */
2661 dce_v8_0_set_irq_funcs(adev);
2666 static int dce_v8_0_sw_init(void *handle)
2669 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2671 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2672 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
2677 for (i = 8; i < 20; i += 2) {
2678 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
2684 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
2688 adev_to_drm(adev)->mode_config.funcs = &amdgpu_mode_funcs;
2690 adev_to_drm(adev)->mode_config.async_page_flip = true;
2692 adev_to_drm(adev)->mode_config.max_width = 16384;
2693 adev_to_drm(adev)->mode_config.max_height = 16384;
2695 adev_to_drm(adev)->mode_config.preferred_depth = 24;
2696 if (adev->asic_type == CHIP_HAWAII)
2697 /* disable prefer shadow for now due to hibernation issues */
2698 adev_to_drm(adev)->mode_config.prefer_shadow = 0;
2700 adev_to_drm(adev)->mode_config.prefer_shadow = 1;
2702 adev_to_drm(adev)->mode_config.fb_modifiers_not_supported = true;
2704 adev_to_drm(adev)->mode_config.fb_base = adev->gmc.aper_base;
2706 r = amdgpu_display_modeset_create_props(adev);
2710 adev_to_drm(adev)->mode_config.max_width = 16384;
2711 adev_to_drm(adev)->mode_config.max_height = 16384;
2713 /* allocate crtcs */
2714 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2715 r = dce_v8_0_crtc_init(adev, i);
2720 if (amdgpu_atombios_get_connector_info_from_object_table(adev))
2721 amdgpu_display_print_display_setup(adev_to_drm(adev));
2726 r = dce_v8_0_afmt_init(adev);
2730 r = dce_v8_0_audio_init(adev);
2734 drm_kms_helper_poll_init(adev_to_drm(adev));
2736 adev->mode_info.mode_config_initialized = true;
2740 static int dce_v8_0_sw_fini(void *handle)
2742 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2744 kfree(adev->mode_info.bios_hardcoded_edid);
2746 drm_kms_helper_poll_fini(adev_to_drm(adev));
2748 dce_v8_0_audio_fini(adev);
2750 dce_v8_0_afmt_fini(adev);
2752 drm_mode_config_cleanup(adev_to_drm(adev));
2753 adev->mode_info.mode_config_initialized = false;
2758 static int dce_v8_0_hw_init(void *handle)
2761 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2763 /* disable vga render */
2764 dce_v8_0_set_vga_render_state(adev, false);
2765 /* init dig PHYs, disp eng pll */
2766 amdgpu_atombios_encoder_init_dig(adev);
2767 amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
2769 /* initialize hpd */
2770 dce_v8_0_hpd_init(adev);
2772 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2773 dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2776 dce_v8_0_pageflip_interrupt_init(adev);
2781 static int dce_v8_0_hw_fini(void *handle)
2784 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2786 dce_v8_0_hpd_fini(adev);
2788 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2789 dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2792 dce_v8_0_pageflip_interrupt_fini(adev);
2797 static int dce_v8_0_suspend(void *handle)
2799 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2802 r = amdgpu_display_suspend_helper(adev);
2806 adev->mode_info.bl_level =
2807 amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
2809 return dce_v8_0_hw_fini(handle);
2812 static int dce_v8_0_resume(void *handle)
2814 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2817 amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
2818 adev->mode_info.bl_level);
2820 ret = dce_v8_0_hw_init(handle);
2822 /* turn on the BL */
2823 if (adev->mode_info.bl_encoder) {
2824 u8 bl_level = amdgpu_display_backlight_get_level(adev,
2825 adev->mode_info.bl_encoder);
2826 amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
2832 return amdgpu_display_resume_helper(adev);
2835 static bool dce_v8_0_is_idle(void *handle)
2840 static int dce_v8_0_wait_for_idle(void *handle)
2845 static int dce_v8_0_soft_reset(void *handle)
2847 u32 srbm_soft_reset = 0, tmp;
2848 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2850 if (dce_v8_0_is_display_hung(adev))
2851 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
2853 if (srbm_soft_reset) {
2854 tmp = RREG32(mmSRBM_SOFT_RESET);
2855 tmp |= srbm_soft_reset;
2856 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
2857 WREG32(mmSRBM_SOFT_RESET, tmp);
2858 tmp = RREG32(mmSRBM_SOFT_RESET);
2862 tmp &= ~srbm_soft_reset;
2863 WREG32(mmSRBM_SOFT_RESET, tmp);
2864 tmp = RREG32(mmSRBM_SOFT_RESET);
2866 /* Wait a little for things to settle down */
2872 static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
2874 enum amdgpu_interrupt_state state)
2876 u32 reg_block, lb_interrupt_mask;
2878 if (crtc >= adev->mode_info.num_crtc) {
2879 DRM_DEBUG("invalid crtc %d\n", crtc);
2885 reg_block = CRTC0_REGISTER_OFFSET;
2888 reg_block = CRTC1_REGISTER_OFFSET;
2891 reg_block = CRTC2_REGISTER_OFFSET;
2894 reg_block = CRTC3_REGISTER_OFFSET;
2897 reg_block = CRTC4_REGISTER_OFFSET;
2900 reg_block = CRTC5_REGISTER_OFFSET;
2903 DRM_DEBUG("invalid crtc %d\n", crtc);
2908 case AMDGPU_IRQ_STATE_DISABLE:
2909 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2910 lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
2911 WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2913 case AMDGPU_IRQ_STATE_ENABLE:
2914 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2915 lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
2916 WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2923 static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
2925 enum amdgpu_interrupt_state state)
2927 u32 reg_block, lb_interrupt_mask;
2929 if (crtc >= adev->mode_info.num_crtc) {
2930 DRM_DEBUG("invalid crtc %d\n", crtc);
2936 reg_block = CRTC0_REGISTER_OFFSET;
2939 reg_block = CRTC1_REGISTER_OFFSET;
2942 reg_block = CRTC2_REGISTER_OFFSET;
2945 reg_block = CRTC3_REGISTER_OFFSET;
2948 reg_block = CRTC4_REGISTER_OFFSET;
2951 reg_block = CRTC5_REGISTER_OFFSET;
2954 DRM_DEBUG("invalid crtc %d\n", crtc);
2959 case AMDGPU_IRQ_STATE_DISABLE:
2960 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2961 lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
2962 WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2964 case AMDGPU_IRQ_STATE_ENABLE:
2965 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2966 lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
2967 WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2974 static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
2975 struct amdgpu_irq_src *src,
2977 enum amdgpu_interrupt_state state)
2979 u32 dc_hpd_int_cntl;
2981 if (type >= adev->mode_info.num_hpd) {
2982 DRM_DEBUG("invalid hdp %d\n", type);
2987 case AMDGPU_IRQ_STATE_DISABLE:
2988 dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
2989 dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
2990 WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
2992 case AMDGPU_IRQ_STATE_ENABLE:
2993 dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
2994 dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
2995 WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
3004 static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
3005 struct amdgpu_irq_src *src,
3007 enum amdgpu_interrupt_state state)
3010 case AMDGPU_CRTC_IRQ_VBLANK1:
3011 dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
3013 case AMDGPU_CRTC_IRQ_VBLANK2:
3014 dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
3016 case AMDGPU_CRTC_IRQ_VBLANK3:
3017 dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
3019 case AMDGPU_CRTC_IRQ_VBLANK4:
3020 dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
3022 case AMDGPU_CRTC_IRQ_VBLANK5:
3023 dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
3025 case AMDGPU_CRTC_IRQ_VBLANK6:
3026 dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
3028 case AMDGPU_CRTC_IRQ_VLINE1:
3029 dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
3031 case AMDGPU_CRTC_IRQ_VLINE2:
3032 dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
3034 case AMDGPU_CRTC_IRQ_VLINE3:
3035 dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
3037 case AMDGPU_CRTC_IRQ_VLINE4:
3038 dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
3040 case AMDGPU_CRTC_IRQ_VLINE5:
3041 dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
3043 case AMDGPU_CRTC_IRQ_VLINE6:
3044 dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
3052 static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
3053 struct amdgpu_irq_src *source,
3054 struct amdgpu_iv_entry *entry)
3056 unsigned crtc = entry->src_id - 1;
3057 uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
3058 unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev,
3061 switch (entry->src_data[0]) {
3062 case 0: /* vblank */
3063 if (disp_int & interrupt_status_offsets[crtc].vblank)
3064 WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
3066 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3068 if (amdgpu_irq_enabled(adev, source, irq_type)) {
3069 drm_handle_vblank(adev_to_drm(adev), crtc);
3071 DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
3074 if (disp_int & interrupt_status_offsets[crtc].vline)
3075 WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
3077 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3079 DRM_DEBUG("IH: D%d vline\n", crtc + 1);
3082 DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3089 static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
3090 struct amdgpu_irq_src *src,
3092 enum amdgpu_interrupt_state state)
3096 if (type >= adev->mode_info.num_crtc) {
3097 DRM_ERROR("invalid pageflip crtc %d\n", type);
3101 reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
3102 if (state == AMDGPU_IRQ_STATE_DISABLE)
3103 WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3104 reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3106 WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3107 reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3112 static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
3113 struct amdgpu_irq_src *source,
3114 struct amdgpu_iv_entry *entry)
3116 unsigned long flags;
3118 struct amdgpu_crtc *amdgpu_crtc;
3119 struct amdgpu_flip_work *works;
3121 crtc_id = (entry->src_id - 8) >> 1;
3122 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
3124 if (crtc_id >= adev->mode_info.num_crtc) {
3125 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
3129 if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
3130 GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
3131 WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
3132 GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
3134 /* IRQ could occur when in initial stage */
3135 if (amdgpu_crtc == NULL)
3138 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
3139 works = amdgpu_crtc->pflip_works;
3140 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
3141 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
3142 "AMDGPU_FLIP_SUBMITTED(%d)\n",
3143 amdgpu_crtc->pflip_status,
3144 AMDGPU_FLIP_SUBMITTED);
3145 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3149 /* page flip completed. clean up */
3150 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
3151 amdgpu_crtc->pflip_works = NULL;
3153 /* wakeup usersapce */
3155 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
3157 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3159 drm_crtc_vblank_put(&amdgpu_crtc->base);
3160 schedule_work(&works->unpin_work);
3165 static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
3166 struct amdgpu_irq_src *source,
3167 struct amdgpu_iv_entry *entry)
3169 uint32_t disp_int, mask, tmp;
3172 if (entry->src_data[0] >= adev->mode_info.num_hpd) {
3173 DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3177 hpd = entry->src_data[0];
3178 disp_int = RREG32(interrupt_status_offsets[hpd].reg);
3179 mask = interrupt_status_offsets[hpd].hpd;
3181 if (disp_int & mask) {
3182 tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
3183 tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
3184 WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
3185 schedule_work(&adev->hotplug_work);
3186 DRM_DEBUG("IH: HPD%d\n", hpd + 1);
3193 static int dce_v8_0_set_clockgating_state(void *handle,
3194 enum amd_clockgating_state state)
3199 static int dce_v8_0_set_powergating_state(void *handle,
3200 enum amd_powergating_state state)
3205 static const struct amd_ip_funcs dce_v8_0_ip_funcs = {
3207 .early_init = dce_v8_0_early_init,
3209 .sw_init = dce_v8_0_sw_init,
3210 .sw_fini = dce_v8_0_sw_fini,
3211 .hw_init = dce_v8_0_hw_init,
3212 .hw_fini = dce_v8_0_hw_fini,
3213 .suspend = dce_v8_0_suspend,
3214 .resume = dce_v8_0_resume,
3215 .is_idle = dce_v8_0_is_idle,
3216 .wait_for_idle = dce_v8_0_wait_for_idle,
3217 .soft_reset = dce_v8_0_soft_reset,
3218 .set_clockgating_state = dce_v8_0_set_clockgating_state,
3219 .set_powergating_state = dce_v8_0_set_powergating_state,
3223 dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
3224 struct drm_display_mode *mode,
3225 struct drm_display_mode *adjusted_mode)
3227 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3229 amdgpu_encoder->pixel_clock = adjusted_mode->clock;
3231 /* need to call this here rather than in prepare() since we need some crtc info */
3232 amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3234 /* set scaler clears this on some chips */
3235 dce_v8_0_set_interleave(encoder->crtc, mode);
3237 if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
3238 dce_v8_0_afmt_enable(encoder, true);
3239 dce_v8_0_afmt_setmode(encoder, adjusted_mode);
3243 static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
3245 struct amdgpu_device *adev = drm_to_adev(encoder->dev);
3246 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3247 struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
3249 if ((amdgpu_encoder->active_device &
3250 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
3251 (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
3252 ENCODER_OBJECT_ID_NONE)) {
3253 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
3255 dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
3256 if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
3257 dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
3261 amdgpu_atombios_scratch_regs_lock(adev, true);
3264 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
3266 /* select the clock/data port if it uses a router */
3267 if (amdgpu_connector->router.cd_valid)
3268 amdgpu_i2c_router_select_cd_port(amdgpu_connector);
3270 /* turn eDP panel on for mode set */
3271 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3272 amdgpu_atombios_encoder_set_edp_panel_power(connector,
3273 ATOM_TRANSMITTER_ACTION_POWER_ON);
3276 /* this is needed for the pll/ss setup to work correctly in some cases */
3277 amdgpu_atombios_encoder_set_crtc_source(encoder);
3278 /* set up the FMT blocks */
3279 dce_v8_0_program_fmt(encoder);
3282 static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
3284 struct drm_device *dev = encoder->dev;
3285 struct amdgpu_device *adev = drm_to_adev(dev);
3287 /* need to call this here as we need the crtc set up */
3288 amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
3289 amdgpu_atombios_scratch_regs_lock(adev, false);
3292 static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
3294 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3295 struct amdgpu_encoder_atom_dig *dig;
3297 amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3299 if (amdgpu_atombios_encoder_is_digital(encoder)) {
3300 if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
3301 dce_v8_0_afmt_enable(encoder, false);
3302 dig = amdgpu_encoder->enc_priv;
3303 dig->dig_encoder = -1;
3305 amdgpu_encoder->active_device = 0;
3308 /* these are handled by the primary encoders */
3309 static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
3314 static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
3320 dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
3321 struct drm_display_mode *mode,
3322 struct drm_display_mode *adjusted_mode)
3327 static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
3333 dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
3338 static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
3339 .dpms = dce_v8_0_ext_dpms,
3340 .prepare = dce_v8_0_ext_prepare,
3341 .mode_set = dce_v8_0_ext_mode_set,
3342 .commit = dce_v8_0_ext_commit,
3343 .disable = dce_v8_0_ext_disable,
3344 /* no detect for TMDS/LVDS yet */
3347 static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
3348 .dpms = amdgpu_atombios_encoder_dpms,
3349 .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3350 .prepare = dce_v8_0_encoder_prepare,
3351 .mode_set = dce_v8_0_encoder_mode_set,
3352 .commit = dce_v8_0_encoder_commit,
3353 .disable = dce_v8_0_encoder_disable,
3354 .detect = amdgpu_atombios_encoder_dig_detect,
3357 static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
3358 .dpms = amdgpu_atombios_encoder_dpms,
3359 .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3360 .prepare = dce_v8_0_encoder_prepare,
3361 .mode_set = dce_v8_0_encoder_mode_set,
3362 .commit = dce_v8_0_encoder_commit,
3363 .detect = amdgpu_atombios_encoder_dac_detect,
3366 static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
3368 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3369 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3370 amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
3371 kfree(amdgpu_encoder->enc_priv);
3372 drm_encoder_cleanup(encoder);
3373 kfree(amdgpu_encoder);
3376 static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
3377 .destroy = dce_v8_0_encoder_destroy,
3380 static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
3381 uint32_t encoder_enum,
3382 uint32_t supported_device,
3385 struct drm_device *dev = adev_to_drm(adev);
3386 struct drm_encoder *encoder;
3387 struct amdgpu_encoder *amdgpu_encoder;
3389 /* see if we already added it */
3390 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3391 amdgpu_encoder = to_amdgpu_encoder(encoder);
3392 if (amdgpu_encoder->encoder_enum == encoder_enum) {
3393 amdgpu_encoder->devices |= supported_device;
3400 amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
3401 if (!amdgpu_encoder)
3404 encoder = &amdgpu_encoder->base;
3405 switch (adev->mode_info.num_crtc) {
3407 encoder->possible_crtcs = 0x1;
3411 encoder->possible_crtcs = 0x3;
3414 encoder->possible_crtcs = 0xf;
3417 encoder->possible_crtcs = 0x3f;
3421 amdgpu_encoder->enc_priv = NULL;
3423 amdgpu_encoder->encoder_enum = encoder_enum;
3424 amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
3425 amdgpu_encoder->devices = supported_device;
3426 amdgpu_encoder->rmx_type = RMX_OFF;
3427 amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
3428 amdgpu_encoder->is_ext_encoder = false;
3429 amdgpu_encoder->caps = caps;
3431 switch (amdgpu_encoder->encoder_id) {
3432 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
3433 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
3434 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3435 DRM_MODE_ENCODER_DAC, NULL);
3436 drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
3438 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
3439 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
3440 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
3441 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
3442 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
3443 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3444 amdgpu_encoder->rmx_type = RMX_FULL;
3445 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3446 DRM_MODE_ENCODER_LVDS, NULL);
3447 amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
3448 } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3449 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3450 DRM_MODE_ENCODER_DAC, NULL);
3451 amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3453 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3454 DRM_MODE_ENCODER_TMDS, NULL);
3455 amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3457 drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
3459 case ENCODER_OBJECT_ID_SI170B:
3460 case ENCODER_OBJECT_ID_CH7303:
3461 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
3462 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
3463 case ENCODER_OBJECT_ID_TITFP513:
3464 case ENCODER_OBJECT_ID_VT1623:
3465 case ENCODER_OBJECT_ID_HDMI_SI1930:
3466 case ENCODER_OBJECT_ID_TRAVIS:
3467 case ENCODER_OBJECT_ID_NUTMEG:
3468 /* these are handled by the primary encoders */
3469 amdgpu_encoder->is_ext_encoder = true;
3470 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3471 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3472 DRM_MODE_ENCODER_LVDS, NULL);
3473 else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
3474 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3475 DRM_MODE_ENCODER_DAC, NULL);
3477 drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3478 DRM_MODE_ENCODER_TMDS, NULL);
3479 drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
3484 static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
3485 .bandwidth_update = &dce_v8_0_bandwidth_update,
3486 .vblank_get_counter = &dce_v8_0_vblank_get_counter,
3487 .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
3488 .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
3489 .hpd_sense = &dce_v8_0_hpd_sense,
3490 .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
3491 .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
3492 .page_flip = &dce_v8_0_page_flip,
3493 .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
3494 .add_encoder = &dce_v8_0_encoder_add,
3495 .add_connector = &amdgpu_connector_add,
3498 static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
3500 adev->mode_info.funcs = &dce_v8_0_display_funcs;
3503 static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
3504 .set = dce_v8_0_set_crtc_interrupt_state,
3505 .process = dce_v8_0_crtc_irq,
3508 static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
3509 .set = dce_v8_0_set_pageflip_interrupt_state,
3510 .process = dce_v8_0_pageflip_irq,
3513 static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
3514 .set = dce_v8_0_set_hpd_interrupt_state,
3515 .process = dce_v8_0_hpd_irq,
3518 static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
3520 if (adev->mode_info.num_crtc > 0)
3521 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
3523 adev->crtc_irq.num_types = 0;
3524 adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
3526 adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
3527 adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
3529 adev->hpd_irq.num_types = adev->mode_info.num_hpd;
3530 adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
3533 const struct amdgpu_ip_block_version dce_v8_0_ip_block =
3535 .type = AMD_IP_BLOCK_TYPE_DCE,
3539 .funcs = &dce_v8_0_ip_funcs,
3542 const struct amdgpu_ip_block_version dce_v8_1_ip_block =
3544 .type = AMD_IP_BLOCK_TYPE_DCE,
3548 .funcs = &dce_v8_0_ip_funcs,
3551 const struct amdgpu_ip_block_version dce_v8_2_ip_block =
3553 .type = AMD_IP_BLOCK_TYPE_DCE,
3557 .funcs = &dce_v8_0_ip_funcs,
3560 const struct amdgpu_ip_block_version dce_v8_3_ip_block =
3562 .type = AMD_IP_BLOCK_TYPE_DCE,
3566 .funcs = &dce_v8_0_ip_funcs,
3569 const struct amdgpu_ip_block_version dce_v8_5_ip_block =
3571 .type = AMD_IP_BLOCK_TYPE_DCE,
3575 .funcs = &dce_v8_0_ip_funcs,