2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <drm/amdgpu_drm.h>
26 #include <drm/drm_aperture.h>
27 #include <drm/drm_drv.h>
28 #include <drm/drm_gem.h>
29 #include <drm/drm_vblank.h>
30 #include <drm/drm_managed.h>
31 #include "amdgpu_drv.h"
33 #include <drm/drm_pciids.h>
34 #include <linux/module.h>
35 #include <linux/pm_runtime.h>
36 #include <linux/vga_switcheroo.h>
37 #include <drm/drm_probe_helper.h>
38 #include <linux/mmu_notifier.h>
39 #include <linux/suspend.h>
40 #include <linux/cc_platform.h>
44 #include "amdgpu_irq.h"
45 #include "amdgpu_dma_buf.h"
46 #include "amdgpu_sched.h"
47 #include "amdgpu_fdinfo.h"
48 #include "amdgpu_amdkfd.h"
50 #include "amdgpu_ras.h"
51 #include "amdgpu_xgmi.h"
52 #include "amdgpu_reset.h"
56 * - 3.0.0 - initial driver
57 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
58 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
60 * - 3.3.0 - Add VM support for UVD on supported hardware.
61 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
62 * - 3.5.0 - Add support for new UVD_NO_OP register.
63 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
64 * - 3.7.0 - Add support for VCE clock list packet
65 * - 3.8.0 - Add support raster config init in the kernel
66 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
67 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
68 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
69 * - 3.12.0 - Add query for double offchip LDS buffers
70 * - 3.13.0 - Add PRT support
71 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
72 * - 3.15.0 - Export more gpu info for gfx9
73 * - 3.16.0 - Add reserved vmid support
74 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
75 * - 3.18.0 - Export gpu always on cu bitmap
76 * - 3.19.0 - Add support for UVD MJPEG decode
77 * - 3.20.0 - Add support for local BOs
78 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
79 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
80 * - 3.23.0 - Add query for VRAM lost counter
81 * - 3.24.0 - Add high priority compute support for gfx9
82 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
83 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
84 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
85 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
86 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID
87 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE.
88 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC
89 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS.
90 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS.
91 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches
92 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask
93 * - 3.36.0 - Allow reading more status registers on si/cik
94 * - 3.37.0 - L2 is invalidated before SDMA IBs, needed for correctness
95 * - 3.38.0 - Add AMDGPU_IB_FLAG_EMIT_MEM_SYNC
96 * - 3.39.0 - DMABUF implicit sync does a full pipeline sync
97 * - 3.40.0 - Add AMDGPU_IDS_FLAGS_TMZ
98 * - 3.41.0 - Add video codec query
99 * - 3.42.0 - Add 16bpc fixed point display support
100 * - 3.43.0 - Add device hot plug/unplug support
101 * - 3.44.0 - DCN3 supports DCC independent block settings: !64B && 128B, 64B && 128B
102 * - 3.45.0 - Add context ioctl stable pstate interface
103 * * 3.46.0 - To enable hot plug amdgpu tests in libdrm
105 #define KMS_DRIVER_MAJOR 3
106 #define KMS_DRIVER_MINOR 46
107 #define KMS_DRIVER_PATCHLEVEL 0
109 int amdgpu_vram_limit;
110 int amdgpu_vis_vram_limit;
111 int amdgpu_gart_size = -1; /* auto */
112 int amdgpu_gtt_size = -1; /* auto */
113 int amdgpu_moverate = -1; /* auto */
114 int amdgpu_audio = -1;
115 int amdgpu_disp_priority;
117 int amdgpu_pcie_gen2 = -1;
119 char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
121 int amdgpu_fw_load_type = -1;
122 int amdgpu_aspm = -1;
123 int amdgpu_runtime_pm = -1;
124 uint amdgpu_ip_block_mask = 0xffffffff;
125 int amdgpu_bapm = -1;
126 int amdgpu_deep_color;
127 int amdgpu_vm_size = -1;
128 int amdgpu_vm_fragment_size = -1;
129 int amdgpu_vm_block_size = -1;
130 int amdgpu_vm_fault_stop;
132 int amdgpu_vm_update_mode = -1;
133 int amdgpu_exp_hw_support;
135 int amdgpu_sched_jobs = 32;
136 int amdgpu_sched_hw_submission = 2;
137 uint amdgpu_pcie_gen_cap;
138 uint amdgpu_pcie_lane_cap;
139 uint amdgpu_cg_mask = 0xffffffff;
140 uint amdgpu_pg_mask = 0xffffffff;
141 uint amdgpu_sdma_phase_quantum = 32;
142 char *amdgpu_disable_cu = NULL;
143 char *amdgpu_virtual_display = NULL;
146 * OverDrive(bit 14) disabled by default
147 * GFX DCS(bit 19) disabled by default
149 uint amdgpu_pp_feature_mask = 0xfff7bfff;
150 uint amdgpu_force_long_training;
151 int amdgpu_job_hang_limit;
152 int amdgpu_lbpw = -1;
153 int amdgpu_compute_multipipe = -1;
154 int amdgpu_gpu_recovery = -1; /* auto */
156 uint amdgpu_smu_memory_pool_size;
157 int amdgpu_smu_pptable_id = -1;
159 * FBC (bit 0) disabled by default
160 * MULTI_MON_PP_MCLK_SWITCH (bit 1) enabled by default
161 * - With this, for multiple monitors in sync(e.g. with the same model),
162 * mclk switching will be allowed. And the mclk will be not foced to the
163 * highest. That helps saving some idle power.
164 * DISABLE_FRACTIONAL_PWM (bit 2) disabled by default
165 * PSR (bit 3) disabled by default
166 * EDP NO POWER SEQUENCING (bit 4) disabled by default
168 uint amdgpu_dc_feature_mask = 2;
169 uint amdgpu_dc_debug_mask;
170 int amdgpu_async_gfx_ring = 1;
172 int amdgpu_discovery = -1;
174 int amdgpu_noretry = -1;
175 int amdgpu_force_asic_type = -1;
176 int amdgpu_tmz = -1; /* auto */
177 int amdgpu_reset_method = -1; /* auto */
178 int amdgpu_num_kcq = -1;
179 int amdgpu_smartshift_bias;
180 int amdgpu_use_xgmi_p2p = 1;
181 int amdgpu_vcnfw_log;
183 static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work);
185 struct amdgpu_mgpu_info mgpu_info = {
186 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
187 .delayed_reset_work = __DELAYED_WORK_INITIALIZER(
188 mgpu_info.delayed_reset_work,
189 amdgpu_drv_delayed_reset_work_handler, 0),
191 int amdgpu_ras_enable = -1;
192 uint amdgpu_ras_mask = 0xffffffff;
193 int amdgpu_bad_page_threshold = -1;
194 struct amdgpu_watchdog_timer amdgpu_watchdog_timer = {
195 .timeout_fatal_disable = false,
196 .period = 0x0, /* default to 0x0 (timeout disable) */
200 * DOC: vramlimit (int)
201 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
203 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
204 module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
207 * DOC: vis_vramlimit (int)
208 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
210 MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
211 module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
214 * DOC: gartsize (uint)
215 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
217 MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
218 module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
222 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
223 * otherwise 3/4 RAM size).
225 MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
226 module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
229 * DOC: moverate (int)
230 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
232 MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
233 module_param_named(moverate, amdgpu_moverate, int, 0600);
237 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
239 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
240 module_param_named(audio, amdgpu_audio, int, 0444);
243 * DOC: disp_priority (int)
244 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
246 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
247 module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
251 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
253 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
254 module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
257 * DOC: pcie_gen2 (int)
258 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
260 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
261 module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
265 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
267 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
268 module_param_named(msi, amdgpu_msi, int, 0444);
271 * DOC: lockup_timeout (string)
272 * Set GPU scheduler timeout value in ms.
274 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or
275 * multiple values specified. 0 and negative values are invalidated. They will be adjusted
276 * to the default timeout.
278 * - With one value specified, the setting will apply to all non-compute jobs.
279 * - With multiple values specified, the first one will be for GFX.
280 * The second one is for Compute. The third and fourth ones are
281 * for SDMA and Video.
283 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video)
284 * jobs is 10000. The timeout for compute is 60000.
286 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and 60000 for compute jobs; "
287 "for passthrough or sriov, 10000 for all jobs."
288 " 0: keep default value. negative: infinity timeout), "
289 "format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; "
290 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video].");
291 module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444);
295 * Override for dynamic power management setting
296 * (0 = disable, 1 = enable)
297 * The default is -1 (auto).
299 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
300 module_param_named(dpm, amdgpu_dpm, int, 0444);
303 * DOC: fw_load_type (int)
304 * Set different firmware loading type for debugging, if supported.
305 * Set to 0 to force direct loading if supported by the ASIC. Set
306 * to -1 to select the default loading mode for the ASIC, as defined
307 * by the driver. The default is -1 (auto).
309 MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = force direct if supported, -1 = auto)");
310 module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
314 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
316 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
317 module_param_named(aspm, amdgpu_aspm, int, 0444);
321 * Override for runtime power management control for dGPUs. The amdgpu driver can dynamically power down
322 * the dGPUs when they are idle if supported. The default is -1 (auto enable).
323 * Setting the value to 0 disables this functionality.
325 MODULE_PARM_DESC(runpm, "PX runtime pm (2 = force enable with BAMACO, 1 = force enable with BACO, 0 = disable, -1 = auto)");
326 module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
329 * DOC: ip_block_mask (uint)
330 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
331 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
332 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
333 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
335 MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
336 module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
340 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
341 * The default -1 (auto, enabled)
343 MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
344 module_param_named(bapm, amdgpu_bapm, int, 0444);
347 * DOC: deep_color (int)
348 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
350 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
351 module_param_named(deep_color, amdgpu_deep_color, int, 0444);
355 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
357 MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
358 module_param_named(vm_size, amdgpu_vm_size, int, 0444);
361 * DOC: vm_fragment_size (int)
362 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
364 MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
365 module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
368 * DOC: vm_block_size (int)
369 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
371 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
372 module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
375 * DOC: vm_fault_stop (int)
376 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
378 MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
379 module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
382 * DOC: vm_debug (int)
383 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
385 MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
386 module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
389 * DOC: vm_update_mode (int)
390 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
391 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
393 MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
394 module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
397 * DOC: exp_hw_support (int)
398 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
400 MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
401 module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
405 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
407 MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
408 module_param_named(dc, amdgpu_dc, int, 0444);
411 * DOC: sched_jobs (int)
412 * Override the max number of jobs supported in the sw queue. The default is 32.
414 MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
415 module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
418 * DOC: sched_hw_submission (int)
419 * Override the max number of HW submissions. The default is 2.
421 MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
422 module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
425 * DOC: ppfeaturemask (hexint)
426 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
427 * The default is the current set of stable power features.
429 MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
430 module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, hexint, 0444);
433 * DOC: forcelongtraining (uint)
434 * Force long memory training in resume.
435 * The default is zero, indicates short training in resume.
437 MODULE_PARM_DESC(forcelongtraining, "force memory long training");
438 module_param_named(forcelongtraining, amdgpu_force_long_training, uint, 0444);
441 * DOC: pcie_gen_cap (uint)
442 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
443 * The default is 0 (automatic for each asic).
445 MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
446 module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
449 * DOC: pcie_lane_cap (uint)
450 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
451 * The default is 0 (automatic for each asic).
453 MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
454 module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
457 * DOC: cg_mask (uint)
458 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
459 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
461 MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
462 module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
465 * DOC: pg_mask (uint)
466 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
467 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
469 MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
470 module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
473 * DOC: sdma_phase_quantum (uint)
474 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
476 MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
477 module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
480 * DOC: disable_cu (charp)
481 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
483 MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
484 module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
487 * DOC: virtual_display (charp)
488 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
489 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
490 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
491 * device at 26:00.0. The default is NULL.
493 MODULE_PARM_DESC(virtual_display,
494 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
495 module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
498 * DOC: job_hang_limit (int)
499 * Set how much time allow a job hang and not drop it. The default is 0.
501 MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
502 module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
506 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
508 MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
509 module_param_named(lbpw, amdgpu_lbpw, int, 0444);
511 MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
512 module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
515 * DOC: gpu_recovery (int)
516 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
518 MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (2 = advanced tdr mode, 1 = enable, 0 = disable, -1 = auto)");
519 module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
522 * DOC: emu_mode (int)
523 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
525 MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
526 module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
529 * DOC: ras_enable (int)
530 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))
532 MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))");
533 module_param_named(ras_enable, amdgpu_ras_enable, int, 0444);
536 * DOC: ras_mask (uint)
537 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1
538 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h
540 MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1");
541 module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444);
544 * DOC: timeout_fatal_disable (bool)
545 * Disable Watchdog timeout fatal error event
547 MODULE_PARM_DESC(timeout_fatal_disable, "disable watchdog timeout fatal error (false = default)");
548 module_param_named(timeout_fatal_disable, amdgpu_watchdog_timer.timeout_fatal_disable, bool, 0644);
551 * DOC: timeout_period (uint)
552 * Modify the watchdog timeout max_cycles as (1 << period)
554 MODULE_PARM_DESC(timeout_period, "watchdog timeout period (0 = timeout disabled, 1 ~ 0x23 = timeout maxcycles = (1 << period)");
555 module_param_named(timeout_period, amdgpu_watchdog_timer.period, uint, 0644);
558 * DOC: si_support (int)
559 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
560 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
561 * otherwise using amdgpu driver.
563 #ifdef CONFIG_DRM_AMDGPU_SI
565 #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
566 int amdgpu_si_support = 0;
567 MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
569 int amdgpu_si_support = 1;
570 MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
573 module_param_named(si_support, amdgpu_si_support, int, 0444);
577 * DOC: cik_support (int)
578 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
579 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
580 * otherwise using amdgpu driver.
582 #ifdef CONFIG_DRM_AMDGPU_CIK
584 #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
585 int amdgpu_cik_support = 0;
586 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
588 int amdgpu_cik_support = 1;
589 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
592 module_param_named(cik_support, amdgpu_cik_support, int, 0444);
596 * DOC: smu_memory_pool_size (uint)
597 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
598 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
600 MODULE_PARM_DESC(smu_memory_pool_size,
601 "reserve gtt for smu debug usage, 0 = disable,"
602 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
603 module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
606 * DOC: async_gfx_ring (int)
607 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities
609 MODULE_PARM_DESC(async_gfx_ring,
610 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))");
611 module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444);
615 * It is used to enable mid command buffer preemption. (0 = disabled (default), 1 = enabled)
617 MODULE_PARM_DESC(mcbp,
618 "Enable Mid-command buffer preemption (0 = disabled (default), 1 = enabled)");
619 module_param_named(mcbp, amdgpu_mcbp, int, 0444);
622 * DOC: discovery (int)
623 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM.
624 * (-1 = auto (default), 0 = disabled, 1 = enabled, 2 = use ip_discovery table from file)
626 MODULE_PARM_DESC(discovery,
627 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM");
628 module_param_named(discovery, amdgpu_discovery, int, 0444);
632 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute.
633 * (0 = disabled (default), 1 = enabled)
635 MODULE_PARM_DESC(mes,
636 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)");
637 module_param_named(mes, amdgpu_mes, int, 0444);
641 * Disable XNACK retry in the SQ by default on GFXv9 hardware. On ASICs that
642 * do not support per-process XNACK this also disables retry page faults.
643 * (0 = retry enabled, 1 = retry disabled, -1 auto (default))
645 MODULE_PARM_DESC(noretry,
646 "Disable retry faults (0 = retry enabled, 1 = retry disabled, -1 auto (default))");
647 module_param_named(noretry, amdgpu_noretry, int, 0644);
650 * DOC: force_asic_type (int)
651 * A non negative value used to specify the asic type for all supported GPUs.
653 MODULE_PARM_DESC(force_asic_type,
654 "A non negative value used to specify the asic type for all supported GPUs");
655 module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444);
658 * DOC: use_xgmi_p2p (int)
659 * Enables/disables XGMI P2P interface (0 = disable, 1 = enable).
661 MODULE_PARM_DESC(use_xgmi_p2p,
662 "Enable XGMI P2P interface (0 = disable; 1 = enable (default))");
663 module_param_named(use_xgmi_p2p, amdgpu_use_xgmi_p2p, int, 0444);
666 #ifdef CONFIG_HSA_AMD
668 * DOC: sched_policy (int)
669 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
670 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
671 * assigns queues to HQDs.
673 int sched_policy = KFD_SCHED_POLICY_HWS;
674 module_param(sched_policy, int, 0444);
675 MODULE_PARM_DESC(sched_policy,
676 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
679 * DOC: hws_max_conc_proc (int)
680 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
681 * number of VMIDs assigned to the HWS, which is also the default.
683 int hws_max_conc_proc = -1;
684 module_param(hws_max_conc_proc, int, 0444);
685 MODULE_PARM_DESC(hws_max_conc_proc,
686 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
689 * DOC: cwsr_enable (int)
690 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
691 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
695 module_param(cwsr_enable, int, 0444);
696 MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
699 * DOC: max_num_of_queues_per_device (int)
700 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
703 int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
704 module_param(max_num_of_queues_per_device, int, 0444);
705 MODULE_PARM_DESC(max_num_of_queues_per_device,
706 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
709 * DOC: send_sigterm (int)
710 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
711 * but just print errors on dmesg. Setting 1 enables sending sigterm.
714 module_param(send_sigterm, int, 0444);
715 MODULE_PARM_DESC(send_sigterm,
716 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
719 * DOC: debug_largebar (int)
720 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
721 * system. This limits the VRAM size reported to ROCm applications to the visible
722 * size, usually 256MB.
723 * Default value is 0, diabled.
726 module_param(debug_largebar, int, 0444);
727 MODULE_PARM_DESC(debug_largebar,
728 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
731 * DOC: ignore_crat (int)
732 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
733 * table to get information about AMD APUs. This option can serve as a workaround on
734 * systems with a broken CRAT table.
736 * Default is auto (according to asic type, iommu_v2, and crat table, to decide
740 module_param(ignore_crat, int, 0444);
741 MODULE_PARM_DESC(ignore_crat,
742 "Ignore CRAT table during KFD initialization (0 = auto (default), 1 = ignore CRAT)");
745 * DOC: halt_if_hws_hang (int)
746 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
747 * Setting 1 enables halt on hang.
749 int halt_if_hws_hang;
750 module_param(halt_if_hws_hang, int, 0644);
751 MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
754 * DOC: hws_gws_support(bool)
755 * Assume that HWS supports GWS barriers regardless of what firmware version
756 * check says. Default value: false (rely on MEC2 firmware version check).
758 bool hws_gws_support;
759 module_param(hws_gws_support, bool, 0444);
760 MODULE_PARM_DESC(hws_gws_support, "Assume MEC2 FW supports GWS barriers (false = rely on FW version check (Default), true = force supported)");
763 * DOC: queue_preemption_timeout_ms (int)
764 * queue preemption timeout in ms (1 = Minimum, 9000 = default)
766 int queue_preemption_timeout_ms = 9000;
767 module_param(queue_preemption_timeout_ms, int, 0644);
768 MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)");
771 * DOC: debug_evictions(bool)
772 * Enable extra debug messages to help determine the cause of evictions
774 bool debug_evictions;
775 module_param(debug_evictions, bool, 0644);
776 MODULE_PARM_DESC(debug_evictions, "enable eviction debug messages (false = default)");
779 * DOC: no_system_mem_limit(bool)
780 * Disable system memory limit, to support multiple process shared memory
782 bool no_system_mem_limit;
783 module_param(no_system_mem_limit, bool, 0644);
784 MODULE_PARM_DESC(no_system_mem_limit, "disable system memory limit (false = default)");
787 * DOC: no_queue_eviction_on_vm_fault (int)
788 * If set, process queues will not be evicted on gpuvm fault. This is to keep the wavefront context for debugging (0 = queue eviction, 1 = no queue eviction). The default is 0 (queue eviction).
790 int amdgpu_no_queue_eviction_on_vm_fault = 0;
791 MODULE_PARM_DESC(no_queue_eviction_on_vm_fault, "No queue eviction on VM fault (0 = queue eviction, 1 = no queue eviction)");
792 module_param_named(no_queue_eviction_on_vm_fault, amdgpu_no_queue_eviction_on_vm_fault, int, 0444);
796 * DOC: dcfeaturemask (uint)
797 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
798 * The default is the current set of stable display features.
800 MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
801 module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
804 * DOC: dcdebugmask (uint)
805 * Override display features enabled. See enum DC_DEBUG_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
807 MODULE_PARM_DESC(dcdebugmask, "all debug options disabled (default))");
808 module_param_named(dcdebugmask, amdgpu_dc_debug_mask, uint, 0444);
811 * DOC: abmlevel (uint)
812 * Override the default ABM (Adaptive Backlight Management) level used for DC
813 * enabled hardware. Requires DMCU to be supported and loaded.
814 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by
815 * default. Values 1-4 control the maximum allowable brightness reduction via
816 * the ABM algorithm, with 1 being the least reduction and 4 being the most
819 * Defaults to 0, or disabled. Userspace can still override this level later
822 uint amdgpu_dm_abm_level;
823 MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) ");
824 module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444);
826 int amdgpu_backlight = -1;
827 MODULE_PARM_DESC(backlight, "Backlight control (0 = pwm, 1 = aux, -1 auto (default))");
828 module_param_named(backlight, amdgpu_backlight, bint, 0444);
832 * Trusted Memory Zone (TMZ) is a method to protect data being written
833 * to or read from memory.
835 * The default value: 0 (off). TODO: change to auto till it is completed.
837 MODULE_PARM_DESC(tmz, "Enable TMZ feature (-1 = auto (default), 0 = off, 1 = on)");
838 module_param_named(tmz, amdgpu_tmz, int, 0444);
841 * DOC: reset_method (int)
842 * GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)
844 MODULE_PARM_DESC(reset_method, "GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco/bamaco)");
845 module_param_named(reset_method, amdgpu_reset_method, int, 0444);
848 * DOC: bad_page_threshold (int) Bad page threshold is specifies the
849 * threshold value of faulty pages detected by RAS ECC, which may
850 * result in the GPU entering bad status when the number of total
851 * faulty pages by ECC exceeds the threshold value.
853 MODULE_PARM_DESC(bad_page_threshold, "Bad page threshold(-1 = auto(default value), 0 = disable bad page retirement, -2 = ignore bad page threshold)");
854 module_param_named(bad_page_threshold, amdgpu_bad_page_threshold, int, 0444);
856 MODULE_PARM_DESC(num_kcq, "number of kernel compute queue user want to setup (8 if set to greater than 8 or less than 0, only affect gfx 8+)");
857 module_param_named(num_kcq, amdgpu_num_kcq, int, 0444);
860 * DOC: vcnfw_log (int)
861 * Enable vcnfw log output for debugging, the default is disabled.
863 MODULE_PARM_DESC(vcnfw_log, "Enable vcnfw log(0 = disable (default value), 1 = enable)");
864 module_param_named(vcnfw_log, amdgpu_vcnfw_log, int, 0444);
867 * DOC: smu_pptable_id (int)
868 * Used to override pptable id. id = 0 use VBIOS pptable.
869 * id > 0 use the soft pptable with specicfied id.
871 MODULE_PARM_DESC(smu_pptable_id,
872 "specify pptable id to be used (-1 = auto(default) value, 0 = use pptable from vbios, > 0 = soft pptable id)");
873 module_param_named(smu_pptable_id, amdgpu_smu_pptable_id, int, 0444);
875 /* These devices are not supported by amdgpu.
876 * They are supported by the mach64, r128, radeon drivers
878 static const u16 amdgpu_unsupported_pciidlist[] = {
1503 /* radeon secondary ids */
1586 static const struct pci_device_id pciidlist[] = {
1587 #ifdef CONFIG_DRM_AMDGPU_SI
1588 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1589 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1590 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1591 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1592 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1593 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1594 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1595 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1596 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1597 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1598 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1599 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1600 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1601 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
1602 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
1603 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
1604 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1605 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1606 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1607 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1608 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1609 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1610 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1611 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1612 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1613 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1614 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1615 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1616 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1617 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1618 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1619 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1620 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1621 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1622 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1623 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1624 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1625 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1626 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1627 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1628 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1629 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1630 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1631 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1632 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1633 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1634 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1635 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1636 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1637 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1638 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1639 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1640 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1641 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1642 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1643 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1644 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1645 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1646 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1647 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1648 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1649 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1650 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1651 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1652 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1653 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1654 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1655 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1656 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1657 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1658 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1659 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1661 #ifdef CONFIG_DRM_AMDGPU_CIK
1663 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1664 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1665 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1666 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1667 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1668 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1669 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1670 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1671 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1672 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1673 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1674 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1675 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1676 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1677 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1678 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1679 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1680 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1681 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1682 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1683 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1684 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1686 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1687 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1688 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1689 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1690 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1691 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1692 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1693 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1694 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1695 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1696 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1698 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1699 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1700 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1701 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1702 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1703 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1704 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1705 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1706 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1707 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1708 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1709 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1711 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1712 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1713 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1714 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1715 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1716 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1717 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1718 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1719 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1720 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1721 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1722 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1723 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1724 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1725 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1726 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1728 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1729 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1730 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1731 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1732 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1733 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1734 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1735 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1736 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1737 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1738 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1739 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1740 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1741 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1742 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1743 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1746 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1747 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1748 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1749 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1750 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1752 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1753 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1754 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1755 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1756 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1757 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1758 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1759 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1760 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1762 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1763 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1765 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1766 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1767 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1768 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1769 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1771 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
1773 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1774 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1775 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1776 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1777 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1778 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1779 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1780 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1781 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1783 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1784 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1785 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1786 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1787 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1788 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1789 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1790 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1791 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1792 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1793 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1794 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1795 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1797 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1798 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1799 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1800 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1801 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1802 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1803 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1804 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1806 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1807 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1808 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1810 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1811 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1812 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1813 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1814 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1815 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1816 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1817 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1818 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1819 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1820 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1821 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1822 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1823 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1824 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1826 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1827 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1828 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1829 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1830 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1832 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1833 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1834 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1835 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1836 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1837 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1838 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1840 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
1841 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
1843 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1844 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1845 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1846 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1848 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1849 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1850 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1851 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1852 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1853 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1854 {0x1002, 0x731E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1855 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1857 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1858 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1859 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1860 {0x1002, 0x734F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1863 {0x1002, 0x15E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1864 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1865 {0x1002, 0x1638, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1866 {0x1002, 0x164C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1869 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12},
1870 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12},
1872 /* Sienna_Cichlid */
1873 {0x1002, 0x73A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1874 {0x1002, 0x73A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1875 {0x1002, 0x73A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1876 {0x1002, 0x73A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1877 {0x1002, 0x73A5, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1878 {0x1002, 0x73A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1879 {0x1002, 0x73A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1880 {0x1002, 0x73AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1881 {0x1002, 0x73AC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1882 {0x1002, 0x73AD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1883 {0x1002, 0x73AE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1884 {0x1002, 0x73AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1885 {0x1002, 0x73BF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1888 {0x1002, 0x163F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VANGOGH|AMD_IS_APU},
1891 {0x1002, 0x164D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_YELLOW_CARP|AMD_IS_APU},
1892 {0x1002, 0x1681, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_YELLOW_CARP|AMD_IS_APU},
1895 {0x1002, 0x73C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1896 {0x1002, 0x73C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1897 {0x1002, 0x73C3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1898 {0x1002, 0x73DA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1899 {0x1002, 0x73DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1900 {0x1002, 0x73DC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1901 {0x1002, 0x73DD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1902 {0x1002, 0x73DE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1903 {0x1002, 0x73DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1905 /* DIMGREY_CAVEFISH */
1906 {0x1002, 0x73E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1907 {0x1002, 0x73E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1908 {0x1002, 0x73E2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1909 {0x1002, 0x73E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1910 {0x1002, 0x73E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1911 {0x1002, 0x73E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1912 {0x1002, 0x73EA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1913 {0x1002, 0x73EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1914 {0x1002, 0x73EC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1915 {0x1002, 0x73ED, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1916 {0x1002, 0x73EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1917 {0x1002, 0x73FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1920 {0x1002, 0x7408, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1921 {0x1002, 0x740C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1922 {0x1002, 0x740F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1923 {0x1002, 0x7410, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1925 /* CYAN_SKILLFISH */
1926 {0x1002, 0x13FE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CYAN_SKILLFISH|AMD_IS_APU},
1927 {0x1002, 0x143F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CYAN_SKILLFISH|AMD_IS_APU},
1930 {0x1002, 0x7420, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1931 {0x1002, 0x7421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1932 {0x1002, 0x7422, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1933 {0x1002, 0x7423, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1934 {0x1002, 0x743F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1936 { PCI_DEVICE(0x1002, PCI_ANY_ID),
1937 .class = PCI_CLASS_DISPLAY_VGA << 8,
1938 .class_mask = 0xffffff,
1939 .driver_data = CHIP_IP_DISCOVERY },
1941 { PCI_DEVICE(0x1002, PCI_ANY_ID),
1942 .class = PCI_CLASS_DISPLAY_OTHER << 8,
1943 .class_mask = 0xffffff,
1944 .driver_data = CHIP_IP_DISCOVERY },
1949 MODULE_DEVICE_TABLE(pci, pciidlist);
1951 static const struct drm_driver amdgpu_kms_driver;
1953 static bool amdgpu_is_fw_framebuffer(resource_size_t base,
1954 resource_size_t size)
1957 #if IS_REACHABLE(CONFIG_FB)
1958 struct apertures_struct *a;
1960 a = alloc_apertures(1);
1964 a->ranges[0].base = base;
1965 a->ranges[0].size = size;
1967 found = is_firmware_framebuffer(a);
1973 static void amdgpu_get_secondary_funcs(struct amdgpu_device *adev)
1975 struct pci_dev *p = NULL;
1983 for (i = 1; i < 4; i++) {
1984 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
1985 adev->pdev->bus->number, i);
1987 pm_runtime_get_sync(&p->dev);
1988 pm_runtime_mark_last_busy(&p->dev);
1989 pm_runtime_put_autosuspend(&p->dev);
1995 static int amdgpu_pci_probe(struct pci_dev *pdev,
1996 const struct pci_device_id *ent)
1998 struct drm_device *ddev;
1999 struct amdgpu_device *adev;
2000 unsigned long flags = ent->driver_data;
2001 int ret, retry = 0, i;
2002 bool supports_atomic = false;
2004 resource_size_t base, size;
2006 /* skip devices which are owned by radeon */
2007 for (i = 0; i < ARRAY_SIZE(amdgpu_unsupported_pciidlist); i++) {
2008 if (amdgpu_unsupported_pciidlist[i] == pdev->device)
2012 if (amdgpu_aspm == -1 && !pcie_aspm_enabled(pdev))
2015 if (amdgpu_virtual_display ||
2016 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
2017 supports_atomic = true;
2019 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
2020 DRM_INFO("This hardware requires experimental hardware support.\n"
2021 "See modparam exp_hw_support\n");
2025 /* Due to hardware bugs, S/G Display on raven requires a 1:1 IOMMU mapping,
2026 * however, SME requires an indirect IOMMU mapping because the encryption
2027 * bit is beyond the DMA mask of the chip.
2029 if (cc_platform_has(CC_ATTR_MEM_ENCRYPT) &&
2030 ((flags & AMD_ASIC_MASK) == CHIP_RAVEN)) {
2031 dev_info(&pdev->dev,
2032 "SME is not compatible with RAVEN\n");
2036 #ifdef CONFIG_DRM_AMDGPU_SI
2037 if (!amdgpu_si_support) {
2038 switch (flags & AMD_ASIC_MASK) {
2044 dev_info(&pdev->dev,
2045 "SI support provided by radeon.\n");
2046 dev_info(&pdev->dev,
2047 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
2053 #ifdef CONFIG_DRM_AMDGPU_CIK
2054 if (!amdgpu_cik_support) {
2055 switch (flags & AMD_ASIC_MASK) {
2061 dev_info(&pdev->dev,
2062 "CIK support provided by radeon.\n");
2063 dev_info(&pdev->dev,
2064 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
2071 base = pci_resource_start(pdev, 0);
2072 size = pci_resource_len(pdev, 0);
2073 is_fw_fb = amdgpu_is_fw_framebuffer(base, size);
2075 /* Get rid of things like offb */
2076 ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, &amdgpu_kms_driver);
2080 adev = devm_drm_dev_alloc(&pdev->dev, &amdgpu_kms_driver, typeof(*adev), ddev);
2082 return PTR_ERR(adev);
2084 adev->dev = &pdev->dev;
2086 ddev = adev_to_drm(adev);
2087 adev->is_fw_fb = is_fw_fb;
2089 if (!supports_atomic)
2090 ddev->driver_features &= ~DRIVER_ATOMIC;
2092 ret = pci_enable_device(pdev);
2096 pci_set_drvdata(pdev, ddev);
2098 ret = amdgpu_driver_load_kms(adev, ent->driver_data);
2103 ret = drm_dev_register(ddev, ent->driver_data);
2104 if (ret == -EAGAIN && ++retry <= 3) {
2105 DRM_INFO("retry init %d\n", retry);
2106 /* Don't request EX mode too frequently which is attacking */
2114 * 1. don't init fbdev on hw without DCE
2115 * 2. don't init fbdev if there are no connectors
2117 if (adev->mode_info.mode_config_initialized &&
2118 !list_empty(&adev_to_drm(adev)->mode_config.connector_list)) {
2119 /* select 8 bpp console on low vram cards */
2120 if (adev->gmc.real_vram_size <= (32*1024*1024))
2121 drm_fbdev_generic_setup(adev_to_drm(adev), 8);
2123 drm_fbdev_generic_setup(adev_to_drm(adev), 32);
2126 ret = amdgpu_debugfs_init(adev);
2128 DRM_ERROR("Creating debugfs files failed (%d).\n", ret);
2131 /* only need to skip on ATPX */
2132 if (amdgpu_device_supports_px(ddev))
2133 dev_pm_set_driver_flags(ddev->dev, DPM_FLAG_NO_DIRECT_COMPLETE);
2134 /* we want direct complete for BOCO */
2135 if (amdgpu_device_supports_boco(ddev))
2136 dev_pm_set_driver_flags(ddev->dev, DPM_FLAG_SMART_PREPARE |
2137 DPM_FLAG_SMART_SUSPEND |
2138 DPM_FLAG_MAY_SKIP_RESUME);
2139 pm_runtime_use_autosuspend(ddev->dev);
2140 pm_runtime_set_autosuspend_delay(ddev->dev, 5000);
2142 pm_runtime_allow(ddev->dev);
2144 pm_runtime_mark_last_busy(ddev->dev);
2145 pm_runtime_put_autosuspend(ddev->dev);
2148 * For runpm implemented via BACO, PMFW will handle the
2149 * timing for BACO in and out:
2150 * - put ASIC into BACO state only when both video and
2151 * audio functions are in D3 state.
2152 * - pull ASIC out of BACO state when either video or
2153 * audio function is in D0 state.
2154 * Also, at startup, PMFW assumes both functions are in
2157 * So if snd driver was loaded prior to amdgpu driver
2158 * and audio function was put into D3 state, there will
2159 * be no PMFW-aware D-state transition(D0->D3) on runpm
2160 * suspend. Thus the BACO will be not correctly kicked in.
2162 * Via amdgpu_get_secondary_funcs(), the audio dev is put
2163 * into D0 state. Then there will be a PMFW-aware D-state
2164 * transition(D0->D3) on runpm suspend.
2166 if (amdgpu_device_supports_baco(ddev) &&
2167 !(adev->flags & AMD_IS_APU) &&
2168 (adev->asic_type >= CHIP_NAVI10))
2169 amdgpu_get_secondary_funcs(adev);
2175 pci_disable_device(pdev);
2180 amdgpu_pci_remove(struct pci_dev *pdev)
2182 struct drm_device *dev = pci_get_drvdata(pdev);
2183 struct amdgpu_device *adev = drm_to_adev(dev);
2185 drm_dev_unplug(dev);
2188 pm_runtime_get_sync(dev->dev);
2189 pm_runtime_forbid(dev->dev);
2192 amdgpu_driver_unload_kms(dev);
2195 * Flush any in flight DMA operations from device.
2196 * Clear the Bus Master Enable bit and then wait on the PCIe Device
2197 * StatusTransactions Pending bit.
2199 pci_disable_device(pdev);
2200 pci_wait_for_pending_transaction(pdev);
2204 amdgpu_pci_shutdown(struct pci_dev *pdev)
2206 struct drm_device *dev = pci_get_drvdata(pdev);
2207 struct amdgpu_device *adev = drm_to_adev(dev);
2209 if (amdgpu_ras_intr_triggered())
2212 /* if we are running in a VM, make sure the device
2213 * torn down properly on reboot/shutdown.
2214 * unfortunately we can't detect certain
2215 * hypervisors so just do this all the time.
2217 if (!amdgpu_passthrough(adev))
2218 adev->mp1_state = PP_MP1_STATE_UNLOAD;
2219 amdgpu_device_ip_suspend(adev);
2220 adev->mp1_state = PP_MP1_STATE_NONE;
2224 * amdgpu_drv_delayed_reset_work_handler - work handler for reset
2226 * @work: work_struct.
2228 static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work)
2230 struct list_head device_list;
2231 struct amdgpu_device *adev;
2233 struct amdgpu_reset_context reset_context;
2235 memset(&reset_context, 0, sizeof(reset_context));
2237 mutex_lock(&mgpu_info.mutex);
2238 if (mgpu_info.pending_reset == true) {
2239 mutex_unlock(&mgpu_info.mutex);
2242 mgpu_info.pending_reset = true;
2243 mutex_unlock(&mgpu_info.mutex);
2245 /* Use a common context, just need to make sure full reset is done */
2246 reset_context.method = AMD_RESET_METHOD_NONE;
2247 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2249 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2250 adev = mgpu_info.gpu_ins[i].adev;
2251 reset_context.reset_req_dev = adev;
2252 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
2254 dev_err(adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
2255 r, adev_to_drm(adev)->unique);
2257 if (!queue_work(system_unbound_wq, &adev->xgmi_reset_work))
2260 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2261 adev = mgpu_info.gpu_ins[i].adev;
2262 flush_work(&adev->xgmi_reset_work);
2263 adev->gmc.xgmi.pending_reset = false;
2266 /* reset function will rebuild the xgmi hive info , clear it now */
2267 for (i = 0; i < mgpu_info.num_dgpu; i++)
2268 amdgpu_xgmi_remove_device(mgpu_info.gpu_ins[i].adev);
2270 INIT_LIST_HEAD(&device_list);
2272 for (i = 0; i < mgpu_info.num_dgpu; i++)
2273 list_add_tail(&mgpu_info.gpu_ins[i].adev->reset_list, &device_list);
2275 /* unregister the GPU first, reset function will add them back */
2276 list_for_each_entry(adev, &device_list, reset_list)
2277 amdgpu_unregister_gpu_instance(adev);
2279 /* Use a common context, just need to make sure full reset is done */
2280 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
2281 r = amdgpu_do_asic_reset(&device_list, &reset_context);
2284 DRM_ERROR("reinit gpus failure");
2287 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2288 adev = mgpu_info.gpu_ins[i].adev;
2289 if (!adev->kfd.init_complete)
2290 amdgpu_amdkfd_device_init(adev);
2291 amdgpu_ttm_set_buffer_funcs_status(adev, true);
2296 static int amdgpu_pmops_prepare(struct device *dev)
2298 struct drm_device *drm_dev = dev_get_drvdata(dev);
2299 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2301 /* Return a positive number here so
2302 * DPM_FLAG_SMART_SUSPEND works properly
2304 if (amdgpu_device_supports_boco(drm_dev))
2305 return pm_runtime_suspended(dev);
2307 /* if we will not support s3 or s2i for the device
2310 if (!amdgpu_acpi_is_s0ix_active(adev) &&
2311 !amdgpu_acpi_is_s3_active(adev))
2317 static void amdgpu_pmops_complete(struct device *dev)
2322 static int amdgpu_pmops_suspend(struct device *dev)
2324 struct drm_device *drm_dev = dev_get_drvdata(dev);
2325 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2327 if (amdgpu_acpi_is_s0ix_active(adev))
2328 adev->in_s0ix = true;
2331 return amdgpu_device_suspend(drm_dev, true);
2334 static int amdgpu_pmops_suspend_noirq(struct device *dev)
2336 struct drm_device *drm_dev = dev_get_drvdata(dev);
2337 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2340 return amdgpu_asic_reset(adev);
2345 static int amdgpu_pmops_resume(struct device *dev)
2347 struct drm_device *drm_dev = dev_get_drvdata(dev);
2348 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2351 /* Avoids registers access if device is physically gone */
2352 if (!pci_device_is_present(adev->pdev))
2353 adev->no_hw_access = true;
2355 r = amdgpu_device_resume(drm_dev, true);
2356 if (amdgpu_acpi_is_s0ix_active(adev))
2357 adev->in_s0ix = false;
2359 adev->in_s3 = false;
2363 static int amdgpu_pmops_freeze(struct device *dev)
2365 struct drm_device *drm_dev = dev_get_drvdata(dev);
2366 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2370 r = amdgpu_device_suspend(drm_dev, true);
2371 adev->in_s4 = false;
2374 return amdgpu_asic_reset(adev);
2377 static int amdgpu_pmops_thaw(struct device *dev)
2379 struct drm_device *drm_dev = dev_get_drvdata(dev);
2381 return amdgpu_device_resume(drm_dev, true);
2384 static int amdgpu_pmops_poweroff(struct device *dev)
2386 struct drm_device *drm_dev = dev_get_drvdata(dev);
2388 return amdgpu_device_suspend(drm_dev, true);
2391 static int amdgpu_pmops_restore(struct device *dev)
2393 struct drm_device *drm_dev = dev_get_drvdata(dev);
2395 return amdgpu_device_resume(drm_dev, true);
2398 static int amdgpu_pmops_runtime_suspend(struct device *dev)
2400 struct pci_dev *pdev = to_pci_dev(dev);
2401 struct drm_device *drm_dev = pci_get_drvdata(pdev);
2402 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2406 pm_runtime_forbid(dev);
2410 /* wait for all rings to drain before suspending */
2411 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
2412 struct amdgpu_ring *ring = adev->rings[i];
2413 if (ring && ring->sched.ready) {
2414 ret = amdgpu_fence_wait_empty(ring);
2420 adev->in_runpm = true;
2421 if (amdgpu_device_supports_px(drm_dev))
2422 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2425 * By setting mp1_state as PP_MP1_STATE_UNLOAD, MP1 will do some
2426 * proper cleanups and put itself into a state ready for PNP. That
2427 * can address some random resuming failure observed on BOCO capable
2429 * TODO: this may be also needed for PX capable platform.
2431 if (amdgpu_device_supports_boco(drm_dev))
2432 adev->mp1_state = PP_MP1_STATE_UNLOAD;
2434 ret = amdgpu_device_suspend(drm_dev, false);
2436 adev->in_runpm = false;
2437 if (amdgpu_device_supports_boco(drm_dev))
2438 adev->mp1_state = PP_MP1_STATE_NONE;
2442 if (amdgpu_device_supports_boco(drm_dev))
2443 adev->mp1_state = PP_MP1_STATE_NONE;
2445 if (amdgpu_device_supports_px(drm_dev)) {
2446 /* Only need to handle PCI state in the driver for ATPX
2447 * PCI core handles it for _PR3.
2449 amdgpu_device_cache_pci_state(pdev);
2450 pci_disable_device(pdev);
2451 pci_ignore_hotplug(pdev);
2452 pci_set_power_state(pdev, PCI_D3cold);
2453 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
2454 } else if (amdgpu_device_supports_boco(drm_dev)) {
2456 } else if (amdgpu_device_supports_baco(drm_dev)) {
2457 amdgpu_device_baco_enter(drm_dev);
2463 static int amdgpu_pmops_runtime_resume(struct device *dev)
2465 struct pci_dev *pdev = to_pci_dev(dev);
2466 struct drm_device *drm_dev = pci_get_drvdata(pdev);
2467 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2473 /* Avoids registers access if device is physically gone */
2474 if (!pci_device_is_present(adev->pdev))
2475 adev->no_hw_access = true;
2477 if (amdgpu_device_supports_px(drm_dev)) {
2478 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2480 /* Only need to handle PCI state in the driver for ATPX
2481 * PCI core handles it for _PR3.
2483 pci_set_power_state(pdev, PCI_D0);
2484 amdgpu_device_load_pci_state(pdev);
2485 ret = pci_enable_device(pdev);
2488 pci_set_master(pdev);
2489 } else if (amdgpu_device_supports_boco(drm_dev)) {
2490 /* Only need to handle PCI state in the driver for ATPX
2491 * PCI core handles it for _PR3.
2493 pci_set_master(pdev);
2494 } else if (amdgpu_device_supports_baco(drm_dev)) {
2495 amdgpu_device_baco_exit(drm_dev);
2497 ret = amdgpu_device_resume(drm_dev, false);
2501 if (amdgpu_device_supports_px(drm_dev))
2502 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
2503 adev->in_runpm = false;
2507 static int amdgpu_pmops_runtime_idle(struct device *dev)
2509 struct drm_device *drm_dev = dev_get_drvdata(dev);
2510 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2511 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
2515 pm_runtime_forbid(dev);
2519 if (amdgpu_device_has_dc_support(adev)) {
2520 struct drm_crtc *crtc;
2522 drm_for_each_crtc(crtc, drm_dev) {
2523 drm_modeset_lock(&crtc->mutex, NULL);
2524 if (crtc->state->active)
2526 drm_modeset_unlock(&crtc->mutex);
2532 struct drm_connector *list_connector;
2533 struct drm_connector_list_iter iter;
2535 mutex_lock(&drm_dev->mode_config.mutex);
2536 drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL);
2538 drm_connector_list_iter_begin(drm_dev, &iter);
2539 drm_for_each_connector_iter(list_connector, &iter) {
2540 if (list_connector->dpms == DRM_MODE_DPMS_ON) {
2546 drm_connector_list_iter_end(&iter);
2548 drm_modeset_unlock(&drm_dev->mode_config.connection_mutex);
2549 mutex_unlock(&drm_dev->mode_config.mutex);
2553 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
2555 pm_runtime_mark_last_busy(dev);
2556 pm_runtime_autosuspend(dev);
2560 long amdgpu_drm_ioctl(struct file *filp,
2561 unsigned int cmd, unsigned long arg)
2563 struct drm_file *file_priv = filp->private_data;
2564 struct drm_device *dev;
2566 dev = file_priv->minor->dev;
2567 ret = pm_runtime_get_sync(dev->dev);
2571 ret = drm_ioctl(filp, cmd, arg);
2573 pm_runtime_mark_last_busy(dev->dev);
2575 pm_runtime_put_autosuspend(dev->dev);
2579 static const struct dev_pm_ops amdgpu_pm_ops = {
2580 .prepare = amdgpu_pmops_prepare,
2581 .complete = amdgpu_pmops_complete,
2582 .suspend = amdgpu_pmops_suspend,
2583 .suspend_noirq = amdgpu_pmops_suspend_noirq,
2584 .resume = amdgpu_pmops_resume,
2585 .freeze = amdgpu_pmops_freeze,
2586 .thaw = amdgpu_pmops_thaw,
2587 .poweroff = amdgpu_pmops_poweroff,
2588 .restore = amdgpu_pmops_restore,
2589 .runtime_suspend = amdgpu_pmops_runtime_suspend,
2590 .runtime_resume = amdgpu_pmops_runtime_resume,
2591 .runtime_idle = amdgpu_pmops_runtime_idle,
2594 static int amdgpu_flush(struct file *f, fl_owner_t id)
2596 struct drm_file *file_priv = f->private_data;
2597 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
2598 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY;
2600 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout);
2601 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
2603 return timeout >= 0 ? 0 : timeout;
2606 static const struct file_operations amdgpu_driver_kms_fops = {
2607 .owner = THIS_MODULE,
2609 .flush = amdgpu_flush,
2610 .release = drm_release,
2611 .unlocked_ioctl = amdgpu_drm_ioctl,
2612 .mmap = drm_gem_mmap,
2615 #ifdef CONFIG_COMPAT
2616 .compat_ioctl = amdgpu_kms_compat_ioctl,
2618 #ifdef CONFIG_PROC_FS
2619 .show_fdinfo = amdgpu_show_fdinfo
2623 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv)
2625 struct drm_file *file;
2630 if (filp->f_op != &amdgpu_driver_kms_fops) {
2634 file = filp->private_data;
2635 *fpriv = file->driver_priv;
2639 const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
2640 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2641 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2642 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2643 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
2644 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2645 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2647 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2648 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2649 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2650 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2651 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2652 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2653 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2654 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2655 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2656 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2659 static const struct drm_driver amdgpu_kms_driver = {
2663 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ |
2664 DRIVER_SYNCOBJ_TIMELINE,
2665 .open = amdgpu_driver_open_kms,
2666 .postclose = amdgpu_driver_postclose_kms,
2667 .lastclose = amdgpu_driver_lastclose_kms,
2668 .ioctls = amdgpu_ioctls_kms,
2669 .num_ioctls = ARRAY_SIZE(amdgpu_ioctls_kms),
2670 .dumb_create = amdgpu_mode_dumb_create,
2671 .dumb_map_offset = amdgpu_mode_dumb_mmap,
2672 .fops = &amdgpu_driver_kms_fops,
2673 .release = &amdgpu_driver_release_kms,
2675 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2676 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2677 .gem_prime_import = amdgpu_gem_prime_import,
2678 .gem_prime_mmap = drm_gem_prime_mmap,
2680 .name = DRIVER_NAME,
2681 .desc = DRIVER_DESC,
2682 .date = DRIVER_DATE,
2683 .major = KMS_DRIVER_MAJOR,
2684 .minor = KMS_DRIVER_MINOR,
2685 .patchlevel = KMS_DRIVER_PATCHLEVEL,
2688 static struct pci_error_handlers amdgpu_pci_err_handler = {
2689 .error_detected = amdgpu_pci_error_detected,
2690 .mmio_enabled = amdgpu_pci_mmio_enabled,
2691 .slot_reset = amdgpu_pci_slot_reset,
2692 .resume = amdgpu_pci_resume,
2695 extern const struct attribute_group amdgpu_vram_mgr_attr_group;
2696 extern const struct attribute_group amdgpu_gtt_mgr_attr_group;
2697 extern const struct attribute_group amdgpu_vbios_version_attr_group;
2699 static const struct attribute_group *amdgpu_sysfs_groups[] = {
2700 &amdgpu_vram_mgr_attr_group,
2701 &amdgpu_gtt_mgr_attr_group,
2702 &amdgpu_vbios_version_attr_group,
2707 static struct pci_driver amdgpu_kms_pci_driver = {
2708 .name = DRIVER_NAME,
2709 .id_table = pciidlist,
2710 .probe = amdgpu_pci_probe,
2711 .remove = amdgpu_pci_remove,
2712 .shutdown = amdgpu_pci_shutdown,
2713 .driver.pm = &amdgpu_pm_ops,
2714 .err_handler = &amdgpu_pci_err_handler,
2715 .dev_groups = amdgpu_sysfs_groups,
2718 static int __init amdgpu_init(void)
2722 if (drm_firmware_drivers_only())
2725 r = amdgpu_sync_init();
2729 r = amdgpu_fence_slab_init();
2733 DRM_INFO("amdgpu kernel modesetting enabled.\n");
2734 amdgpu_register_atpx_handler();
2735 amdgpu_acpi_detect();
2737 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
2738 amdgpu_amdkfd_init();
2740 /* let modprobe override vga console setting */
2741 return pci_register_driver(&amdgpu_kms_pci_driver);
2750 static void __exit amdgpu_exit(void)
2752 amdgpu_amdkfd_fini();
2753 pci_unregister_driver(&amdgpu_kms_pci_driver);
2754 amdgpu_unregister_atpx_handler();
2756 amdgpu_fence_slab_fini();
2757 mmu_notifier_synchronize();
2760 module_init(amdgpu_init);
2761 module_exit(amdgpu_exit);
2763 MODULE_AUTHOR(DRIVER_AUTHOR);
2764 MODULE_DESCRIPTION(DRIVER_DESC);
2765 MODULE_LICENSE("GPL and additional rights");