2 * Copyright 2018 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 * GPU doorbell structures, functions & helpers
27 struct amdgpu_doorbell {
32 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
35 /* Reserved doorbells for amdgpu (including multimedia).
36 * KFD can use all the rest in the 2M doorbell bar.
37 * For asic before vega10, doorbell is 32-bit, so the
38 * index/offset is in dword. For vega10 and after, doorbell
39 * can be 64-bit, so the index defined is in qword.
41 struct amdgpu_doorbell_index {
51 uint32_t userqueue_start;
52 uint32_t userqueue_end;
55 uint32_t gfx_userqueue_start;
56 uint32_t gfx_userqueue_end;
57 uint32_t sdma_engine[8];
79 uint32_t first_non_cp;
81 uint32_t max_assignment;
82 /* Per engine SDMA doorbell size in dword */
83 uint32_t sdma_doorbell_range;
86 typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
88 AMDGPU_DOORBELL_KIQ = 0x000,
89 AMDGPU_DOORBELL_HIQ = 0x001,
90 AMDGPU_DOORBELL_DIQ = 0x002,
91 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
92 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
93 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
94 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
95 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
96 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
97 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
98 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
99 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
100 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
101 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
102 AMDGPU_DOORBELL_IH = 0x1E8,
103 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
104 AMDGPU_DOORBELL_INVALID = 0xFFFF
105 } AMDGPU_DOORBELL_ASSIGNMENT;
107 typedef enum _AMDGPU_VEGA20_DOORBELL_ASSIGNMENT
109 /* Compute + GFX: 0~255 */
110 AMDGPU_VEGA20_DOORBELL_KIQ = 0x000,
111 AMDGPU_VEGA20_DOORBELL_HIQ = 0x001,
112 AMDGPU_VEGA20_DOORBELL_DIQ = 0x002,
113 AMDGPU_VEGA20_DOORBELL_MEC_RING0 = 0x003,
114 AMDGPU_VEGA20_DOORBELL_MEC_RING1 = 0x004,
115 AMDGPU_VEGA20_DOORBELL_MEC_RING2 = 0x005,
116 AMDGPU_VEGA20_DOORBELL_MEC_RING3 = 0x006,
117 AMDGPU_VEGA20_DOORBELL_MEC_RING4 = 0x007,
118 AMDGPU_VEGA20_DOORBELL_MEC_RING5 = 0x008,
119 AMDGPU_VEGA20_DOORBELL_MEC_RING6 = 0x009,
120 AMDGPU_VEGA20_DOORBELL_MEC_RING7 = 0x00A,
121 AMDGPU_VEGA20_DOORBELL_USERQUEUE_START = 0x00B,
122 AMDGPU_VEGA20_DOORBELL_USERQUEUE_END = 0x08A,
123 AMDGPU_VEGA20_DOORBELL_GFX_RING0 = 0x08B,
125 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE0 = 0x100,
126 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE1 = 0x10A,
127 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE2 = 0x114,
128 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE3 = 0x11E,
129 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE4 = 0x128,
130 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE5 = 0x132,
131 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE6 = 0x13C,
132 AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE7 = 0x146,
134 AMDGPU_VEGA20_DOORBELL_IH = 0x178,
136 * overlap the doorbell assignment with VCN as they are mutually exclusive
137 * VCN engine's doorbell is 32 bit and two VCN ring share one QWORD
139 AMDGPU_VEGA20_DOORBELL64_VCN0_1 = 0x188, /* VNC0 */
140 AMDGPU_VEGA20_DOORBELL64_VCN2_3 = 0x189,
141 AMDGPU_VEGA20_DOORBELL64_VCN4_5 = 0x18A,
142 AMDGPU_VEGA20_DOORBELL64_VCN6_7 = 0x18B,
144 AMDGPU_VEGA20_DOORBELL64_VCN8_9 = 0x18C, /* VNC1 */
145 AMDGPU_VEGA20_DOORBELL64_VCNa_b = 0x18D,
146 AMDGPU_VEGA20_DOORBELL64_VCNc_d = 0x18E,
147 AMDGPU_VEGA20_DOORBELL64_VCNe_f = 0x18F,
149 AMDGPU_VEGA20_DOORBELL64_UVD_RING0_1 = 0x188,
150 AMDGPU_VEGA20_DOORBELL64_UVD_RING2_3 = 0x189,
151 AMDGPU_VEGA20_DOORBELL64_UVD_RING4_5 = 0x18A,
152 AMDGPU_VEGA20_DOORBELL64_UVD_RING6_7 = 0x18B,
154 AMDGPU_VEGA20_DOORBELL64_VCE_RING0_1 = 0x18C,
155 AMDGPU_VEGA20_DOORBELL64_VCE_RING2_3 = 0x18D,
156 AMDGPU_VEGA20_DOORBELL64_VCE_RING4_5 = 0x18E,
157 AMDGPU_VEGA20_DOORBELL64_VCE_RING6_7 = 0x18F,
159 AMDGPU_VEGA20_DOORBELL64_FIRST_NON_CP = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE0,
160 AMDGPU_VEGA20_DOORBELL64_LAST_NON_CP = AMDGPU_VEGA20_DOORBELL64_VCE_RING6_7,
162 AMDGPU_VEGA20_DOORBELL_MAX_ASSIGNMENT = 0x18F,
163 AMDGPU_VEGA20_DOORBELL_INVALID = 0xFFFF
164 } AMDGPU_VEGA20_DOORBELL_ASSIGNMENT;
166 typedef enum _AMDGPU_NAVI10_DOORBELL_ASSIGNMENT
168 /* Compute + GFX: 0~255 */
169 AMDGPU_NAVI10_DOORBELL_KIQ = 0x000,
170 AMDGPU_NAVI10_DOORBELL_HIQ = 0x001,
171 AMDGPU_NAVI10_DOORBELL_DIQ = 0x002,
172 AMDGPU_NAVI10_DOORBELL_MEC_RING0 = 0x003,
173 AMDGPU_NAVI10_DOORBELL_MEC_RING1 = 0x004,
174 AMDGPU_NAVI10_DOORBELL_MEC_RING2 = 0x005,
175 AMDGPU_NAVI10_DOORBELL_MEC_RING3 = 0x006,
176 AMDGPU_NAVI10_DOORBELL_MEC_RING4 = 0x007,
177 AMDGPU_NAVI10_DOORBELL_MEC_RING5 = 0x008,
178 AMDGPU_NAVI10_DOORBELL_MEC_RING6 = 0x009,
179 AMDGPU_NAVI10_DOORBELL_MEC_RING7 = 0x00A,
180 AMDGPU_NAVI10_DOORBELL_MES_RING0 = 0x00B,
181 AMDGPU_NAVI10_DOORBELL_MES_RING1 = 0x00C,
182 AMDGPU_NAVI10_DOORBELL_USERQUEUE_START = 0x00D,
183 AMDGPU_NAVI10_DOORBELL_USERQUEUE_END = 0x08A,
184 AMDGPU_NAVI10_DOORBELL_GFX_RING0 = 0x08B,
185 AMDGPU_NAVI10_DOORBELL_GFX_RING1 = 0x08C,
186 AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START = 0x08D,
187 AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END = 0x0FF,
190 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0 = 0x100,
191 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1 = 0x10A,
192 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2 = 0x114,
193 AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3 = 0x11E,
195 AMDGPU_NAVI10_DOORBELL_IH = 0x178,
197 * overlap the doorbell assignment with VCN as they are mutually exclusive
198 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
200 AMDGPU_NAVI10_DOORBELL64_VCN0_1 = 0x188, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
201 AMDGPU_NAVI10_DOORBELL64_VCN2_3 = 0x189,
202 AMDGPU_NAVI10_DOORBELL64_VCN4_5 = 0x18A,
203 AMDGPU_NAVI10_DOORBELL64_VCN6_7 = 0x18B,
205 AMDGPU_NAVI10_DOORBELL64_VCN8_9 = 0x18C,
206 AMDGPU_NAVI10_DOORBELL64_VCNa_b = 0x18D,
207 AMDGPU_NAVI10_DOORBELL64_VCNc_d = 0x18E,
208 AMDGPU_NAVI10_DOORBELL64_VCNe_f = 0x18F,
210 AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0,
211 AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP = AMDGPU_NAVI10_DOORBELL64_VCNe_f,
213 AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT = 0x18F,
214 AMDGPU_NAVI10_DOORBELL_INVALID = 0xFFFF
215 } AMDGPU_NAVI10_DOORBELL_ASSIGNMENT;
218 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
220 typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
223 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
224 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
225 * Compute related doorbells are allocated from 0x00 to 0x8a
229 /* kernel scheduling */
230 AMDGPU_DOORBELL64_KIQ = 0x00,
232 /* HSA interface queue and debug queue */
233 AMDGPU_DOORBELL64_HIQ = 0x01,
234 AMDGPU_DOORBELL64_DIQ = 0x02,
236 /* Compute engines */
237 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
238 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
239 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
240 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
241 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
242 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
243 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
244 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
246 /* User queue doorbell range (128 doorbells) */
247 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
248 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
250 /* Graphics engine */
251 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
254 * Other graphics doorbells can be allocated here: from 0x8c to 0xdf
255 * Graphics voltage island aperture 1
256 * default non-graphics QWORD index is 0xe0 - 0xFF inclusive
259 /* For vega10 sriov, the sdma doorbell must be fixed as follow
260 * to keep the same setting with host driver, or it will
263 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
264 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
265 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
266 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
268 /* Interrupt handler */
269 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
270 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
271 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
273 /* VCN engine use 32 bits doorbell */
274 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
275 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
276 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
277 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
279 /* overlap the doorbell assignment with VCN as they are mutually exclusive
280 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
282 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
283 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
284 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
285 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
287 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
288 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
289 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
290 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
292 AMDGPU_DOORBELL64_FIRST_NON_CP = AMDGPU_DOORBELL64_sDMA_ENGINE0,
293 AMDGPU_DOORBELL64_LAST_NON_CP = AMDGPU_DOORBELL64_VCE_RING6_7,
295 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
296 AMDGPU_DOORBELL64_INVALID = 0xFFFF
297 } AMDGPU_DOORBELL64_ASSIGNMENT;
299 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
300 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
301 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
302 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
304 #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
305 #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
306 #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
307 #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))