1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
4 * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
11 #include <asm/arch/gpio.h>
12 #include <asm/arch/stm32.h>
15 #include <linux/errno.h>
18 #define STM32_GPIOS_PER_BANK 16
19 #define MODE_BITS(gpio_pin) (gpio_pin * 2)
20 #define MODE_BITS_MASK 3
21 #define BSRR_BIT(gpio_pin, value) BIT(gpio_pin + (value ? 0 : 16))
24 * convert gpio offset to gpio index taking into account gpio holes
27 int stm32_offset_to_index(struct udevice *dev, unsigned int offset)
29 struct stm32_gpio_priv *priv = dev_get_priv(dev);
33 for (i = 0; i < STM32_GPIOS_PER_BANK; i++) {
34 if (priv->gpio_range & BIT(i)) {
40 /* shouldn't happen */
44 static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset)
46 struct stm32_gpio_priv *priv = dev_get_priv(dev);
47 struct stm32_gpio_regs *regs = priv->regs;
52 idx = stm32_offset_to_index(dev, offset);
56 bits_index = MODE_BITS(idx);
57 mask = MODE_BITS_MASK << bits_index;
59 clrsetbits_le32(®s->moder, mask, STM32_GPIO_MODE_IN << bits_index);
64 static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset,
67 struct stm32_gpio_priv *priv = dev_get_priv(dev);
68 struct stm32_gpio_regs *regs = priv->regs;
73 idx = stm32_offset_to_index(dev, offset);
77 bits_index = MODE_BITS(idx);
78 mask = MODE_BITS_MASK << bits_index;
80 clrsetbits_le32(®s->moder, mask, STM32_GPIO_MODE_OUT << bits_index);
82 writel(BSRR_BIT(idx, value), ®s->bsrr);
87 static int stm32_gpio_get_value(struct udevice *dev, unsigned offset)
89 struct stm32_gpio_priv *priv = dev_get_priv(dev);
90 struct stm32_gpio_regs *regs = priv->regs;
93 idx = stm32_offset_to_index(dev, offset);
97 return readl(®s->idr) & BIT(idx) ? 1 : 0;
100 static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value)
102 struct stm32_gpio_priv *priv = dev_get_priv(dev);
103 struct stm32_gpio_regs *regs = priv->regs;
106 idx = stm32_offset_to_index(dev, offset);
110 writel(BSRR_BIT(idx, value), ®s->bsrr);
115 static int stm32_gpio_get_function(struct udevice *dev, unsigned int offset)
117 struct stm32_gpio_priv *priv = dev_get_priv(dev);
118 struct stm32_gpio_regs *regs = priv->regs;
124 idx = stm32_offset_to_index(dev, offset);
128 bits_index = MODE_BITS(idx);
129 mask = MODE_BITS_MASK << bits_index;
131 mode = (readl(®s->moder) & mask) >> bits_index;
132 if (mode == STM32_GPIO_MODE_OUT)
134 if (mode == STM32_GPIO_MODE_IN)
136 if (mode == STM32_GPIO_MODE_AN)
142 static const struct dm_gpio_ops gpio_stm32_ops = {
143 .direction_input = stm32_gpio_direction_input,
144 .direction_output = stm32_gpio_direction_output,
145 .get_value = stm32_gpio_get_value,
146 .set_value = stm32_gpio_set_value,
147 .get_function = stm32_gpio_get_function,
150 static int gpio_stm32_probe(struct udevice *dev)
152 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
153 struct stm32_gpio_priv *priv = dev_get_priv(dev);
154 struct ofnode_phandle_args args;
160 addr = dev_read_addr(dev);
161 if (addr == FDT_ADDR_T_NONE)
164 priv->regs = (struct stm32_gpio_regs *)addr;
165 name = dev_read_string(dev, "st,bank-name");
168 uc_priv->bank_name = name;
171 ret = dev_read_phandle_with_args(dev, "gpio-ranges",
174 while (ret != -ENOENT) {
175 priv->gpio_range |= GENMASK(args.args[2] + args.args[0] - 1,
178 uc_priv->gpio_count += args.args[2];
180 ret = dev_read_phandle_with_args(dev, "gpio-ranges", NULL, 3,
184 dev_dbg(dev, "addr = 0x%p bank_name = %s gpio_count = %d gpio_range = 0x%x\n",
185 (u32 *)priv->regs, uc_priv->bank_name, uc_priv->gpio_count,
190 ret = clk_get_by_index(dev, 0, &clk);
194 ret = clk_enable(&clk);
197 dev_err(dev, "failed to enable clock\n");
200 debug("clock enabled for device %s\n", dev->name);
206 static const struct udevice_id stm32_gpio_ids[] = {
207 { .compatible = "st,stm32-gpio" },
211 U_BOOT_DRIVER(gpio_stm32) = {
212 .name = "gpio_stm32",
214 .of_match = stm32_gpio_ids,
215 .probe = gpio_stm32_probe,
216 .ops = &gpio_stm32_ops,
217 .flags = DM_UC_FLAG_SEQ_ALIAS,
218 .priv_auto_alloc_size = sizeof(struct stm32_gpio_priv),