1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
4 * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
7 #define LOG_CATEGORY UCLASS_GPIO
14 #include <asm/arch/gpio.h>
15 #include <asm/arch/stm32.h>
18 #include <dm/device_compat.h>
19 #include <linux/bitops.h>
20 #include <linux/errno.h>
23 #define STM32_GPIOS_PER_BANK 16
25 #define MODE_BITS(gpio_pin) ((gpio_pin) * 2)
26 #define MODE_BITS_MASK 3
27 #define BSRR_BIT(gpio_pin, value) BIT((gpio_pin) + (value ? 0 : 16))
29 #define PUPD_BITS(gpio_pin) ((gpio_pin) * 2)
32 #define OTYPE_BITS(gpio_pin) (gpio_pin)
35 static void stm32_gpio_set_moder(struct stm32_gpio_regs *regs,
42 bits_index = MODE_BITS(idx);
43 mask = MODE_BITS_MASK << bits_index;
45 clrsetbits_le32(®s->moder, mask, mode << bits_index);
48 static int stm32_gpio_get_moder(struct stm32_gpio_regs *regs, int idx)
50 return (readl(®s->moder) >> MODE_BITS(idx)) & MODE_BITS_MASK;
53 static void stm32_gpio_set_otype(struct stm32_gpio_regs *regs,
55 enum stm32_gpio_otype otype)
59 bits = OTYPE_BITS(idx);
60 clrsetbits_le32(®s->otyper, OTYPE_MSK << bits, otype << bits);
63 static enum stm32_gpio_otype stm32_gpio_get_otype(struct stm32_gpio_regs *regs,
66 return (readl(®s->otyper) >> OTYPE_BITS(idx)) & OTYPE_MSK;
69 static void stm32_gpio_set_pupd(struct stm32_gpio_regs *regs,
71 enum stm32_gpio_pupd pupd)
75 bits = PUPD_BITS(idx);
76 clrsetbits_le32(®s->pupdr, PUPD_MASK << bits, pupd << bits);
79 static enum stm32_gpio_pupd stm32_gpio_get_pupd(struct stm32_gpio_regs *regs,
82 return (readl(®s->pupdr) >> PUPD_BITS(idx)) & PUPD_MASK;
86 * convert gpio offset to gpio index taking into account gpio holes
89 int stm32_offset_to_index(struct udevice *dev, unsigned int offset)
91 struct stm32_gpio_priv *priv = dev_get_priv(dev);
95 for (i = 0; i < STM32_GPIOS_PER_BANK; i++) {
96 if (priv->gpio_range & BIT(i)) {
102 /* shouldn't happen */
106 static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset)
108 struct stm32_gpio_priv *priv = dev_get_priv(dev);
109 struct stm32_gpio_regs *regs = priv->regs;
112 idx = stm32_offset_to_index(dev, offset);
116 stm32_gpio_set_moder(regs, idx, STM32_GPIO_MODE_IN);
121 static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset,
124 struct stm32_gpio_priv *priv = dev_get_priv(dev);
125 struct stm32_gpio_regs *regs = priv->regs;
128 idx = stm32_offset_to_index(dev, offset);
132 stm32_gpio_set_moder(regs, idx, STM32_GPIO_MODE_OUT);
134 writel(BSRR_BIT(idx, value), ®s->bsrr);
139 static int stm32_gpio_get_value(struct udevice *dev, unsigned offset)
141 struct stm32_gpio_priv *priv = dev_get_priv(dev);
142 struct stm32_gpio_regs *regs = priv->regs;
145 idx = stm32_offset_to_index(dev, offset);
149 return readl(®s->idr) & BIT(idx) ? 1 : 0;
152 static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value)
154 struct stm32_gpio_priv *priv = dev_get_priv(dev);
155 struct stm32_gpio_regs *regs = priv->regs;
158 idx = stm32_offset_to_index(dev, offset);
162 writel(BSRR_BIT(idx, value), ®s->bsrr);
167 static int stm32_gpio_get_function(struct udevice *dev, unsigned int offset)
169 struct stm32_gpio_priv *priv = dev_get_priv(dev);
170 struct stm32_gpio_regs *regs = priv->regs;
176 idx = stm32_offset_to_index(dev, offset);
180 bits_index = MODE_BITS(idx);
181 mask = MODE_BITS_MASK << bits_index;
183 mode = (readl(®s->moder) & mask) >> bits_index;
184 if (mode == STM32_GPIO_MODE_OUT)
186 if (mode == STM32_GPIO_MODE_IN)
188 if (mode == STM32_GPIO_MODE_AN)
194 static int stm32_gpio_set_flags(struct udevice *dev, unsigned int offset,
197 struct stm32_gpio_priv *priv = dev_get_priv(dev);
198 struct stm32_gpio_regs *regs = priv->regs;
201 idx = stm32_offset_to_index(dev, offset);
205 if (flags & GPIOD_IS_OUT) {
206 bool value = flags & GPIOD_IS_OUT_ACTIVE;
208 if (flags & GPIOD_OPEN_DRAIN)
209 stm32_gpio_set_otype(regs, idx, STM32_GPIO_OTYPE_OD);
211 stm32_gpio_set_otype(regs, idx, STM32_GPIO_OTYPE_PP);
213 stm32_gpio_set_moder(regs, idx, STM32_GPIO_MODE_OUT);
214 writel(BSRR_BIT(idx, value), ®s->bsrr);
216 } else if (flags & GPIOD_IS_IN) {
217 stm32_gpio_set_moder(regs, idx, STM32_GPIO_MODE_IN);
219 if (flags & GPIOD_PULL_UP)
220 stm32_gpio_set_pupd(regs, idx, STM32_GPIO_PUPD_UP);
221 else if (flags & GPIOD_PULL_DOWN)
222 stm32_gpio_set_pupd(regs, idx, STM32_GPIO_PUPD_DOWN);
227 static int stm32_gpio_get_flags(struct udevice *dev, unsigned int offset,
230 struct stm32_gpio_priv *priv = dev_get_priv(dev);
231 struct stm32_gpio_regs *regs = priv->regs;
235 idx = stm32_offset_to_index(dev, offset);
239 switch (stm32_gpio_get_moder(regs, idx)) {
240 case STM32_GPIO_MODE_OUT:
241 dir_flags |= GPIOD_IS_OUT;
242 if (stm32_gpio_get_otype(regs, idx) == STM32_GPIO_OTYPE_OD)
243 dir_flags |= GPIOD_OPEN_DRAIN;
244 if (readl(®s->idr) & BIT(idx))
245 dir_flags |= GPIOD_IS_OUT_ACTIVE;
247 case STM32_GPIO_MODE_IN:
248 dir_flags |= GPIOD_IS_IN;
253 switch (stm32_gpio_get_pupd(regs, idx)) {
254 case STM32_GPIO_PUPD_UP:
255 dir_flags |= GPIOD_PULL_UP;
257 case STM32_GPIO_PUPD_DOWN:
258 dir_flags |= GPIOD_PULL_DOWN;
268 static const struct dm_gpio_ops gpio_stm32_ops = {
269 .direction_input = stm32_gpio_direction_input,
270 .direction_output = stm32_gpio_direction_output,
271 .get_value = stm32_gpio_get_value,
272 .set_value = stm32_gpio_set_value,
273 .get_function = stm32_gpio_get_function,
274 .set_flags = stm32_gpio_set_flags,
275 .get_flags = stm32_gpio_get_flags,
278 static int gpio_stm32_probe(struct udevice *dev)
280 struct stm32_gpio_priv *priv = dev_get_priv(dev);
281 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
282 struct ofnode_phandle_args args;
288 addr = dev_read_addr(dev);
289 if (addr == FDT_ADDR_T_NONE)
292 priv->regs = (struct stm32_gpio_regs *)addr;
294 name = dev_read_string(dev, "st,bank-name");
297 uc_priv->bank_name = name;
300 ret = dev_read_phandle_with_args(dev, "gpio-ranges",
303 if (!ret && args.args_count < 3)
306 if (ret == -ENOENT) {
307 uc_priv->gpio_count = STM32_GPIOS_PER_BANK;
308 priv->gpio_range = GENMASK(STM32_GPIOS_PER_BANK - 1, 0);
311 while (ret != -ENOENT) {
312 priv->gpio_range |= GENMASK(args.args[2] + args.args[0] - 1,
315 uc_priv->gpio_count += args.args[2];
317 ret = dev_read_phandle_with_args(dev, "gpio-ranges", NULL, 3,
319 if (!ret && args.args_count < 3)
323 dev_dbg(dev, "addr = 0x%p bank_name = %s gpio_count = %d gpio_range = 0x%x\n",
324 (u32 *)priv->regs, uc_priv->bank_name, uc_priv->gpio_count,
327 ret = clk_get_by_index(dev, 0, &clk);
331 ret = clk_enable(&clk);
334 dev_err(dev, "failed to enable clock\n");
337 dev_dbg(dev, "clock enabled\n");
342 U_BOOT_DRIVER(gpio_stm32) = {
343 .name = "gpio_stm32",
345 .probe = gpio_stm32_probe,
346 .ops = &gpio_stm32_ops,
347 .flags = DM_UC_FLAG_SEQ_ALIAS,
348 .priv_auto = sizeof(struct stm32_gpio_priv),