1 // SPDX-License-Identifier: GPL-2.0+
3 * Freescale i.MX28 GPIO control code
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
12 #include <linux/bitops.h>
13 #include <linux/errno.h>
15 #include <asm/arch/iomux.h>
16 #include <asm/arch/imx-regs.h>
18 #if defined(CONFIG_MX23)
19 #define PINCTRL_BANKS 3
20 #define PINCTRL_DOUT(n) (0x0500 + ((n) * 0x10))
21 #define PINCTRL_DIN(n) (0x0600 + ((n) * 0x10))
22 #define PINCTRL_DOE(n) (0x0700 + ((n) * 0x10))
23 #define PINCTRL_PIN2IRQ(n) (0x0800 + ((n) * 0x10))
24 #define PINCTRL_IRQEN(n) (0x0900 + ((n) * 0x10))
25 #define PINCTRL_IRQSTAT(n) (0x0c00 + ((n) * 0x10))
26 #elif defined(CONFIG_MX28)
27 #define PINCTRL_BANKS 5
28 #define PINCTRL_DOUT(n) (0x0700 + ((n) * 0x10))
29 #define PINCTRL_DIN(n) (0x0900 + ((n) * 0x10))
30 #define PINCTRL_DOE(n) (0x0b00 + ((n) * 0x10))
31 #define PINCTRL_PIN2IRQ(n) (0x1000 + ((n) * 0x10))
32 #define PINCTRL_IRQEN(n) (0x1100 + ((n) * 0x10))
33 #define PINCTRL_IRQSTAT(n) (0x1400 + ((n) * 0x10))
35 #error "Please select CONFIG_MX23 or CONFIG_MX28"
38 #define GPIO_INT_FALL_EDGE 0x0
39 #define GPIO_INT_LOW_LEV 0x1
40 #define GPIO_INT_RISE_EDGE 0x2
41 #define GPIO_INT_HIGH_LEV 0x3
42 #define GPIO_INT_LEV_MASK (1 << 0)
43 #define GPIO_INT_POL_MASK (1 << 1)
45 void mxs_gpio_init(void)
49 for (i = 0; i < PINCTRL_BANKS; i++) {
50 writel(0, MXS_PINCTRL_BASE + PINCTRL_PIN2IRQ(i));
51 writel(0, MXS_PINCTRL_BASE + PINCTRL_IRQEN(i));
52 /* Use SCT address here to clear the IRQSTAT bits */
53 writel(0xffffffff, MXS_PINCTRL_BASE + PINCTRL_IRQSTAT(i) + 8);
57 #if !CONFIG_IS_ENABLED(DM_GPIO)
58 int gpio_get_value(unsigned gpio)
60 uint32_t bank = PAD_BANK(gpio);
61 uint32_t offset = PINCTRL_DIN(bank);
62 struct mxs_register_32 *reg =
63 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
65 return (readl(®->reg) >> PAD_PIN(gpio)) & 1;
68 void gpio_set_value(unsigned gpio, int value)
70 uint32_t bank = PAD_BANK(gpio);
71 uint32_t offset = PINCTRL_DOUT(bank);
72 struct mxs_register_32 *reg =
73 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
76 writel(1 << PAD_PIN(gpio), ®->reg_set);
78 writel(1 << PAD_PIN(gpio), ®->reg_clr);
81 int gpio_direction_input(unsigned gpio)
83 uint32_t bank = PAD_BANK(gpio);
84 uint32_t offset = PINCTRL_DOE(bank);
85 struct mxs_register_32 *reg =
86 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
88 writel(1 << PAD_PIN(gpio), ®->reg_clr);
93 int gpio_direction_output(unsigned gpio, int value)
95 uint32_t bank = PAD_BANK(gpio);
96 uint32_t offset = PINCTRL_DOE(bank);
97 struct mxs_register_32 *reg =
98 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
100 gpio_set_value(gpio, value);
102 writel(1 << PAD_PIN(gpio), ®->reg_set);
107 int gpio_request(unsigned gpio, const char *label)
109 if (PAD_BANK(gpio) >= PINCTRL_BANKS)
115 int gpio_free(unsigned gpio)
120 int name_to_gpio(const char *name)
125 bank = simple_strtoul(name, &end, 10);
127 if (!*end || *end != ':')
130 pin = simple_strtoul(end + 1, NULL, 10);
132 return (bank << MXS_PAD_BANK_SHIFT) | (pin << MXS_PAD_PIN_SHIFT);
136 #include <asm/gpio.h>
137 #include <dt-structs.h>
138 #include <asm/arch/gpio.h>
139 #define MXS_MAX_GPIO_PER_BANK 32
142 #define dtd_fsl_imx_gpio dtd_fsl_imx28_gpio
143 #else /* CONFIG_MX23 */
144 #define dtd_fsl_imx_gpio dtd_fsl_imx23_gpio
147 DECLARE_GLOBAL_DATA_PTR;
149 * According to i.MX28 Reference Manual:
150 * 'i.MX28 Applications Processor Reference Manual, Rev. 1, 2010'
151 * The i.MX28 has following number of GPIOs available:
152 * Bank 0: 0-28 -> 29 PINS
153 * Bank 1: 0-31 -> 32 PINS
154 * Bank 2: 0-27 -> 28 PINS
155 * Bank 3: 0-30 -> 31 PINS
156 * Bank 4: 0-20 -> 21 PINS
159 struct mxs_gpio_platdata {
160 #if CONFIG_IS_ENABLED(OF_PLATDATA)
161 struct dtd_fsl_imx_gpio dtplat;
167 struct mxs_gpio_priv {
171 static int mxs_gpio_get_value(struct udevice *dev, unsigned offset)
173 struct mxs_gpio_priv *priv = dev_get_priv(dev);
174 struct mxs_register_32 *reg =
175 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
176 PINCTRL_DIN(priv->bank));
178 return (readl(®->reg) >> offset) & 1;
181 static int mxs_gpio_set_value(struct udevice *dev, unsigned offset,
184 struct mxs_gpio_priv *priv = dev_get_priv(dev);
185 struct mxs_register_32 *reg =
186 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
187 PINCTRL_DOUT(priv->bank));
189 writel(BIT(offset), ®->reg_set);
191 writel(BIT(offset), ®->reg_clr);
196 static int mxs_gpio_direction_input(struct udevice *dev, unsigned offset)
198 struct mxs_gpio_priv *priv = dev_get_priv(dev);
199 struct mxs_register_32 *reg =
200 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
201 PINCTRL_DOE(priv->bank));
203 writel(BIT(offset), ®->reg_clr);
208 static int mxs_gpio_direction_output(struct udevice *dev, unsigned offset,
211 struct mxs_gpio_priv *priv = dev_get_priv(dev);
212 struct mxs_register_32 *reg =
213 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
214 PINCTRL_DOE(priv->bank));
216 mxs_gpio_set_value(dev, offset, value);
218 writel(BIT(offset), ®->reg_set);
223 static int mxs_gpio_get_function(struct udevice *dev, unsigned offset)
225 struct mxs_gpio_priv *priv = dev_get_priv(dev);
226 struct mxs_register_32 *reg =
227 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
228 PINCTRL_DOE(priv->bank));
229 bool is_output = !!(readl(®->reg) >> offset);
231 return is_output ? GPIOF_OUTPUT : GPIOF_INPUT;
234 static const struct dm_gpio_ops gpio_mxs_ops = {
235 .direction_input = mxs_gpio_direction_input,
236 .direction_output = mxs_gpio_direction_output,
237 .get_value = mxs_gpio_get_value,
238 .set_value = mxs_gpio_set_value,
239 .get_function = mxs_gpio_get_function,
242 static int mxs_gpio_probe(struct udevice *dev)
244 struct mxs_gpio_platdata *plat = dev_get_platdata(dev);
245 struct mxs_gpio_priv *priv = dev_get_priv(dev);
246 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
249 #if CONFIG_IS_ENABLED(OF_PLATDATA)
250 struct dtd_fsl_imx_gpio *dtplat = &plat->dtplat;
251 priv->bank = (unsigned int)dtplat->reg[0];
252 uc_priv->gpio_count = dtplat->gpio_ranges[3];
254 priv->bank = (unsigned int)plat->bank;
255 uc_priv->gpio_count = plat->gpio_ranges;
257 snprintf(name, sizeof(name), "GPIO%d_", priv->bank);
262 uc_priv->bank_name = str;
264 debug("%s: %s: %d pins base: 0x%x\n", __func__, uc_priv->bank_name,
265 uc_priv->gpio_count, priv->bank);
270 #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
271 static int mxs_ofdata_to_platdata(struct udevice *dev)
273 struct mxs_gpio_platdata *plat = dev->platdata;
274 struct fdtdec_phandle_args args;
275 int node = dev_of_offset(dev);
278 plat->bank = devfdt_get_addr(dev);
279 if (plat->bank == FDT_ADDR_T_NONE) {
280 printf("%s: No 'reg' property defined!\n", __func__);
284 ret = fdtdec_parse_phandle_with_args(gd->fdt_blob, node, "gpio-ranges",
287 printf("%s: 'gpio-ranges' not defined - using default!\n",
290 plat->gpio_ranges = ret == 0 ? args.args[2] : MXS_MAX_GPIO_PER_BANK;
295 static const struct udevice_id mxs_gpio_ids[] = {
296 { .compatible = "fsl,imx23-gpio" },
297 { .compatible = "fsl,imx28-gpio" },
302 U_BOOT_DRIVER(gpio_mxs) = {
304 .name = "fsl_imx28_gpio",
305 #else /* CONFIG_MX23 */
306 .name = "fsl_imx23_gpio",
309 .ops = &gpio_mxs_ops,
310 .probe = mxs_gpio_probe,
311 .priv_auto_alloc_size = sizeof(struct mxs_gpio_priv),
312 .platdata_auto_alloc_size = sizeof(struct mxs_gpio_platdata),
313 #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
314 .of_match = mxs_gpio_ids,
315 .ofdata_to_platdata = mxs_ofdata_to_platdata,