2 * Synopsys HSDK SDP Generic PLL clock driver
4 * Copyright (C) 2017 Synopsys
5 * Author: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
13 #include <asm-generic/gpio.h>
18 #include <linux/printk.h>
20 #define DRV_NAME "gpio_creg"
22 struct hsdk_creg_gpio {
30 static int hsdk_creg_gpio_set_value(struct udevice *dev, unsigned oft, int val)
32 struct hsdk_creg_gpio *hcg = dev_get_priv(dev);
33 u8 reg_shift = oft * hcg->bit_per_gpio + hcg->shift;
34 u32 reg = readl(hcg->regs);
36 reg &= ~(GENMASK(hcg->bit_per_gpio - 1, 0) << reg_shift);
37 reg |= ((val ? hcg->deactivate : hcg->activate) << reg_shift);
39 writel(reg, hcg->regs);
44 static int hsdk_creg_gpio_direction_output(struct udevice *dev, unsigned oft,
47 hsdk_creg_gpio_set_value(dev, oft, val);
52 static int hsdk_creg_gpio_direction_input(struct udevice *dev, unsigned oft)
54 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
56 pr_err("%s can't be used as input!\n", uc_priv->bank_name);
61 static int hsdk_creg_gpio_get_value(struct udevice *dev, unsigned int oft)
63 struct hsdk_creg_gpio *hcg = dev_get_priv(dev);
64 u32 val = readl(hcg->regs);
66 val >>= oft * hcg->bit_per_gpio + hcg->shift;
67 val &= GENMASK(hcg->bit_per_gpio - 1, 0);
68 return (val == hcg->deactivate) ? 1 : 0;
71 static const struct dm_gpio_ops hsdk_creg_gpio_ops = {
72 .direction_output = hsdk_creg_gpio_direction_output,
73 .direction_input = hsdk_creg_gpio_direction_input,
74 .set_value = hsdk_creg_gpio_set_value,
75 .get_value = hsdk_creg_gpio_get_value,
78 static int hsdk_creg_gpio_probe(struct udevice *dev)
80 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
81 struct hsdk_creg_gpio *hcg = dev_get_priv(dev);
82 u32 shift, bit_per_gpio, activate, deactivate, gpio_count;
85 hcg->regs = (u32 *)devfdt_get_addr_ptr(dev);
86 gpio_count = dev_read_u32_default(dev, "gpio-count", 1);
87 shift = dev_read_u32_default(dev, "gpio-first-shift", 0);
88 bit_per_gpio = dev_read_u32_default(dev, "gpio-bit-per-line", 1);
89 activate = dev_read_u32_default(dev, "gpio-activate-val", 1);
90 deactivate = dev_read_u32_default(dev, "gpio-deactivate-val", 0);
91 defaults = dev_read_u8_array_ptr(dev, "gpio-default-val", gpio_count);
93 uc_priv->bank_name = dev_read_string(dev, "gpio-bank-name");
94 if (!uc_priv->bank_name)
95 uc_priv->bank_name = dev_read_name(dev);
98 pr_err("%s: 'gpio-bit-per-line' can't be 0\n",
105 pr_err("%s: 'gpio-count' can't be 0\n",
111 if ((gpio_count * bit_per_gpio + shift) > 32) {
112 pr_err("%s: u32 io register overflow: try to use %u bits\n",
113 uc_priv->bank_name, gpio_count * bit_per_gpio + shift);
118 if (GENMASK(31, bit_per_gpio) & activate) {
119 pr_err("%s: 'gpio-activate-val' can't be more than %lu\n",
120 uc_priv->bank_name, GENMASK(bit_per_gpio - 1, 0));
125 if (GENMASK(31, bit_per_gpio) & deactivate) {
126 pr_err("%s: 'gpio-deactivate-val' can't be more than %lu\n",
127 uc_priv->bank_name, GENMASK(bit_per_gpio - 1, 0));
132 if (activate == deactivate) {
133 pr_err("%s: 'gpio-deactivate-val' and 'gpio-activate-val' can't be equal\n",
139 hcg->shift = (u8)shift;
140 hcg->bit_per_gpio = (u8)bit_per_gpio;
141 hcg->activate = (u8)activate;
142 hcg->deactivate = (u8)deactivate;
143 uc_priv->gpio_count = gpio_count;
145 /* Setup default GPIO value if we have "gpio-default-val" array */
147 for (u8 i = 0; i < gpio_count; i++)
148 hsdk_creg_gpio_set_value(dev, i, defaults[i]);
150 pr_debug("%s GPIO [0x%p] controller with %d gpios probed\n",
151 uc_priv->bank_name, hcg->regs, uc_priv->gpio_count);
156 static const struct udevice_id hsdk_creg_gpio_ids[] = {
157 { .compatible = "snps,creg-gpio" },
161 U_BOOT_DRIVER(gpio_hsdk_creg) = {
164 .ops = &hsdk_creg_gpio_ops,
165 .probe = hsdk_creg_gpio_probe,
166 .of_match = hsdk_creg_gpio_ids,
167 .platdata_auto_alloc_size = sizeof(struct hsdk_creg_gpio),