1 // SPDX-License-Identifier: GPL-2.0
3 * GPIO interface for Intel Poulsbo SCH
5 * Copyright (c) 2010 CompuLab Ltd
6 * Author: Denis Turischev <denis@compulab.co.il>
9 #include <linux/acpi.h>
10 #include <linux/bitops.h>
11 #include <linux/errno.h>
12 #include <linux/gpio/driver.h>
14 #include <linux/irq.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/pci_ids.h>
18 #include <linux/platform_device.h>
19 #include <linux/types.h>
30 #define CORE_BANK_OFFSET 0x00
31 #define RESUME_BANK_OFFSET 0x20
34 * iLB datasheet describes GPE0BLK registers, in particular GPE0E.GPIO bit.
35 * Document Number: 328195-001
40 struct gpio_chip chip;
41 struct irq_chip irqchip;
43 unsigned short iobase;
44 unsigned short resume_base;
48 acpi_gpe_handler gpe_handler;
51 static unsigned int sch_gpio_offset(struct sch_gpio *sch, unsigned int gpio,
54 unsigned int base = CORE_BANK_OFFSET;
56 if (gpio >= sch->resume_base) {
57 gpio -= sch->resume_base;
58 base = RESUME_BANK_OFFSET;
61 return base + reg + gpio / 8;
64 static unsigned int sch_gpio_bit(struct sch_gpio *sch, unsigned int gpio)
66 if (gpio >= sch->resume_base)
67 gpio -= sch->resume_base;
71 static int sch_gpio_reg_get(struct sch_gpio *sch, unsigned int gpio, unsigned int reg)
73 unsigned short offset, bit;
76 offset = sch_gpio_offset(sch, gpio, reg);
77 bit = sch_gpio_bit(sch, gpio);
79 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
84 static void sch_gpio_reg_set(struct sch_gpio *sch, unsigned int gpio, unsigned int reg,
87 unsigned short offset, bit;
90 offset = sch_gpio_offset(sch, gpio, reg);
91 bit = sch_gpio_bit(sch, gpio);
93 reg_val = inb(sch->iobase + offset);
96 outb(reg_val | BIT(bit), sch->iobase + offset);
98 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
101 static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned int gpio_num)
103 struct sch_gpio *sch = gpiochip_get_data(gc);
106 spin_lock_irqsave(&sch->lock, flags);
107 sch_gpio_reg_set(sch, gpio_num, GIO, 1);
108 spin_unlock_irqrestore(&sch->lock, flags);
112 static int sch_gpio_get(struct gpio_chip *gc, unsigned int gpio_num)
114 struct sch_gpio *sch = gpiochip_get_data(gc);
116 return sch_gpio_reg_get(sch, gpio_num, GLV);
119 static void sch_gpio_set(struct gpio_chip *gc, unsigned int gpio_num, int val)
121 struct sch_gpio *sch = gpiochip_get_data(gc);
124 spin_lock_irqsave(&sch->lock, flags);
125 sch_gpio_reg_set(sch, gpio_num, GLV, val);
126 spin_unlock_irqrestore(&sch->lock, flags);
129 static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned int gpio_num,
132 struct sch_gpio *sch = gpiochip_get_data(gc);
135 spin_lock_irqsave(&sch->lock, flags);
136 sch_gpio_reg_set(sch, gpio_num, GIO, 0);
137 spin_unlock_irqrestore(&sch->lock, flags);
140 * according to the datasheet, writing to the level register has no
141 * effect when GPIO is programmed as input.
142 * Actually the the level register is read-only when configured as input.
143 * Thus presetting the output level before switching to output is _NOT_ possible.
144 * Hence we set the level after configuring the GPIO as output.
145 * But we cannot prevent a short low pulse if direction is set to high
146 * and an external pull-up is connected.
148 sch_gpio_set(gc, gpio_num, val);
152 static int sch_gpio_get_direction(struct gpio_chip *gc, unsigned int gpio_num)
154 struct sch_gpio *sch = gpiochip_get_data(gc);
156 if (sch_gpio_reg_get(sch, gpio_num, GIO))
157 return GPIO_LINE_DIRECTION_IN;
159 return GPIO_LINE_DIRECTION_OUT;
162 static const struct gpio_chip sch_gpio_chip = {
164 .owner = THIS_MODULE,
165 .direction_input = sch_gpio_direction_in,
167 .direction_output = sch_gpio_direction_out,
169 .get_direction = sch_gpio_get_direction,
172 static int sch_irq_type(struct irq_data *d, unsigned int type)
174 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
175 struct sch_gpio *sch = gpiochip_get_data(gc);
176 irq_hw_number_t gpio_num = irqd_to_hwirq(d);
180 switch (type & IRQ_TYPE_SENSE_MASK) {
181 case IRQ_TYPE_EDGE_RISING:
185 case IRQ_TYPE_EDGE_FALLING:
189 case IRQ_TYPE_EDGE_BOTH:
197 spin_lock_irqsave(&sch->lock, flags);
199 sch_gpio_reg_set(sch, gpio_num, GTPE, rising);
200 sch_gpio_reg_set(sch, gpio_num, GTNE, falling);
202 irq_set_handler_locked(d, handle_edge_irq);
204 spin_unlock_irqrestore(&sch->lock, flags);
209 static void sch_irq_ack(struct irq_data *d)
211 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
212 struct sch_gpio *sch = gpiochip_get_data(gc);
213 irq_hw_number_t gpio_num = irqd_to_hwirq(d);
216 spin_lock_irqsave(&sch->lock, flags);
217 sch_gpio_reg_set(sch, gpio_num, GTS, 1);
218 spin_unlock_irqrestore(&sch->lock, flags);
221 static void sch_irq_mask_unmask(struct irq_data *d, int val)
223 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
224 struct sch_gpio *sch = gpiochip_get_data(gc);
225 irq_hw_number_t gpio_num = irqd_to_hwirq(d);
228 spin_lock_irqsave(&sch->lock, flags);
229 sch_gpio_reg_set(sch, gpio_num, GGPE, val);
230 spin_unlock_irqrestore(&sch->lock, flags);
233 static void sch_irq_mask(struct irq_data *d)
235 sch_irq_mask_unmask(d, 0);
238 static void sch_irq_unmask(struct irq_data *d)
240 sch_irq_mask_unmask(d, 1);
243 static u32 sch_gpio_gpe_handler(acpi_handle gpe_device, u32 gpe, void *context)
245 struct sch_gpio *sch = context;
246 struct gpio_chip *gc = &sch->chip;
247 unsigned long core_status, resume_status;
248 unsigned long pending;
253 spin_lock_irqsave(&sch->lock, flags);
255 core_status = inl(sch->iobase + CORE_BANK_OFFSET + GTS);
256 resume_status = inl(sch->iobase + RESUME_BANK_OFFSET + GTS);
258 spin_unlock_irqrestore(&sch->lock, flags);
260 pending = (resume_status << sch->resume_base) | core_status;
261 for_each_set_bit(offset, &pending, sch->chip.ngpio)
262 generic_handle_domain_irq(gc->irq.domain, offset);
264 /* Set returning value depending on whether we handled an interrupt */
265 ret = pending ? ACPI_INTERRUPT_HANDLED : ACPI_INTERRUPT_NOT_HANDLED;
267 /* Acknowledge GPE to ACPICA */
268 ret |= ACPI_REENABLE_GPE;
273 static void sch_gpio_remove_gpe_handler(void *data)
275 struct sch_gpio *sch = data;
277 acpi_disable_gpe(NULL, sch->gpe);
278 acpi_remove_gpe_handler(NULL, sch->gpe, sch->gpe_handler);
281 static int sch_gpio_install_gpe_handler(struct sch_gpio *sch)
283 struct device *dev = sch->chip.parent;
286 status = acpi_install_gpe_handler(NULL, sch->gpe, ACPI_GPE_LEVEL_TRIGGERED,
287 sch->gpe_handler, sch);
288 if (ACPI_FAILURE(status)) {
289 dev_err(dev, "Failed to install GPE handler for %u: %s\n",
290 sch->gpe, acpi_format_exception(status));
294 status = acpi_enable_gpe(NULL, sch->gpe);
295 if (ACPI_FAILURE(status)) {
296 dev_err(dev, "Failed to enable GPE handler for %u: %s\n",
297 sch->gpe, acpi_format_exception(status));
298 acpi_remove_gpe_handler(NULL, sch->gpe, sch->gpe_handler);
302 return devm_add_action_or_reset(dev, sch_gpio_remove_gpe_handler, sch);
305 static int sch_gpio_probe(struct platform_device *pdev)
307 struct gpio_irq_chip *girq;
308 struct sch_gpio *sch;
309 struct resource *res;
312 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
316 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
320 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
324 spin_lock_init(&sch->lock);
325 sch->iobase = res->start;
326 sch->chip = sch_gpio_chip;
327 sch->chip.label = dev_name(&pdev->dev);
328 sch->chip.parent = &pdev->dev;
331 case PCI_DEVICE_ID_INTEL_SCH_LPC:
332 sch->resume_base = 10;
333 sch->chip.ngpio = 14;
336 * GPIO[6:0] enabled by default
337 * GPIO7 is configured by the CMC as SLPIOVR
338 * Enable GPIO[9:8] core powered gpios explicitly
340 sch_gpio_reg_set(sch, 8, GEN, 1);
341 sch_gpio_reg_set(sch, 9, GEN, 1);
343 * SUS_GPIO[2:0] enabled by default
344 * Enable SUS_GPIO3 resume powered gpio explicitly
346 sch_gpio_reg_set(sch, 13, GEN, 1);
349 case PCI_DEVICE_ID_INTEL_ITC_LPC:
350 sch->resume_base = 5;
351 sch->chip.ngpio = 14;
354 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
355 sch->resume_base = 21;
356 sch->chip.ngpio = 30;
359 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
360 sch->resume_base = 2;
368 platform_set_drvdata(pdev, sch);
370 sch->irqchip.name = "sch_gpio";
371 sch->irqchip.irq_ack = sch_irq_ack;
372 sch->irqchip.irq_mask = sch_irq_mask;
373 sch->irqchip.irq_unmask = sch_irq_unmask;
374 sch->irqchip.irq_set_type = sch_irq_type;
376 girq = &sch->chip.irq;
377 girq->chip = &sch->irqchip;
378 girq->num_parents = 0;
379 girq->parents = NULL;
380 girq->parent_handler = NULL;
381 girq->default_type = IRQ_TYPE_NONE;
382 girq->handler = handle_bad_irq;
384 /* GPE setup is optional */
385 sch->gpe = GPE0E_GPIO;
386 sch->gpe_handler = sch_gpio_gpe_handler;
388 ret = sch_gpio_install_gpe_handler(sch);
390 dev_warn(&pdev->dev, "Can't setup GPE, no IRQ support\n");
392 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
395 static struct platform_driver sch_gpio_driver = {
399 .probe = sch_gpio_probe,
402 module_platform_driver(sch_gpio_driver);
404 MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
405 MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
406 MODULE_LICENSE("GPL v2");
407 MODULE_ALIAS("platform:sch_gpio");