1 // SPDX-License-Identifier: GPL-2.0-only
4 * Copyright (C) 2014 Jason Baron <jbaron@akamai.com>
6 * Support for the E3-1200 processor family. Heavily based on previous
9 * Since the DRAM controller is on the cpu chip, we can use its PCI device
10 * id to identify these processors.
12 * PCI DRAM controller device ids (Taken from The PCI ID Repository - http://pci-ids.ucw.cz/)
14 * 0108: Xeon E3-1200 Processor Family DRAM Controller
15 * 010c: Xeon E3-1200/2nd Generation Core Processor Family DRAM Controller
16 * 0150: Xeon E3-1200 v2/3rd Gen Core processor DRAM Controller
17 * 0158: Xeon E3-1200 v2/Ivy Bridge DRAM Controller
18 * 015c: Xeon E3-1200 v2/3rd Gen Core processor DRAM Controller
19 * 0c04: Xeon E3-1200 v3/4th Gen Core Processor DRAM Controller
20 * 0c08: Xeon E3-1200 v3 Processor DRAM Controller
21 * 1918: Xeon E3-1200 v5 Skylake Host Bridge/DRAM Registers
22 * 5918: Xeon E3-1200 Xeon E3-1200 v6/7th Gen Core Processor Host Bridge/DRAM Registers
23 * 3e..: 8th/9th Gen Core Processor Host Bridge/DRAM Registers
25 * Based on Intel specification:
26 * http://www.intel.com/content/dam/www/public/us/en/documents/datasheets/xeon-e3-1200v3-vol-2-datasheet.pdf
27 * http://www.intel.com/content/www/us/en/processors/xeon/xeon-e3-1200-family-vol-2-datasheet.html
28 * http://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-h-processor-lines-datasheet-vol-2.html
29 * https://www.intel.com/content/www/us/en/products/docs/processors/core/8th-gen-core-family-datasheet-vol-2.html
31 * According to the above datasheet (p.16):
33 * 6. Software must not access B0/D0/F0 32-bit memory-mapped registers with
34 * requests that cross a DW boundary.
37 * Thus, we make use of the explicit: lo_hi_readq(), which breaks the readq into
38 * 2 readl() calls. This restriction may be lifted in subsequent chip releases,
39 * but lo_hi_readq() ensures that we are safe across all e3-1200 processors.
42 #include <linux/module.h>
43 #include <linux/init.h>
44 #include <linux/pci.h>
45 #include <linux/pci_ids.h>
46 #include <linux/edac.h>
48 #include <linux/io-64-nonatomic-lo-hi.h>
49 #include "edac_module.h"
51 #define EDAC_MOD_STR "ie31200_edac"
53 #define ie31200_printk(level, fmt, arg...) \
54 edac_printk(level, "ie31200", fmt, ##arg)
56 #define PCI_DEVICE_ID_INTEL_IE31200_HB_1 0x0108
57 #define PCI_DEVICE_ID_INTEL_IE31200_HB_2 0x010c
58 #define PCI_DEVICE_ID_INTEL_IE31200_HB_3 0x0150
59 #define PCI_DEVICE_ID_INTEL_IE31200_HB_4 0x0158
60 #define PCI_DEVICE_ID_INTEL_IE31200_HB_5 0x015c
61 #define PCI_DEVICE_ID_INTEL_IE31200_HB_6 0x0c04
62 #define PCI_DEVICE_ID_INTEL_IE31200_HB_7 0x0c08
63 #define PCI_DEVICE_ID_INTEL_IE31200_HB_8 0x1918
64 #define PCI_DEVICE_ID_INTEL_IE31200_HB_9 0x5918
67 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_MASK 0x3e00
68 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_1 0x3e0f
69 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_2 0x3e18
70 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_3 0x3e1f
71 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_4 0x3e30
72 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_5 0x3e31
73 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_6 0x3e32
74 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_7 0x3e33
75 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_8 0x3ec2
76 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_9 0x3ec6
77 #define PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_10 0x3eca
79 /* Test if HB is for Skylake or later. */
80 #define DEVICE_ID_SKYLAKE_OR_LATER(did) \
81 (((did) == PCI_DEVICE_ID_INTEL_IE31200_HB_8) || \
82 ((did) == PCI_DEVICE_ID_INTEL_IE31200_HB_9) || \
83 (((did) & PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_MASK) == \
84 PCI_DEVICE_ID_INTEL_IE31200_HB_CFL_MASK))
86 #define IE31200_DIMMS 4
87 #define IE31200_RANKS 8
88 #define IE31200_RANKS_PER_CHANNEL 4
89 #define IE31200_DIMMS_PER_CHANNEL 2
90 #define IE31200_CHANNELS 2
92 /* Intel IE31200 register addresses - device 0 function 0 - DRAM Controller */
93 #define IE31200_MCHBAR_LOW 0x48
94 #define IE31200_MCHBAR_HIGH 0x4c
95 #define IE31200_MCHBAR_MASK GENMASK_ULL(38, 15)
96 #define IE31200_MMR_WINDOW_SIZE BIT(15)
99 * Error Status Register (16b)
102 * 14 Isochronous TBWRR Run Behind FIFO Full
104 * 13 Isochronous TBWRR Run Behind FIFO Put
107 * 11 MCH Thermal Sensor Event
108 * for SMI/SCI/SERR (GTSE)
110 * 9 LOCK to non-DRAM Memory Flag (LCKF)
112 * 7 DRAM Throttle Flag (DTF)
114 * 1 Multi-bit DRAM ECC Error Flag (DMERR)
115 * 0 Single-bit DRAM ECC Error Flag (DSERR)
117 #define IE31200_ERRSTS 0xc8
118 #define IE31200_ERRSTS_UE BIT(1)
119 #define IE31200_ERRSTS_CE BIT(0)
120 #define IE31200_ERRSTS_BITS (IE31200_ERRSTS_UE | IE31200_ERRSTS_CE)
123 * Channel 0 ECC Error Log (64b)
125 * 63:48 Error Column Address (ERRCOL)
126 * 47:32 Error Row Address (ERRROW)
127 * 31:29 Error Bank Address (ERRBANK)
128 * 28:27 Error Rank Address (ERRRANK)
130 * 23:16 Error Syndrome (ERRSYND)
132 * 1 Multiple Bit Error Status (MERRSTS)
133 * 0 Correctable Error Status (CERRSTS)
136 #define IE31200_C0ECCERRLOG 0x40c8
137 #define IE31200_C1ECCERRLOG 0x44c8
138 #define IE31200_C0ECCERRLOG_SKL 0x4048
139 #define IE31200_C1ECCERRLOG_SKL 0x4448
140 #define IE31200_ECCERRLOG_CE BIT(0)
141 #define IE31200_ECCERRLOG_UE BIT(1)
142 #define IE31200_ECCERRLOG_RANK_BITS GENMASK_ULL(28, 27)
143 #define IE31200_ECCERRLOG_RANK_SHIFT 27
144 #define IE31200_ECCERRLOG_SYNDROME_BITS GENMASK_ULL(23, 16)
145 #define IE31200_ECCERRLOG_SYNDROME_SHIFT 16
147 #define IE31200_ECCERRLOG_SYNDROME(log) \
148 ((log & IE31200_ECCERRLOG_SYNDROME_BITS) >> \
149 IE31200_ECCERRLOG_SYNDROME_SHIFT)
151 #define IE31200_CAPID0 0xe4
152 #define IE31200_CAPID0_PDCD BIT(4)
153 #define IE31200_CAPID0_DDPCD BIT(6)
154 #define IE31200_CAPID0_ECC BIT(1)
156 #define IE31200_MAD_DIMM_0_OFFSET 0x5004
157 #define IE31200_MAD_DIMM_0_OFFSET_SKL 0x500C
158 #define IE31200_MAD_DIMM_SIZE GENMASK_ULL(7, 0)
159 #define IE31200_MAD_DIMM_A_RANK BIT(17)
160 #define IE31200_MAD_DIMM_A_RANK_SHIFT 17
161 #define IE31200_MAD_DIMM_A_RANK_SKL BIT(10)
162 #define IE31200_MAD_DIMM_A_RANK_SKL_SHIFT 10
163 #define IE31200_MAD_DIMM_A_WIDTH BIT(19)
164 #define IE31200_MAD_DIMM_A_WIDTH_SHIFT 19
165 #define IE31200_MAD_DIMM_A_WIDTH_SKL GENMASK_ULL(9, 8)
166 #define IE31200_MAD_DIMM_A_WIDTH_SKL_SHIFT 8
168 /* Skylake reports 1GB increments, everything else is 256MB */
169 #define IE31200_PAGES(n, skl) \
170 (n << (28 + (2 * skl) - PAGE_SHIFT))
172 static int nr_channels;
174 struct ie31200_priv {
175 void __iomem *window;
176 void __iomem *c0errlog;
177 void __iomem *c1errlog;
184 struct ie31200_dev_info {
185 const char *ctl_name;
188 struct ie31200_error_info {
191 u64 eccerrlog[IE31200_CHANNELS];
194 static const struct ie31200_dev_info ie31200_devs[] = {
196 .ctl_name = "IE31200"
201 u8 size; /* in multiples of 256MB, except Skylake is 1GB */
203 x16_width : 2; /* 0 means x8 width */
206 static int how_many_channels(struct pci_dev *pdev)
209 unsigned char capid0_2b; /* 2nd byte of CAPID0 */
211 pci_read_config_byte(pdev, IE31200_CAPID0 + 1, &capid0_2b);
213 /* check PDCD: Dual Channel Disable */
214 if (capid0_2b & IE31200_CAPID0_PDCD) {
215 edac_dbg(0, "In single channel mode\n");
218 edac_dbg(0, "In dual channel mode\n");
222 /* check DDPCD - check if both channels are filled */
223 if (capid0_2b & IE31200_CAPID0_DDPCD)
224 edac_dbg(0, "2 DIMMS per channel disabled\n");
226 edac_dbg(0, "2 DIMMS per channel enabled\n");
231 static bool ecc_capable(struct pci_dev *pdev)
233 unsigned char capid0_4b; /* 4th byte of CAPID0 */
235 pci_read_config_byte(pdev, IE31200_CAPID0 + 3, &capid0_4b);
236 if (capid0_4b & IE31200_CAPID0_ECC)
241 static int eccerrlog_row(u64 log)
243 return ((log & IE31200_ECCERRLOG_RANK_BITS) >>
244 IE31200_ECCERRLOG_RANK_SHIFT);
247 static void ie31200_clear_error_info(struct mem_ctl_info *mci)
250 * Clear any error bits.
251 * (Yes, we really clear bits by writing 1 to them.)
253 pci_write_bits16(to_pci_dev(mci->pdev), IE31200_ERRSTS,
254 IE31200_ERRSTS_BITS, IE31200_ERRSTS_BITS);
257 static void ie31200_get_and_clear_error_info(struct mem_ctl_info *mci,
258 struct ie31200_error_info *info)
260 struct pci_dev *pdev;
261 struct ie31200_priv *priv = mci->pvt_info;
263 pdev = to_pci_dev(mci->pdev);
266 * This is a mess because there is no atomic way to read all the
267 * registers at once and the registers can transition from CE being
270 pci_read_config_word(pdev, IE31200_ERRSTS, &info->errsts);
271 if (!(info->errsts & IE31200_ERRSTS_BITS))
274 info->eccerrlog[0] = lo_hi_readq(priv->c0errlog);
275 if (nr_channels == 2)
276 info->eccerrlog[1] = lo_hi_readq(priv->c1errlog);
278 pci_read_config_word(pdev, IE31200_ERRSTS, &info->errsts2);
281 * If the error is the same for both reads then the first set
282 * of reads is valid. If there is a change then there is a CE
283 * with no info and the second set of reads is valid and
286 if ((info->errsts ^ info->errsts2) & IE31200_ERRSTS_BITS) {
287 info->eccerrlog[0] = lo_hi_readq(priv->c0errlog);
288 if (nr_channels == 2)
290 lo_hi_readq(priv->c1errlog);
293 ie31200_clear_error_info(mci);
296 static void ie31200_process_error_info(struct mem_ctl_info *mci,
297 struct ie31200_error_info *info)
302 if (!(info->errsts & IE31200_ERRSTS_BITS))
305 if ((info->errsts ^ info->errsts2) & IE31200_ERRSTS_BITS) {
306 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
307 -1, -1, -1, "UE overwrote CE", "");
308 info->errsts = info->errsts2;
311 for (channel = 0; channel < nr_channels; channel++) {
312 log = info->eccerrlog[channel];
313 if (log & IE31200_ECCERRLOG_UE) {
314 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
319 } else if (log & IE31200_ECCERRLOG_CE) {
320 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
322 IE31200_ECCERRLOG_SYNDROME(log),
330 static void ie31200_check(struct mem_ctl_info *mci)
332 struct ie31200_error_info info;
334 edac_dbg(1, "MC%d\n", mci->mc_idx);
335 ie31200_get_and_clear_error_info(mci, &info);
336 ie31200_process_error_info(mci, &info);
339 static void __iomem *ie31200_map_mchbar(struct pci_dev *pdev)
348 void __iomem *window;
350 pci_read_config_dword(pdev, IE31200_MCHBAR_LOW, &u.mchbar_low);
351 pci_read_config_dword(pdev, IE31200_MCHBAR_HIGH, &u.mchbar_high);
352 u.mchbar &= IE31200_MCHBAR_MASK;
354 if (u.mchbar != (resource_size_t)u.mchbar) {
355 ie31200_printk(KERN_ERR, "mmio space beyond accessible range (0x%llx)\n",
356 (unsigned long long)u.mchbar);
360 window = ioremap_nocache(u.mchbar, IE31200_MMR_WINDOW_SIZE);
362 ie31200_printk(KERN_ERR, "Cannot map mmio space at 0x%llx\n",
363 (unsigned long long)u.mchbar);
368 static void __skl_populate_dimm_info(struct dimm_data *dd, u32 addr_decode,
371 dd->size = (addr_decode >> (chan << 4)) & IE31200_MAD_DIMM_SIZE;
372 dd->dual_rank = (addr_decode & (IE31200_MAD_DIMM_A_RANK_SKL << (chan << 4))) ? 1 : 0;
373 dd->x16_width = ((addr_decode & (IE31200_MAD_DIMM_A_WIDTH_SKL << (chan << 4))) >>
374 (IE31200_MAD_DIMM_A_WIDTH_SKL_SHIFT + (chan << 4)));
377 static void __populate_dimm_info(struct dimm_data *dd, u32 addr_decode,
380 dd->size = (addr_decode >> (chan << 3)) & IE31200_MAD_DIMM_SIZE;
381 dd->dual_rank = (addr_decode & (IE31200_MAD_DIMM_A_RANK << chan)) ? 1 : 0;
382 dd->x16_width = (addr_decode & (IE31200_MAD_DIMM_A_WIDTH << chan)) ? 1 : 0;
385 static void populate_dimm_info(struct dimm_data *dd, u32 addr_decode, int chan,
389 __skl_populate_dimm_info(dd, addr_decode, chan);
391 __populate_dimm_info(dd, addr_decode, chan);
395 static int ie31200_probe1(struct pci_dev *pdev, int dev_idx)
398 struct mem_ctl_info *mci = NULL;
399 struct edac_mc_layer layers[2];
400 struct dimm_data dimm_info[IE31200_CHANNELS][IE31200_DIMMS_PER_CHANNEL];
401 void __iomem *window;
402 struct ie31200_priv *priv;
403 u32 addr_decode, mad_offset;
406 * Kaby Lake, Coffee Lake seem to work like Skylake. Please re-visit
407 * this logic when adding new CPU support.
409 bool skl = DEVICE_ID_SKYLAKE_OR_LATER(pdev->device);
411 edac_dbg(0, "MC:\n");
413 if (!ecc_capable(pdev)) {
414 ie31200_printk(KERN_INFO, "No ECC support\n");
418 nr_channels = how_many_channels(pdev);
419 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
420 layers[0].size = IE31200_DIMMS;
421 layers[0].is_virt_csrow = true;
422 layers[1].type = EDAC_MC_LAYER_CHANNEL;
423 layers[1].size = nr_channels;
424 layers[1].is_virt_csrow = false;
425 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
426 sizeof(struct ie31200_priv));
430 window = ie31200_map_mchbar(pdev);
436 edac_dbg(3, "MC: init mci\n");
437 mci->pdev = &pdev->dev;
439 mci->mtype_cap = MEM_FLAG_DDR4;
441 mci->mtype_cap = MEM_FLAG_DDR3;
442 mci->edac_ctl_cap = EDAC_FLAG_SECDED;
443 mci->edac_cap = EDAC_FLAG_SECDED;
444 mci->mod_name = EDAC_MOD_STR;
445 mci->ctl_name = ie31200_devs[dev_idx].ctl_name;
446 mci->dev_name = pci_name(pdev);
447 mci->edac_check = ie31200_check;
448 mci->ctl_page_to_phys = NULL;
449 priv = mci->pvt_info;
450 priv->window = window;
452 priv->c0errlog = window + IE31200_C0ECCERRLOG_SKL;
453 priv->c1errlog = window + IE31200_C1ECCERRLOG_SKL;
454 mad_offset = IE31200_MAD_DIMM_0_OFFSET_SKL;
456 priv->c0errlog = window + IE31200_C0ECCERRLOG;
457 priv->c1errlog = window + IE31200_C1ECCERRLOG;
458 mad_offset = IE31200_MAD_DIMM_0_OFFSET;
461 /* populate DIMM info */
462 for (i = 0; i < IE31200_CHANNELS; i++) {
463 addr_decode = readl(window + mad_offset +
465 edac_dbg(0, "addr_decode: 0x%x\n", addr_decode);
466 for (j = 0; j < IE31200_DIMMS_PER_CHANNEL; j++) {
467 populate_dimm_info(&dimm_info[i][j], addr_decode, j,
469 edac_dbg(0, "size: 0x%x, rank: %d, width: %d\n",
470 dimm_info[i][j].size,
471 dimm_info[i][j].dual_rank,
472 dimm_info[i][j].x16_width);
477 * The dram rank boundary (DRB) reg values are boundary addresses
478 * for each DRAM rank with a granularity of 64MB. DRB regs are
479 * cumulative; the last one will contain the total memory
480 * contained in all ranks.
482 for (i = 0; i < IE31200_DIMMS_PER_CHANNEL; i++) {
483 for (j = 0; j < IE31200_CHANNELS; j++) {
484 struct dimm_info *dimm;
485 unsigned long nr_pages;
487 nr_pages = IE31200_PAGES(dimm_info[j][i].size, skl);
491 if (dimm_info[j][i].dual_rank) {
492 nr_pages = nr_pages / 2;
493 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms,
494 mci->n_layers, (i * 2) + 1,
496 dimm->nr_pages = nr_pages;
497 edac_dbg(0, "set nr pages: 0x%lx\n", nr_pages);
498 dimm->grain = 8; /* just a guess */
500 dimm->mtype = MEM_DDR4;
502 dimm->mtype = MEM_DDR3;
503 dimm->dtype = DEV_UNKNOWN;
504 dimm->edac_mode = EDAC_UNKNOWN;
506 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms,
507 mci->n_layers, i * 2, j, 0);
508 dimm->nr_pages = nr_pages;
509 edac_dbg(0, "set nr pages: 0x%lx\n", nr_pages);
510 dimm->grain = 8; /* same guess */
512 dimm->mtype = MEM_DDR4;
514 dimm->mtype = MEM_DDR3;
515 dimm->dtype = DEV_UNKNOWN;
516 dimm->edac_mode = EDAC_UNKNOWN;
520 ie31200_clear_error_info(mci);
522 if (edac_mc_add_mc(mci)) {
523 edac_dbg(3, "MC: failed edac_mc_add_mc()\n");
528 /* get this far and it's successful */
529 edac_dbg(3, "MC: success\n");
541 static int ie31200_init_one(struct pci_dev *pdev,
542 const struct pci_device_id *ent)
544 edac_dbg(0, "MC:\n");
546 if (pci_enable_device(pdev) < 0)
549 return ie31200_probe1(pdev, ent->driver_data);
552 static void ie31200_remove_one(struct pci_dev *pdev)
554 struct mem_ctl_info *mci;
555 struct ie31200_priv *priv;
558 mci = edac_mc_del_mc(&pdev->dev);
561 priv = mci->pvt_info;
562 iounmap(priv->window);
566 static const struct pci_device_id ie31200_pci_tbl[] = {
567 { PCI_VEND_DEV(INTEL, IE31200_HB_1), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
568 { PCI_VEND_DEV(INTEL, IE31200_HB_2), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
569 { PCI_VEND_DEV(INTEL, IE31200_HB_3), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
570 { PCI_VEND_DEV(INTEL, IE31200_HB_4), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
571 { PCI_VEND_DEV(INTEL, IE31200_HB_5), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
572 { PCI_VEND_DEV(INTEL, IE31200_HB_6), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
573 { PCI_VEND_DEV(INTEL, IE31200_HB_7), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
574 { PCI_VEND_DEV(INTEL, IE31200_HB_8), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
575 { PCI_VEND_DEV(INTEL, IE31200_HB_9), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
576 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_1), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
577 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_2), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
578 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_3), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
579 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_4), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
580 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_5), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
581 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_6), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
582 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_7), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
583 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_8), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
584 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_9), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
585 { PCI_VEND_DEV(INTEL, IE31200_HB_CFL_10), PCI_ANY_ID, PCI_ANY_ID, 0, 0, IE31200 },
586 { 0, } /* 0 terminated list. */
588 MODULE_DEVICE_TABLE(pci, ie31200_pci_tbl);
590 static struct pci_driver ie31200_driver = {
591 .name = EDAC_MOD_STR,
592 .probe = ie31200_init_one,
593 .remove = ie31200_remove_one,
594 .id_table = ie31200_pci_tbl,
597 static int __init ie31200_init(void)
599 edac_dbg(3, "MC:\n");
600 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
603 return pci_register_driver(&ie31200_driver);
606 static void __exit ie31200_exit(void)
608 edac_dbg(3, "MC:\n");
609 pci_unregister_driver(&ie31200_driver);
612 module_init(ie31200_init);
613 module_exit(ie31200_exit);
615 MODULE_LICENSE("GPL");
616 MODULE_AUTHOR("Jason Baron <jbaron@akamai.com>");
617 MODULE_DESCRIPTION("MC support for Intel Processor E31200 memory hub controllers");