2 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * The full GNU General Public License is included in this distribution in the
15 * file called COPYING.
20 /* PCI Configuration Space Values */
21 #define IOAT_MMIO_BAR 0
24 #define PCI_DEVICE_ID_INTEL_IOAT_IVB0 0x0e20
25 #define PCI_DEVICE_ID_INTEL_IOAT_IVB1 0x0e21
26 #define PCI_DEVICE_ID_INTEL_IOAT_IVB2 0x0e22
27 #define PCI_DEVICE_ID_INTEL_IOAT_IVB3 0x0e23
28 #define PCI_DEVICE_ID_INTEL_IOAT_IVB4 0x0e24
29 #define PCI_DEVICE_ID_INTEL_IOAT_IVB5 0x0e25
30 #define PCI_DEVICE_ID_INTEL_IOAT_IVB6 0x0e26
31 #define PCI_DEVICE_ID_INTEL_IOAT_IVB7 0x0e27
32 #define PCI_DEVICE_ID_INTEL_IOAT_IVB8 0x0e2e
33 #define PCI_DEVICE_ID_INTEL_IOAT_IVB9 0x0e2f
35 #define PCI_DEVICE_ID_INTEL_IOAT_HSW0 0x2f20
36 #define PCI_DEVICE_ID_INTEL_IOAT_HSW1 0x2f21
37 #define PCI_DEVICE_ID_INTEL_IOAT_HSW2 0x2f22
38 #define PCI_DEVICE_ID_INTEL_IOAT_HSW3 0x2f23
39 #define PCI_DEVICE_ID_INTEL_IOAT_HSW4 0x2f24
40 #define PCI_DEVICE_ID_INTEL_IOAT_HSW5 0x2f25
41 #define PCI_DEVICE_ID_INTEL_IOAT_HSW6 0x2f26
42 #define PCI_DEVICE_ID_INTEL_IOAT_HSW7 0x2f27
43 #define PCI_DEVICE_ID_INTEL_IOAT_HSW8 0x2f2e
44 #define PCI_DEVICE_ID_INTEL_IOAT_HSW9 0x2f2f
46 #define PCI_DEVICE_ID_INTEL_IOAT_BWD0 0x0C50
47 #define PCI_DEVICE_ID_INTEL_IOAT_BWD1 0x0C51
48 #define PCI_DEVICE_ID_INTEL_IOAT_BWD2 0x0C52
49 #define PCI_DEVICE_ID_INTEL_IOAT_BWD3 0x0C53
51 #define PCI_DEVICE_ID_INTEL_IOAT_BDXDE0 0x6f50
52 #define PCI_DEVICE_ID_INTEL_IOAT_BDXDE1 0x6f51
53 #define PCI_DEVICE_ID_INTEL_IOAT_BDXDE2 0x6f52
54 #define PCI_DEVICE_ID_INTEL_IOAT_BDXDE3 0x6f53
56 #define PCI_DEVICE_ID_INTEL_IOAT_BDX0 0x6f20
57 #define PCI_DEVICE_ID_INTEL_IOAT_BDX1 0x6f21
58 #define PCI_DEVICE_ID_INTEL_IOAT_BDX2 0x6f22
59 #define PCI_DEVICE_ID_INTEL_IOAT_BDX3 0x6f23
60 #define PCI_DEVICE_ID_INTEL_IOAT_BDX4 0x6f24
61 #define PCI_DEVICE_ID_INTEL_IOAT_BDX5 0x6f25
62 #define PCI_DEVICE_ID_INTEL_IOAT_BDX6 0x6f26
63 #define PCI_DEVICE_ID_INTEL_IOAT_BDX7 0x6f27
64 #define PCI_DEVICE_ID_INTEL_IOAT_BDX8 0x6f2e
65 #define PCI_DEVICE_ID_INTEL_IOAT_BDX9 0x6f2f
67 #define IOAT_VER_1_2 0x12 /* Version 1.2 */
68 #define IOAT_VER_2_0 0x20 /* Version 2.0 */
69 #define IOAT_VER_3_0 0x30 /* Version 3.0 */
70 #define IOAT_VER_3_2 0x32 /* Version 3.2 */
71 #define IOAT_VER_3_3 0x33 /* Version 3.3 */
74 int system_has_dca_enabled(struct pci_dev *pdev);
76 #define IOAT_DESC_SZ 64
78 struct ioat_dma_descriptor {
83 unsigned int int_en:1;
84 unsigned int src_snoop_dis:1;
85 unsigned int dest_snoop_dis:1;
86 unsigned int compl_write:1;
89 unsigned int src_brk:1;
90 unsigned int dest_brk:1;
91 unsigned int bundle:1;
92 unsigned int dest_dca:1;
94 unsigned int rsvd2:13;
95 #define IOAT_OP_COPY 0x00
104 /* store some driver data in an unused portion of the descriptor */
112 struct ioat_xor_descriptor {
117 unsigned int int_en:1;
118 unsigned int src_snoop_dis:1;
119 unsigned int dest_snoop_dis:1;
120 unsigned int compl_write:1;
121 unsigned int fence:1;
122 unsigned int src_cnt:3;
123 unsigned int bundle:1;
124 unsigned int dest_dca:1;
126 unsigned int rsvd:13;
127 #define IOAT_OP_XOR 0x87
128 #define IOAT_OP_XOR_VAL 0x88
141 struct ioat_xor_ext_descriptor {
149 struct ioat_pq_descriptor {
154 unsigned int rsvd:25;
155 unsigned int p_val_err:1;
156 unsigned int q_val_err:1;
157 unsigned int rsvd1:4;
164 unsigned int int_en:1;
165 unsigned int src_snoop_dis:1;
166 unsigned int dest_snoop_dis:1;
167 unsigned int compl_write:1;
168 unsigned int fence:1;
169 unsigned int src_cnt:3;
170 unsigned int bundle:1;
171 unsigned int dest_dca:1;
173 unsigned int p_disable:1;
174 unsigned int q_disable:1;
175 unsigned int rsvd2:2;
176 unsigned int wb_en:1;
177 unsigned int prl_en:1;
178 unsigned int rsvd3:7;
179 #define IOAT_OP_PQ 0x89
180 #define IOAT_OP_PQ_VAL 0x8a
181 #define IOAT_OP_PQ_16S 0xa0
182 #define IOAT_OP_PQ_VAL_16S 0xa1
198 struct ioat_pq_ext_descriptor {
208 struct ioat_pq_update_descriptor {
213 unsigned int int_en:1;
214 unsigned int src_snoop_dis:1;
215 unsigned int dest_snoop_dis:1;
216 unsigned int compl_write:1;
217 unsigned int fence:1;
218 unsigned int src_cnt:3;
219 unsigned int bundle:1;
220 unsigned int dest_dca:1;
222 unsigned int p_disable:1;
223 unsigned int q_disable:1;
226 #define IOAT_OP_PQ_UP 0x8b
239 struct ioat_raw_descriptor {
243 struct ioat_pq16a_descriptor {
254 struct ioat_pq16b_descriptor {
265 union ioat_sed_pq_descriptor {
266 struct ioat_pq16a_descriptor a;
267 struct ioat_pq16b_descriptor b;
272 struct ioat_sed_raw_descriptor {