1 # SPDX-License-Identifier: GPL-2.0-only
3 bool "Generic Dynamic Voltage and Frequency Scaling (DVFS) support"
6 A device may have a list of frequencies and voltages available.
7 devfreq, a generic DVFS framework can be registered for a device
8 in order to let the governor provided to devfreq choose an
9 operating frequency based on the device driver's policy.
11 Each device may have its own governor and policy. Devfreq can
12 reevaluate the device state periodically and/or based on the
13 notification to "nb", a notifier block, of devfreq.
15 Like some CPUs with CPUfreq, a device may have multiple clocks.
16 However, because the clock frequencies of a single device are
17 determined by the single device's state, an instance of devfreq
18 is attached to a single device and returns a "representative"
19 clock frequency of the device, which is also attached
20 to a device by 1-to-1. The device registering devfreq takes the
21 responsibility to "interpret" the representative frequency and
22 to set its every clock accordingly with the "target" callback
25 When OPP is used with the devfreq device, it is recommended to
26 register devfreq's nb to the OPP's notifier head. If OPP is
27 used with the devfreq device, you may use OPP helper
28 functions defined in devfreq.h.
32 comment "DEVFREQ Governors"
34 config DEVFREQ_GOV_SIMPLE_ONDEMAND
35 tristate "Simple Ondemand"
37 Chooses frequency based on the recent load on the device. Works
38 similar as ONDEMAND governor of CPUFREQ does. A device with
39 Simple-Ondemand should be able to provide busy/total counter
40 values that imply the usage rate. A device may provide tuned
41 values to the governor with data field at devfreq_add_device().
43 config DEVFREQ_GOV_PERFORMANCE
44 tristate "Performance"
46 Sets the frequency at the maximum available frequency.
47 This governor always returns UINT_MAX as frequency so that
48 the DEVFREQ framework returns the highest frequency available
51 config DEVFREQ_GOV_POWERSAVE
54 Sets the frequency at the minimum available frequency.
55 This governor always returns 0 as frequency so that
56 the DEVFREQ framework returns the lowest frequency available
59 config DEVFREQ_GOV_USERSPACE
62 Sets the frequency at the user specified one.
63 This governor returns the user configured frequency if there
64 has been an input to /sys/devices/.../userspace/set_freq.
65 Otherwise, the governor does not change the frequency
66 given at the initialization.
68 config DEVFREQ_GOV_PASSIVE
71 Sets the frequency based on the frequency of its parent devfreq
72 device. This governor does not change the frequency by itself
73 through sysfs entries. The passive governor recommends that
74 devfreq device uses the OPP table to get the frequency/voltage.
76 comment "DEVFREQ Drivers"
78 config ARM_EXYNOS_BUS_DEVFREQ
79 tristate "ARM Exynos Generic Memory Bus DEVFREQ Driver"
80 depends on ARCH_EXYNOS || COMPILE_TEST
81 select DEVFREQ_GOV_SIMPLE_ONDEMAND
82 select DEVFREQ_GOV_PASSIVE
83 select DEVFREQ_EVENT_EXYNOS_PPMU
84 select PM_DEVFREQ_EVENT
86 This adds the common DEVFREQ driver for Exynos Memory bus. Exynos
87 Memory bus has one more group of memory bus (e.g, MIF and INT block).
88 Each memory bus group could contain many memoby bus block. It reads
89 PPMU counters of memory controllers by using DEVFREQ-event device
90 and adjusts the operating frequencies and voltages with OPP support.
91 This does not yet operate with optimal voltages.
93 config ARM_IMX_BUS_DEVFREQ
94 tristate "i.MX Generic Bus DEVFREQ Driver"
95 depends on ARCH_MXC || COMPILE_TEST
96 select DEVFREQ_GOV_USERSPACE
98 This adds the generic DEVFREQ driver for i.MX interconnects. It
99 allows adjusting NIC/NOC frequency.
101 config ARM_IMX8M_DDRC_DEVFREQ
102 tristate "i.MX8M DDRC DEVFREQ Driver"
103 depends on (ARCH_MXC && HAVE_ARM_SMCCC) || \
104 (COMPILE_TEST && HAVE_ARM_SMCCC)
105 select DEVFREQ_GOV_USERSPACE
107 This adds the DEVFREQ driver for the i.MX8M DDR Controller. It allows
108 adjusting DRAM frequency.
110 config ARM_TEGRA_DEVFREQ
111 tristate "NVIDIA Tegra30/114/124/210 DEVFREQ Driver"
112 depends on ARCH_TEGRA_3x_SOC || ARCH_TEGRA_114_SOC || \
113 ARCH_TEGRA_132_SOC || ARCH_TEGRA_124_SOC || \
114 ARCH_TEGRA_210_SOC || \
116 depends on COMMON_CLK
118 This adds the DEVFREQ driver for the Tegra family of SoCs.
119 It reads ACTMON counters of memory controllers and adjusts the
120 operating frequencies and voltages with OPP support.
122 config ARM_MEDIATEK_CCI_DEVFREQ
123 tristate "MEDIATEK CCI DEVFREQ Driver"
124 depends on ARM_MEDIATEK_CPUFREQ || COMPILE_TEST
125 select DEVFREQ_GOV_PASSIVE
127 This adds a devfreq driver for MediaTek Cache Coherent Interconnect
128 which is shared the same regulators with the cpu cluster. It can track
129 buck voltages and update a proper CCI frequency. Use the notification
130 to get the regulator status.
132 config ARM_RK3399_DMC_DEVFREQ
133 tristate "ARM RK3399 DMC DEVFREQ Driver"
134 depends on (ARCH_ROCKCHIP && HAVE_ARM_SMCCC) || \
135 (COMPILE_TEST && HAVE_ARM_SMCCC)
136 select DEVFREQ_EVENT_ROCKCHIP_DFI
137 select DEVFREQ_GOV_SIMPLE_ONDEMAND
138 select PM_DEVFREQ_EVENT
140 This adds the DEVFREQ driver for the RK3399 DMC(Dynamic Memory Controller).
141 It sets the frequency for the memory controller and reads the usage counts
144 config ARM_SUN8I_A33_MBUS_DEVFREQ
145 tristate "sun8i/sun50i MBUS DEVFREQ Driver"
146 depends on ARCH_SUNXI || COMPILE_TEST
147 depends on COMMON_CLK
148 select DEVFREQ_GOV_SIMPLE_ONDEMAND
150 This adds the DEVFREQ driver for the MBUS controller in some
151 Allwinner sun8i (A33 through H3) and sun50i (A64 and H5) SoCs.
153 source "drivers/devfreq/event/Kconfig"