1 // SPDX-License-Identifier: GPL-2.0-only
2 /* Copyright(c) 2021 Intel Corporation. All rights reserved. */
3 #include <linux/platform_device.h>
4 #include <linux/module.h>
5 #include <linux/device.h>
6 #include <linux/kernel.h>
7 #include <linux/acpi.h>
12 /* Encode defined in CXL 2.0 8.2.5.12.7 HDM Decoder Control Register */
13 #define CFMWS_INTERLEAVE_WAYS(x) (1 << (x)->interleave_ways)
14 #define CFMWS_INTERLEAVE_GRANULARITY(x) ((x)->granularity + 8)
16 static unsigned long cfmws_to_decoder_flags(int restrictions)
18 unsigned long flags = CXL_DECODER_F_ENABLE;
20 if (restrictions & ACPI_CEDT_CFMWS_RESTRICT_TYPE2)
21 flags |= CXL_DECODER_F_TYPE2;
22 if (restrictions & ACPI_CEDT_CFMWS_RESTRICT_TYPE3)
23 flags |= CXL_DECODER_F_TYPE3;
24 if (restrictions & ACPI_CEDT_CFMWS_RESTRICT_VOLATILE)
25 flags |= CXL_DECODER_F_RAM;
26 if (restrictions & ACPI_CEDT_CFMWS_RESTRICT_PMEM)
27 flags |= CXL_DECODER_F_PMEM;
28 if (restrictions & ACPI_CEDT_CFMWS_RESTRICT_FIXED)
29 flags |= CXL_DECODER_F_LOCK;
34 static int cxl_acpi_cfmws_verify(struct device *dev,
35 struct acpi_cedt_cfmws *cfmws)
39 if (cfmws->interleave_arithmetic != ACPI_CEDT_CFMWS_ARITHMETIC_MODULO) {
40 dev_err(dev, "CFMWS Unsupported Interleave Arithmetic\n");
44 if (!IS_ALIGNED(cfmws->base_hpa, SZ_256M)) {
45 dev_err(dev, "CFMWS Base HPA not 256MB aligned\n");
49 if (!IS_ALIGNED(cfmws->window_size, SZ_256M)) {
50 dev_err(dev, "CFMWS Window Size not 256MB aligned\n");
54 if (CFMWS_INTERLEAVE_WAYS(cfmws) > CXL_DECODER_MAX_INTERLEAVE) {
55 dev_err(dev, "CFMWS Interleave Ways (%d) too large\n",
56 CFMWS_INTERLEAVE_WAYS(cfmws));
60 expected_len = struct_size((cfmws), interleave_targets,
61 CFMWS_INTERLEAVE_WAYS(cfmws));
63 if (cfmws->header.length < expected_len) {
64 dev_err(dev, "CFMWS length %d less than expected %d\n",
65 cfmws->header.length, expected_len);
69 if (cfmws->header.length > expected_len)
70 dev_dbg(dev, "CFMWS length %d greater than expected %d\n",
71 cfmws->header.length, expected_len);
76 struct cxl_cfmws_context {
78 struct cxl_port *root_port;
81 static int cxl_parse_cfmws(union acpi_subtable_headers *header, void *arg,
82 const unsigned long end)
84 int target_map[CXL_DECODER_MAX_INTERLEAVE];
85 struct cxl_cfmws_context *ctx = arg;
86 struct cxl_port *root_port = ctx->root_port;
87 struct device *dev = ctx->dev;
88 struct acpi_cedt_cfmws *cfmws;
89 struct cxl_decoder *cxld;
92 cfmws = (struct acpi_cedt_cfmws *) header;
94 rc = cxl_acpi_cfmws_verify(dev, cfmws);
96 dev_err(dev, "CFMWS range %#llx-%#llx not registered\n",
98 cfmws->base_hpa + cfmws->window_size - 1);
102 for (i = 0; i < CFMWS_INTERLEAVE_WAYS(cfmws); i++)
103 target_map[i] = cfmws->interleave_targets[i];
105 cxld = cxl_root_decoder_alloc(root_port, CFMWS_INTERLEAVE_WAYS(cfmws));
109 cxld->flags = cfmws_to_decoder_flags(cfmws->restrictions);
110 cxld->target_type = CXL_DECODER_EXPANDER;
111 cxld->platform_res = (struct resource)DEFINE_RES_MEM(cfmws->base_hpa,
113 cxld->interleave_ways = CFMWS_INTERLEAVE_WAYS(cfmws);
114 cxld->interleave_granularity = CFMWS_INTERLEAVE_GRANULARITY(cfmws);
116 rc = cxl_decoder_add(cxld, target_map);
118 put_device(&cxld->dev);
120 rc = cxl_decoder_autoremove(dev, cxld);
122 dev_err(dev, "Failed to add decoder for %pr\n",
123 &cxld->platform_res);
126 dev_dbg(dev, "add: %s node: %d range %pr\n", dev_name(&cxld->dev),
127 phys_to_target_node(cxld->platform_res.start),
128 &cxld->platform_res);
133 __mock struct acpi_device *to_cxl_host_bridge(struct device *host,
136 struct acpi_device *adev = to_acpi_device(dev);
138 if (!acpi_pci_find_root(adev->handle))
141 if (strcmp(acpi_device_hid(adev), "ACPI0016") == 0)
147 * A host bridge is a dport to a CFMWS decode and it is a uport to the
148 * dport (PCIe Root Ports) in the host bridge.
150 static int add_host_bridge_uport(struct device *match, void *arg)
152 struct cxl_port *root_port = arg;
153 struct device *host = root_port->dev.parent;
154 struct acpi_device *bridge = to_cxl_host_bridge(host, match);
155 struct acpi_pci_root *pci_root;
156 struct cxl_dport *dport;
157 struct cxl_port *port;
163 dport = cxl_find_dport_by_dev(root_port, match);
165 dev_dbg(host, "host bridge expected and not found\n");
170 * Note that this lookup already succeeded in
171 * to_cxl_host_bridge(), so no need to check for failure here
173 pci_root = acpi_pci_find_root(bridge->handle);
174 rc = devm_cxl_register_pci_bus(host, match, pci_root->bus);
178 port = devm_cxl_add_port(host, match, dport->component_reg_phys,
181 return PTR_ERR(port);
182 dev_dbg(host, "%s: add: %s\n", dev_name(match), dev_name(&port->dev));
187 struct cxl_chbs_context {
189 unsigned long long uid;
190 resource_size_t chbcr;
193 static int cxl_get_chbcr(union acpi_subtable_headers *header, void *arg,
194 const unsigned long end)
196 struct cxl_chbs_context *ctx = arg;
197 struct acpi_cedt_chbs *chbs;
202 chbs = (struct acpi_cedt_chbs *) header;
204 if (ctx->uid != chbs->uid)
206 ctx->chbcr = chbs->base;
211 static int add_host_bridge_dport(struct device *match, void *arg)
214 unsigned long long uid;
215 struct cxl_dport *dport;
216 struct cxl_chbs_context ctx;
217 struct cxl_port *root_port = arg;
218 struct device *host = root_port->dev.parent;
219 struct acpi_device *bridge = to_cxl_host_bridge(host, match);
224 status = acpi_evaluate_integer(bridge->handle, METHOD_NAME__UID, NULL,
226 if (status != AE_OK) {
227 dev_err(host, "unable to retrieve _UID of %s\n",
232 ctx = (struct cxl_chbs_context) {
236 acpi_table_parse_cedt(ACPI_CEDT_TYPE_CHBS, cxl_get_chbcr, &ctx);
238 if (ctx.chbcr == 0) {
239 dev_warn(host, "No CHBS found for Host Bridge: %s\n",
244 dport = devm_cxl_add_dport(root_port, match, uid, ctx.chbcr);
246 dev_err(host, "failed to add downstream port: %s\n",
248 return PTR_ERR(dport);
250 dev_dbg(host, "add dport%llu: %s\n", uid, dev_name(match));
254 static int add_root_nvdimm_bridge(struct device *match, void *data)
256 struct cxl_decoder *cxld;
257 struct cxl_port *root_port = data;
258 struct cxl_nvdimm_bridge *cxl_nvb;
259 struct device *host = root_port->dev.parent;
261 if (!is_root_decoder(match))
264 cxld = to_cxl_decoder(match);
265 if (!(cxld->flags & CXL_DECODER_F_PMEM))
268 cxl_nvb = devm_cxl_add_nvdimm_bridge(host, root_port);
269 if (IS_ERR(cxl_nvb)) {
270 dev_dbg(host, "failed to register pmem\n");
271 return PTR_ERR(cxl_nvb);
273 dev_dbg(host, "%s: add: %s\n", dev_name(&root_port->dev),
274 dev_name(&cxl_nvb->dev));
278 static struct lock_class_key cxl_root_key;
280 static void cxl_acpi_lock_reset_class(void *dev)
282 device_lock_reset_class(dev);
285 static int cxl_acpi_probe(struct platform_device *pdev)
288 struct cxl_port *root_port;
289 struct device *host = &pdev->dev;
290 struct acpi_device *adev = ACPI_COMPANION(host);
291 struct cxl_cfmws_context ctx;
293 device_lock_set_class(&pdev->dev, &cxl_root_key);
294 rc = devm_add_action_or_reset(&pdev->dev, cxl_acpi_lock_reset_class,
299 root_port = devm_cxl_add_port(host, host, CXL_RESOURCE_NONE, NULL);
300 if (IS_ERR(root_port))
301 return PTR_ERR(root_port);
302 dev_dbg(host, "add: %s\n", dev_name(&root_port->dev));
304 rc = bus_for_each_dev(adev->dev.bus, NULL, root_port,
305 add_host_bridge_dport);
309 ctx = (struct cxl_cfmws_context) {
311 .root_port = root_port,
313 acpi_table_parse_cedt(ACPI_CEDT_TYPE_CFMWS, cxl_parse_cfmws, &ctx);
316 * Root level scanned with host-bridge as dports, now scan host-bridges
317 * for their role as CXL uports to their CXL-capable PCIe Root Ports.
319 rc = bus_for_each_dev(adev->dev.bus, NULL, root_port,
320 add_host_bridge_uport);
324 if (IS_ENABLED(CONFIG_CXL_PMEM))
325 rc = device_for_each_child(&root_port->dev, root_port,
326 add_root_nvdimm_bridge);
330 /* In case PCI is scanned before ACPI re-trigger memdev attach */
331 return cxl_bus_rescan();
334 static const struct acpi_device_id cxl_acpi_ids[] = {
338 MODULE_DEVICE_TABLE(acpi, cxl_acpi_ids);
340 static struct platform_driver cxl_acpi_driver = {
341 .probe = cxl_acpi_probe,
343 .name = KBUILD_MODNAME,
344 .acpi_match_table = cxl_acpi_ids,
348 module_platform_driver(cxl_acpi_driver);
349 MODULE_LICENSE("GPL v2");
350 MODULE_IMPORT_NS(CXL);
351 MODULE_IMPORT_NS(ACPI);