1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2018, The Linux Foundation. All rights reserved.
7 * In Certain QCOM SoCs like apq8096 and msm8996 that have KRYO processors,
8 * the CPU frequency subset and voltage value of each OPP varies
9 * based on the silicon variant in use. Qualcomm Process Voltage Scaling Tables
10 * defines the voltage and frequency value based on the msm-id in SMEM
11 * and speedbin blown in the efuse combination.
12 * The qcom-cpufreq-nvmem driver reads the msm-id and efuse value from the SoC
13 * to provide the OPP framework with required information.
14 * This is used to determine the voltage and frequency value for each OPP of
15 * operating-points-v2 table when it is parsed by the OPP framework.
18 #include <linux/cpu.h>
19 #include <linux/err.h>
20 #include <linux/init.h>
21 #include <linux/kernel.h>
22 #include <linux/module.h>
23 #include <linux/nvmem-consumer.h>
25 #include <linux/of_device.h>
26 #include <linux/platform_device.h>
27 #include <linux/pm_domain.h>
28 #include <linux/pm_opp.h>
29 #include <linux/slab.h>
30 #include <linux/soc/qcom/smem.h>
32 #include <dt-bindings/arm/qcom,ids.h>
34 struct qcom_cpufreq_drv;
36 struct qcom_cpufreq_match_data {
37 int (*get_version)(struct device *cpu_dev,
38 struct nvmem_cell *speedbin_nvmem,
40 struct qcom_cpufreq_drv *drv);
41 const char **genpd_names;
44 struct qcom_cpufreq_drv {
47 const struct qcom_cpufreq_match_data *data;
50 static struct platform_device *cpufreq_dt_pdev, *cpufreq_pdev;
52 static void get_krait_bin_format_a(struct device *cpu_dev,
53 int *speed, int *pvs, int *pvs_ver,
58 pte_efuse = *((u32 *)buf);
60 *speed = pte_efuse & 0xf;
62 *speed = (pte_efuse >> 4) & 0xf;
66 dev_warn(cpu_dev, "Speed bin: Defaulting to %d\n", *speed);
68 dev_dbg(cpu_dev, "Speed bin: %d\n", *speed);
71 *pvs = (pte_efuse >> 10) & 0x7;
73 *pvs = (pte_efuse >> 13) & 0x7;
77 dev_warn(cpu_dev, "PVS bin: Defaulting to %d\n", *pvs);
79 dev_dbg(cpu_dev, "PVS bin: %d\n", *pvs);
83 static void get_krait_bin_format_b(struct device *cpu_dev,
84 int *speed, int *pvs, int *pvs_ver,
87 u32 pte_efuse, redundant_sel;
89 pte_efuse = *((u32 *)buf);
90 redundant_sel = (pte_efuse >> 24) & 0x7;
92 *pvs_ver = (pte_efuse >> 4) & 0x3;
94 switch (redundant_sel) {
96 *pvs = ((pte_efuse >> 28) & 0x8) | ((pte_efuse >> 6) & 0x7);
97 *speed = (pte_efuse >> 27) & 0xf;
100 *pvs = (pte_efuse >> 27) & 0xf;
101 *speed = pte_efuse & 0x7;
104 /* 4 bits of PVS are in efuse register bits 31, 8-6. */
105 *pvs = ((pte_efuse >> 28) & 0x8) | ((pte_efuse >> 6) & 0x7);
106 *speed = pte_efuse & 0x7;
109 /* Check SPEED_BIN_BLOW_STATUS */
110 if (pte_efuse & BIT(3)) {
111 dev_dbg(cpu_dev, "Speed bin: %d\n", *speed);
113 dev_warn(cpu_dev, "Speed bin not set. Defaulting to 0!\n");
117 /* Check PVS_BLOW_STATUS */
118 pte_efuse = *(((u32 *)buf) + 1);
119 pte_efuse &= BIT(21);
121 dev_dbg(cpu_dev, "PVS bin: %d\n", *pvs);
123 dev_warn(cpu_dev, "PVS bin not set. Defaulting to 0!\n");
127 dev_dbg(cpu_dev, "PVS version: %d\n", *pvs_ver);
130 static int qcom_cpufreq_kryo_name_version(struct device *cpu_dev,
131 struct nvmem_cell *speedbin_nvmem,
133 struct qcom_cpufreq_drv *drv)
141 ret = qcom_smem_get_soc_id(&msm_id);
145 speedbin = nvmem_cell_read(speedbin_nvmem, &len);
146 if (IS_ERR(speedbin))
147 return PTR_ERR(speedbin);
150 case QCOM_ID_MSM8996:
151 case QCOM_ID_APQ8096:
152 drv->versions = 1 << (unsigned int)(*speedbin);
154 case QCOM_ID_MSM8996SG:
155 case QCOM_ID_APQ8096SG:
156 drv->versions = 1 << ((unsigned int)(*speedbin) + 4);
167 static int qcom_cpufreq_krait_name_version(struct device *cpu_dev,
168 struct nvmem_cell *speedbin_nvmem,
170 struct qcom_cpufreq_drv *drv)
172 int speed = 0, pvs = 0, pvs_ver = 0;
177 speedbin = nvmem_cell_read(speedbin_nvmem, &len);
179 if (IS_ERR(speedbin))
180 return PTR_ERR(speedbin);
184 get_krait_bin_format_a(cpu_dev, &speed, &pvs, &pvs_ver,
188 get_krait_bin_format_b(cpu_dev, &speed, &pvs, &pvs_ver,
192 dev_err(cpu_dev, "Unable to read nvmem data. Defaulting to 0!\n");
197 snprintf(*pvs_name, sizeof("speedXX-pvsXX-vXX"), "speed%d-pvs%d-v%d",
198 speed, pvs, pvs_ver);
200 drv->versions = (1 << speed);
207 static const struct qcom_cpufreq_match_data match_data_kryo = {
208 .get_version = qcom_cpufreq_kryo_name_version,
211 static const struct qcom_cpufreq_match_data match_data_krait = {
212 .get_version = qcom_cpufreq_krait_name_version,
215 static const char *qcs404_genpd_names[] = { "cpr", NULL };
217 static const struct qcom_cpufreq_match_data match_data_qcs404 = {
218 .genpd_names = qcs404_genpd_names,
221 static int qcom_cpufreq_probe(struct platform_device *pdev)
223 struct qcom_cpufreq_drv *drv;
224 struct nvmem_cell *speedbin_nvmem;
225 struct device_node *np;
226 struct device *cpu_dev;
227 char pvs_name_buffer[] = "speedXX-pvsXX-vXX";
228 char *pvs_name = pvs_name_buffer;
230 const struct of_device_id *match;
233 cpu_dev = get_cpu_device(0);
237 np = dev_pm_opp_of_get_opp_desc_node(cpu_dev);
241 ret = of_device_is_compatible(np, "operating-points-v2-kryo-cpu");
247 drv = kzalloc(sizeof(*drv), GFP_KERNEL);
251 match = pdev->dev.platform_data;
252 drv->data = match->data;
258 if (drv->data->get_version) {
259 speedbin_nvmem = of_nvmem_cell_get(np, NULL);
260 if (IS_ERR(speedbin_nvmem)) {
261 ret = dev_err_probe(cpu_dev, PTR_ERR(speedbin_nvmem),
262 "Could not get nvmem cell\n");
266 ret = drv->data->get_version(cpu_dev,
267 speedbin_nvmem, &pvs_name, drv);
269 nvmem_cell_put(speedbin_nvmem);
272 nvmem_cell_put(speedbin_nvmem);
276 drv->opp_tokens = kcalloc(num_possible_cpus(), sizeof(*drv->opp_tokens),
278 if (!drv->opp_tokens) {
283 for_each_possible_cpu(cpu) {
284 struct dev_pm_opp_config config = {
285 .supported_hw = NULL,
288 cpu_dev = get_cpu_device(cpu);
289 if (NULL == cpu_dev) {
294 if (drv->data->get_version) {
295 config.supported_hw = &drv->versions;
296 config.supported_hw_count = 1;
299 config.prop_name = pvs_name;
302 if (drv->data->genpd_names) {
303 config.genpd_names = drv->data->genpd_names;
304 config.virt_devs = NULL;
307 if (config.supported_hw || config.genpd_names) {
308 drv->opp_tokens[cpu] = dev_pm_opp_set_config(cpu_dev, &config);
309 if (drv->opp_tokens[cpu] < 0) {
310 ret = drv->opp_tokens[cpu];
311 dev_err(cpu_dev, "Failed to set OPP config\n");
317 cpufreq_dt_pdev = platform_device_register_simple("cpufreq-dt", -1,
319 if (!IS_ERR(cpufreq_dt_pdev)) {
320 platform_set_drvdata(pdev, drv);
324 ret = PTR_ERR(cpufreq_dt_pdev);
325 dev_err(cpu_dev, "Failed to register platform device\n");
328 for_each_possible_cpu(cpu)
329 dev_pm_opp_clear_config(drv->opp_tokens[cpu]);
330 kfree(drv->opp_tokens);
337 static int qcom_cpufreq_remove(struct platform_device *pdev)
339 struct qcom_cpufreq_drv *drv = platform_get_drvdata(pdev);
342 platform_device_unregister(cpufreq_dt_pdev);
344 for_each_possible_cpu(cpu)
345 dev_pm_opp_clear_config(drv->opp_tokens[cpu]);
347 kfree(drv->opp_tokens);
353 static struct platform_driver qcom_cpufreq_driver = {
354 .probe = qcom_cpufreq_probe,
355 .remove = qcom_cpufreq_remove,
357 .name = "qcom-cpufreq-nvmem",
361 static const struct of_device_id qcom_cpufreq_match_list[] __initconst = {
362 { .compatible = "qcom,apq8096", .data = &match_data_kryo },
363 { .compatible = "qcom,msm8996", .data = &match_data_kryo },
364 { .compatible = "qcom,qcs404", .data = &match_data_qcs404 },
365 { .compatible = "qcom,ipq8064", .data = &match_data_krait },
366 { .compatible = "qcom,apq8064", .data = &match_data_krait },
367 { .compatible = "qcom,msm8974", .data = &match_data_krait },
368 { .compatible = "qcom,msm8960", .data = &match_data_krait },
371 MODULE_DEVICE_TABLE(of, qcom_cpufreq_match_list);
374 * Since the driver depends on smem and nvmem drivers, which may
375 * return EPROBE_DEFER, all the real activity is done in the probe,
376 * which may be defered as well. The init here is only registering
377 * the driver and the platform device.
379 static int __init qcom_cpufreq_init(void)
381 struct device_node *np = of_find_node_by_path("/");
382 const struct of_device_id *match;
388 match = of_match_node(qcom_cpufreq_match_list, np);
393 ret = platform_driver_register(&qcom_cpufreq_driver);
394 if (unlikely(ret < 0))
397 cpufreq_pdev = platform_device_register_data(NULL, "qcom-cpufreq-nvmem",
398 -1, match, sizeof(*match));
399 ret = PTR_ERR_OR_ZERO(cpufreq_pdev);
403 platform_driver_unregister(&qcom_cpufreq_driver);
406 module_init(qcom_cpufreq_init);
408 static void __exit qcom_cpufreq_exit(void)
410 platform_device_unregister(cpufreq_pdev);
411 platform_driver_unregister(&qcom_cpufreq_driver);
413 module_exit(qcom_cpufreq_exit);
415 MODULE_DESCRIPTION("Qualcomm Technologies, Inc. CPUfreq driver");
416 MODULE_LICENSE("GPL v2");