Merge tag 'u-boot-imx-20211020' of https://source.denx.de/u-boot/custodians/u-boot-imx
[platform/kernel/u-boot.git] / drivers / clk / sunxi / clk_h3.c
1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2 /*
3  * Copyright (C) 2018 Amarula Solutions.
4  * Author: Jagan Teki <jagan@amarulasolutions.com>
5  */
6
7 #include <common.h>
8 #include <clk-uclass.h>
9 #include <dm.h>
10 #include <errno.h>
11 #include <clk/sunxi.h>
12 #include <dt-bindings/clock/sun8i-h3-ccu.h>
13 #include <dt-bindings/reset/sun8i-h3-ccu.h>
14 #include <linux/bitops.h>
15
16 static struct ccu_clk_gate h3_gates[] = {
17         [CLK_BUS_MMC0]          = GATE(0x060, BIT(8)),
18         [CLK_BUS_MMC1]          = GATE(0x060, BIT(9)),
19         [CLK_BUS_MMC2]          = GATE(0x060, BIT(10)),
20         [CLK_BUS_EMAC]          = GATE(0x060, BIT(17)),
21         [CLK_BUS_SPI0]          = GATE(0x060, BIT(20)),
22         [CLK_BUS_SPI1]          = GATE(0x060, BIT(21)),
23         [CLK_BUS_OTG]           = GATE(0x060, BIT(23)),
24         [CLK_BUS_EHCI0]         = GATE(0x060, BIT(24)),
25         [CLK_BUS_EHCI1]         = GATE(0x060, BIT(25)),
26         [CLK_BUS_EHCI2]         = GATE(0x060, BIT(26)),
27         [CLK_BUS_EHCI3]         = GATE(0x060, BIT(27)),
28         [CLK_BUS_OHCI0]         = GATE(0x060, BIT(28)),
29         [CLK_BUS_OHCI1]         = GATE(0x060, BIT(29)),
30         [CLK_BUS_OHCI2]         = GATE(0x060, BIT(30)),
31         [CLK_BUS_OHCI3]         = GATE(0x060, BIT(31)),
32
33         [CLK_BUS_I2C0]          = GATE(0x06c, BIT(0)),
34         [CLK_BUS_I2C1]          = GATE(0x06c, BIT(1)),
35         [CLK_BUS_I2C2]          = GATE(0x06c, BIT(2)),
36         [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
37         [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
38         [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
39         [CLK_BUS_UART3]         = GATE(0x06c, BIT(19)),
40
41         [CLK_BUS_EPHY]          = GATE(0x070, BIT(0)),
42
43         [CLK_SPI0]              = GATE(0x0a0, BIT(31)),
44         [CLK_SPI1]              = GATE(0x0a4, BIT(31)),
45
46         [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
47         [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
48         [CLK_USB_PHY2]          = GATE(0x0cc, BIT(10)),
49         [CLK_USB_PHY3]          = GATE(0x0cc, BIT(11)),
50         [CLK_USB_OHCI0]         = GATE(0x0cc, BIT(16)),
51         [CLK_USB_OHCI1]         = GATE(0x0cc, BIT(17)),
52         [CLK_USB_OHCI2]         = GATE(0x0cc, BIT(18)),
53         [CLK_USB_OHCI3]         = GATE(0x0cc, BIT(19)),
54 };
55
56 static struct ccu_reset h3_resets[] = {
57         [RST_USB_PHY0]          = RESET(0x0cc, BIT(0)),
58         [RST_USB_PHY1]          = RESET(0x0cc, BIT(1)),
59         [RST_USB_PHY2]          = RESET(0x0cc, BIT(2)),
60         [RST_USB_PHY3]          = RESET(0x0cc, BIT(3)),
61
62         [RST_BUS_MMC0]          = RESET(0x2c0, BIT(8)),
63         [RST_BUS_MMC1]          = RESET(0x2c0, BIT(9)),
64         [RST_BUS_MMC2]          = RESET(0x2c0, BIT(10)),
65         [RST_BUS_EMAC]          = RESET(0x2c0, BIT(17)),
66         [RST_BUS_SPI0]          = RESET(0x2c0, BIT(20)),
67         [RST_BUS_SPI1]          = RESET(0x2c0, BIT(21)),
68         [RST_BUS_OTG]           = RESET(0x2c0, BIT(23)),
69         [RST_BUS_EHCI0]         = RESET(0x2c0, BIT(24)),
70         [RST_BUS_EHCI1]         = RESET(0x2c0, BIT(25)),
71         [RST_BUS_EHCI2]         = RESET(0x2c0, BIT(26)),
72         [RST_BUS_EHCI3]         = RESET(0x2c0, BIT(27)),
73         [RST_BUS_OHCI0]         = RESET(0x2c0, BIT(28)),
74         [RST_BUS_OHCI1]         = RESET(0x2c0, BIT(29)),
75         [RST_BUS_OHCI2]         = RESET(0x2c0, BIT(30)),
76         [RST_BUS_OHCI3]         = RESET(0x2c0, BIT(31)),
77
78         [RST_BUS_EPHY]          = RESET(0x2c8, BIT(2)),
79
80         [RST_BUS_I2C0]          = RESET(0x2d8, BIT(0)),
81         [RST_BUS_I2C1]          = RESET(0x2d8, BIT(1)),
82         [RST_BUS_I2C2]          = RESET(0x2d8, BIT(2)),
83         [RST_BUS_UART0]         = RESET(0x2d8, BIT(16)),
84         [RST_BUS_UART1]         = RESET(0x2d8, BIT(17)),
85         [RST_BUS_UART2]         = RESET(0x2d8, BIT(18)),
86         [RST_BUS_UART3]         = RESET(0x2d8, BIT(19)),
87 };
88
89 static const struct ccu_desc h3_ccu_desc = {
90         .gates = h3_gates,
91         .resets = h3_resets,
92 };
93
94 static int h3_clk_bind(struct udevice *dev)
95 {
96         return sunxi_reset_bind(dev, ARRAY_SIZE(h3_resets));
97 }
98
99 static const struct udevice_id h3_ccu_ids[] = {
100         { .compatible = "allwinner,sun8i-h3-ccu",
101           .data = (ulong)&h3_ccu_desc },
102         { .compatible = "allwinner,sun50i-h5-ccu",
103           .data = (ulong)&h3_ccu_desc },
104         { }
105 };
106
107 U_BOOT_DRIVER(clk_sun8i_h3) = {
108         .name           = "sun8i_h3_ccu",
109         .id             = UCLASS_CLK,
110         .of_match       = h3_ccu_ids,
111         .priv_auto      = sizeof(struct ccu_priv),
112         .ops            = &sunxi_clk_ops,
113         .probe          = sunxi_clk_probe,
114         .bind           = h3_clk_bind,
115 };