1 /* SPDX-License-Identifier: GPL-2.0 */
3 // Spreadtrum divider clock driver
5 // Copyright (C) 2017 Spreadtrum, Inc.
6 // Author: Chunyan Zhang <chunyan.zhang@spreadtrum.com>
14 * struct sprd_div_internal - Internal divider description
15 * @shift: Bit offset of the divider in its register
16 * @width: Width of the divider field in its register
18 * That structure represents a single divider, and is meant to be
19 * embedded in other structures representing the various clock
22 struct sprd_div_internal {
27 #define _SPRD_DIV_CLK(_shift, _width) \
34 struct sprd_div_internal div;
35 struct sprd_clk_common common;
38 #define SPRD_DIV_CLK(_struct, _name, _parent, _reg, \
39 _shift, _width, _flags) \
40 struct sprd_div _struct = { \
41 .div = _SPRD_DIV_CLK(_shift, _width), \
45 .hw.init = CLK_HW_INIT(_name, \
52 static inline struct sprd_div *hw_to_sprd_div(const struct clk_hw *hw)
54 struct sprd_clk_common *common = hw_to_sprd_clk_common(hw);
56 return container_of(common, struct sprd_div, common);
59 long sprd_div_helper_round_rate(struct sprd_clk_common *common,
60 const struct sprd_div_internal *div,
62 unsigned long *parent_rate);
64 unsigned long sprd_div_helper_recalc_rate(struct sprd_clk_common *common,
65 const struct sprd_div_internal *div,
66 unsigned long parent_rate);
68 int sprd_div_helper_set_rate(const struct sprd_clk_common *common,
69 const struct sprd_div_internal *div,
71 unsigned long parent_rate);
73 extern const struct clk_ops sprd_div_ops;
75 #endif /* _SPRD_DIV_H_ */