2 * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
14 #include <linux/kernel.h>
15 #include <linux/bitops.h>
16 #include <linux/err.h>
17 #include <linux/bug.h>
18 #include <linux/delay.h>
19 #include <linux/export.h>
20 #include <linux/clk-provider.h>
21 #include <linux/regmap.h>
23 #include <asm/div64.h>
27 #define PLL_OUTCTRL BIT(0)
28 #define PLL_BYPASSNL BIT(1)
29 #define PLL_RESET_N BIT(2)
30 #define PLL_LOCK_COUNT_SHIFT 8
31 #define PLL_LOCK_COUNT_MASK 0x3f
32 #define PLL_BIAS_COUNT_SHIFT 14
33 #define PLL_BIAS_COUNT_MASK 0x3f
34 #define PLL_VOTE_FSM_ENA BIT(20)
35 #define PLL_VOTE_FSM_RESET BIT(21)
37 static int clk_pll_enable(struct clk_hw *hw)
39 struct clk_pll *pll = to_clk_pll(hw);
43 mask = PLL_OUTCTRL | PLL_RESET_N | PLL_BYPASSNL;
44 ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &val);
48 /* Skip if already enabled or in FSM mode */
49 if ((val & mask) == mask || val & PLL_VOTE_FSM_ENA)
52 /* Disable PLL bypass mode. */
53 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_BYPASSNL,
59 * H/W requires a 5us delay between disabling the bypass and
60 * de-asserting the reset. Delay 10us just to be safe.
64 /* De-assert active-low PLL reset. */
65 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_RESET_N,
70 /* Wait until PLL is locked. */
73 /* Enable PLL output. */
74 return regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_OUTCTRL,
78 static void clk_pll_disable(struct clk_hw *hw)
80 struct clk_pll *pll = to_clk_pll(hw);
84 regmap_read(pll->clkr.regmap, pll->mode_reg, &val);
85 /* Skip if in FSM mode */
86 if (val & PLL_VOTE_FSM_ENA)
88 mask = PLL_OUTCTRL | PLL_RESET_N | PLL_BYPASSNL;
89 regmap_update_bits(pll->clkr.regmap, pll->mode_reg, mask, 0);
93 clk_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
95 struct clk_pll *pll = to_clk_pll(hw);
100 regmap_read(pll->clkr.regmap, pll->l_reg, &l);
101 regmap_read(pll->clkr.regmap, pll->m_reg, &m);
102 regmap_read(pll->clkr.regmap, pll->n_reg, &n);
108 rate = parent_rate * l;
115 if (pll->post_div_width) {
116 regmap_read(pll->clkr.regmap, pll->config_reg, &config);
117 config >>= pll->post_div_shift;
118 config &= BIT(pll->post_div_width) - 1;
126 struct pll_freq_tbl *find_freq(const struct pll_freq_tbl *f, unsigned long rate)
139 clk_pll_determine_rate(struct clk_hw *hw, struct clk_rate_request *req)
141 struct clk_pll *pll = to_clk_pll(hw);
142 const struct pll_freq_tbl *f;
144 f = find_freq(pll->freq_tbl, req->rate);
146 req->rate = clk_pll_recalc_rate(hw, req->best_parent_rate);
154 clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long p_rate)
156 struct clk_pll *pll = to_clk_pll(hw);
157 const struct pll_freq_tbl *f;
160 u32 enable_mask = PLL_OUTCTRL | PLL_BYPASSNL | PLL_RESET_N;
162 f = find_freq(pll->freq_tbl, rate);
166 regmap_read(pll->clkr.regmap, pll->mode_reg, &mode);
167 enabled = (mode & enable_mask) == enable_mask;
172 regmap_update_bits(pll->clkr.regmap, pll->l_reg, 0x3ff, f->l);
173 regmap_update_bits(pll->clkr.regmap, pll->m_reg, 0x7ffff, f->m);
174 regmap_update_bits(pll->clkr.regmap, pll->n_reg, 0x7ffff, f->n);
175 regmap_write(pll->clkr.regmap, pll->config_reg, f->ibits);
183 const struct clk_ops clk_pll_ops = {
184 .enable = clk_pll_enable,
185 .disable = clk_pll_disable,
186 .recalc_rate = clk_pll_recalc_rate,
187 .determine_rate = clk_pll_determine_rate,
188 .set_rate = clk_pll_set_rate,
190 EXPORT_SYMBOL_GPL(clk_pll_ops);
192 static int wait_for_pll(struct clk_pll *pll)
197 const char *name = clk_hw_get_name(&pll->clkr.hw);
199 /* Wait for pll to enable. */
200 for (count = 200; count > 0; count--) {
201 ret = regmap_read(pll->clkr.regmap, pll->status_reg, &val);
204 if (val & BIT(pll->status_bit))
209 WARN(1, "%s didn't enable after voting for it!\n", name);
213 static int clk_pll_vote_enable(struct clk_hw *hw)
216 struct clk_pll *p = to_clk_pll(clk_hw_get_parent(hw));
218 ret = clk_enable_regmap(hw);
222 return wait_for_pll(p);
225 const struct clk_ops clk_pll_vote_ops = {
226 .enable = clk_pll_vote_enable,
227 .disable = clk_disable_regmap,
229 EXPORT_SYMBOL_GPL(clk_pll_vote_ops);
232 clk_pll_set_fsm_mode(struct clk_pll *pll, struct regmap *regmap, u8 lock_count)
237 /* De-assert reset to FSM */
238 regmap_update_bits(regmap, pll->mode_reg, PLL_VOTE_FSM_RESET, 0);
240 /* Program bias count and lock count */
241 val = 1 << PLL_BIAS_COUNT_SHIFT | lock_count << PLL_LOCK_COUNT_SHIFT;
242 mask = PLL_BIAS_COUNT_MASK << PLL_BIAS_COUNT_SHIFT;
243 mask |= PLL_LOCK_COUNT_MASK << PLL_LOCK_COUNT_SHIFT;
244 regmap_update_bits(regmap, pll->mode_reg, mask, val);
246 /* Enable PLL FSM voting */
247 regmap_update_bits(regmap, pll->mode_reg, PLL_VOTE_FSM_ENA,
251 static void clk_pll_configure(struct clk_pll *pll, struct regmap *regmap,
252 const struct pll_config *config)
257 regmap_write(regmap, pll->l_reg, config->l);
258 regmap_write(regmap, pll->m_reg, config->m);
259 regmap_write(regmap, pll->n_reg, config->n);
261 val = config->vco_val;
262 val |= config->pre_div_val;
263 val |= config->post_div_val;
264 val |= config->mn_ena_mask;
265 val |= config->main_output_mask;
266 val |= config->aux_output_mask;
268 mask = config->vco_mask;
269 mask |= config->pre_div_mask;
270 mask |= config->post_div_mask;
271 mask |= config->mn_ena_mask;
272 mask |= config->main_output_mask;
273 mask |= config->aux_output_mask;
275 regmap_update_bits(regmap, pll->config_reg, mask, val);
278 void clk_pll_configure_sr(struct clk_pll *pll, struct regmap *regmap,
279 const struct pll_config *config, bool fsm_mode)
281 clk_pll_configure(pll, regmap, config);
283 clk_pll_set_fsm_mode(pll, regmap, 8);
285 EXPORT_SYMBOL_GPL(clk_pll_configure_sr);
287 void clk_pll_configure_sr_hpm_lp(struct clk_pll *pll, struct regmap *regmap,
288 const struct pll_config *config, bool fsm_mode)
290 clk_pll_configure(pll, regmap, config);
292 clk_pll_set_fsm_mode(pll, regmap, 0);
294 EXPORT_SYMBOL_GPL(clk_pll_configure_sr_hpm_lp);
296 static int clk_pll_sr2_enable(struct clk_hw *hw)
298 struct clk_pll *pll = to_clk_pll(hw);
302 ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &mode);
306 /* Disable PLL bypass mode. */
307 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_BYPASSNL,
313 * H/W requires a 5us delay between disabling the bypass and
314 * de-asserting the reset. Delay 10us just to be safe.
318 /* De-assert active-low PLL reset. */
319 ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_RESET_N,
324 ret = wait_for_pll(pll);
328 /* Enable PLL output. */
329 return regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_OUTCTRL,
334 clk_pll_sr2_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long prate)
336 struct clk_pll *pll = to_clk_pll(hw);
337 const struct pll_freq_tbl *f;
340 u32 enable_mask = PLL_OUTCTRL | PLL_BYPASSNL | PLL_RESET_N;
342 f = find_freq(pll->freq_tbl, rate);
346 regmap_read(pll->clkr.regmap, pll->mode_reg, &mode);
347 enabled = (mode & enable_mask) == enable_mask;
352 regmap_update_bits(pll->clkr.regmap, pll->l_reg, 0x3ff, f->l);
353 regmap_update_bits(pll->clkr.regmap, pll->m_reg, 0x7ffff, f->m);
354 regmap_update_bits(pll->clkr.regmap, pll->n_reg, 0x7ffff, f->n);
357 clk_pll_sr2_enable(hw);
362 const struct clk_ops clk_pll_sr2_ops = {
363 .enable = clk_pll_sr2_enable,
364 .disable = clk_pll_disable,
365 .set_rate = clk_pll_sr2_set_rate,
366 .recalc_rate = clk_pll_recalc_rate,
367 .determine_rate = clk_pll_determine_rate,
369 EXPORT_SYMBOL_GPL(clk_pll_sr2_ops);