1 // SPDX-License-Identifier: GPL-2.0
3 // Copyright (c) 2018 MediaTek Inc.
4 // Author: Weiyi Lu <weiyi.lu@mediatek.com>
6 #include <linux/delay.h>
7 #include <linux/mfd/syscon.h>
9 #include <linux/of_address.h>
10 #include <linux/of_device.h>
11 #include <linux/platform_device.h>
12 #include <linux/slab.h>
19 #include <dt-bindings/clock/mt8183-clk.h>
21 static DEFINE_SPINLOCK(mt8183_clk_lock);
23 static const struct mtk_fixed_clk top_fixed_clks[] = {
24 FIXED_CLK(CLK_TOP_CLK26M, "f_f26m_ck", "clk26m", 26000000),
25 FIXED_CLK(CLK_TOP_ULPOSC, "osc", NULL, 250000),
26 FIXED_CLK(CLK_TOP_UNIVP_192M, "univpll_192m", "univpll", 192000000),
29 static const struct mtk_fixed_factor top_early_divs[] = {
30 FACTOR(CLK_TOP_CLK13M, "clk13m", "clk26m", 1, 2),
33 static const struct mtk_fixed_factor top_divs[] = {
34 FACTOR(CLK_TOP_F26M_CK_D2, "csw_f26m_ck_d2", "clk26m", 1,
36 FACTOR(CLK_TOP_SYSPLL_CK, "syspll_ck", "mainpll", 1,
38 FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "syspll_ck", 1,
40 FACTOR(CLK_TOP_SYSPLL_D2_D2, "syspll_d2_d2", "syspll_d2", 1,
42 FACTOR(CLK_TOP_SYSPLL_D2_D4, "syspll_d2_d4", "syspll_d2", 1,
44 FACTOR(CLK_TOP_SYSPLL_D2_D8, "syspll_d2_d8", "syspll_d2", 1,
46 FACTOR(CLK_TOP_SYSPLL_D2_D16, "syspll_d2_d16", "syspll_d2", 1,
48 FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1,
50 FACTOR(CLK_TOP_SYSPLL_D3_D2, "syspll_d3_d2", "syspll_d3", 1,
52 FACTOR(CLK_TOP_SYSPLL_D3_D4, "syspll_d3_d4", "syspll_d3", 1,
54 FACTOR(CLK_TOP_SYSPLL_D3_D8, "syspll_d3_d8", "syspll_d3", 1,
56 FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1,
58 FACTOR(CLK_TOP_SYSPLL_D5_D2, "syspll_d5_d2", "syspll_d5", 1,
60 FACTOR(CLK_TOP_SYSPLL_D5_D4, "syspll_d5_d4", "syspll_d5", 1,
62 FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1,
64 FACTOR(CLK_TOP_SYSPLL_D7_D2, "syspll_d7_d2", "syspll_d7", 1,
66 FACTOR(CLK_TOP_SYSPLL_D7_D4, "syspll_d7_d4", "syspll_d7", 1,
68 FACTOR(CLK_TOP_UNIVPLL_CK, "univpll_ck", "univpll", 1,
70 FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll_ck", 1,
72 FACTOR(CLK_TOP_UNIVPLL_D2_D2, "univpll_d2_d2", "univpll_d2", 1,
74 FACTOR(CLK_TOP_UNIVPLL_D2_D4, "univpll_d2_d4", "univpll_d2", 1,
76 FACTOR(CLK_TOP_UNIVPLL_D2_D8, "univpll_d2_d8", "univpll_d2", 1,
78 FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1,
80 FACTOR(CLK_TOP_UNIVPLL_D3_D2, "univpll_d3_d2", "univpll_d3", 1,
82 FACTOR(CLK_TOP_UNIVPLL_D3_D4, "univpll_d3_d4", "univpll_d3", 1,
84 FACTOR(CLK_TOP_UNIVPLL_D3_D8, "univpll_d3_d8", "univpll_d3", 1,
86 FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1,
88 FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll_d5", 1,
90 FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll_d5", 1,
92 FACTOR(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8", "univpll_d5", 1,
94 FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1,
96 FACTOR(CLK_TOP_UNIVP_192M_CK, "univ_192m_ck", "univpll_192m", 1,
98 FACTOR(CLK_TOP_UNIVP_192M_D2, "univ_192m_d2", "univ_192m_ck", 1,
100 FACTOR(CLK_TOP_UNIVP_192M_D4, "univ_192m_d4", "univ_192m_ck", 1,
102 FACTOR(CLK_TOP_UNIVP_192M_D8, "univ_192m_d8", "univ_192m_ck", 1,
104 FACTOR(CLK_TOP_UNIVP_192M_D16, "univ_192m_d16", "univ_192m_ck", 1,
106 FACTOR(CLK_TOP_UNIVP_192M_D32, "univ_192m_d32", "univ_192m_ck", 1,
108 FACTOR(CLK_TOP_APLL1_CK, "apll1_ck", "apll1", 1,
110 FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1,
112 FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1,
114 FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1,
116 FACTOR(CLK_TOP_APLL2_CK, "apll2_ck", "apll2", 1,
118 FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1,
120 FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1,
122 FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1,
124 FACTOR(CLK_TOP_TVDPLL_CK, "tvdpll_ck", "tvdpll", 1,
126 FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1,
128 FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1,
130 FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1,
132 FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1,
134 FACTOR(CLK_TOP_MMPLL_CK, "mmpll_ck", "mmpll", 1,
136 FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll", 1,
138 FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2", "mmpll_d4", 1,
140 FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4", "mmpll_d4", 1,
142 FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1,
144 FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2", "mmpll_d5", 1,
146 FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4", "mmpll_d5", 1,
148 FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll", 1,
150 FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1,
152 FACTOR(CLK_TOP_MFGPLL_CK, "mfgpll_ck", "mfgpll", 1,
154 FACTOR(CLK_TOP_MSDCPLL_CK, "msdcpll_ck", "msdcpll", 1,
156 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1,
158 FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1,
160 FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1,
162 FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16", "msdcpll", 1,
164 FACTOR(CLK_TOP_AD_OSC_CK, "ad_osc_ck", "osc", 1,
166 FACTOR(CLK_TOP_OSC_D2, "osc_d2", "osc", 1,
168 FACTOR(CLK_TOP_OSC_D4, "osc_d4", "osc", 1,
170 FACTOR(CLK_TOP_OSC_D8, "osc_d8", "osc", 1,
172 FACTOR(CLK_TOP_OSC_D16, "osc_d16", "osc", 1,
174 FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1,
176 FACTOR(CLK_TOP_UNIVPLL_D3_D16, "univpll_d3_d16", "univpll_d3", 1,
180 static const char * const axi_parents[] = {
187 static const char * const mm_parents[] = {
196 static const char * const img_parents[] = {
207 static const char * const cam_parents[] = {
220 static const char * const dsp_parents[] = {
232 static const char * const dsp1_parents[] = {
244 static const char * const dsp2_parents[] = {
256 static const char * const ipu_if_parents[] = {
268 static const char * const mfg_parents[] = {
275 static const char * const f52m_mfg_parents[] = {
282 static const char * const camtg_parents[] = {
293 static const char * const camtg2_parents[] = {
304 static const char * const camtg3_parents[] = {
315 static const char * const camtg4_parents[] = {
326 static const char * const uart_parents[] = {
331 static const char * const spi_parents[] = {
338 static const char * const msdc50_hclk_parents[] = {
344 static const char * const msdc50_0_parents[] = {
353 static const char * const msdc30_1_parents[] = {
361 static const char * const msdc30_2_parents[] = {
369 static const char * const audio_parents[] = {
376 static const char * const aud_intbus_parents[] = {
382 static const char * const pmicspi_parents[] = {
388 static const char * const fpwrap_ulposc_parents[] = {
395 static const char * const atb_parents[] = {
401 static const char * const dpi0_parents[] = {
413 static const char * const scam_parents[] = {
418 static const char * const disppwm_parents[] = {
426 static const char * const usb_top_parents[] = {
434 static const char * const ssusb_top_xhci_parents[] = {
441 static const char * const spm_parents[] = {
446 static const char * const i2c_parents[] = {
452 static const char * const scp_parents[] = {
462 static const char * const seninf_parents[] = {
469 static const char * const dxcc_parents[] = {
476 static const char * const aud_engen1_parents[] = {
483 static const char * const aud_engen2_parents[] = {
490 static const char * const faes_ufsfde_parents[] = {
499 static const char * const fufs_parents[] = {
506 static const char * const aud_1_parents[] = {
511 static const char * const aud_2_parents[] = {
518 * axi_sel is the main bus clock of whole SOC.
519 * spm_sel is the clock of the always-on co-processor.
521 static const struct mtk_mux top_muxes[] = {
523 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_AXI, "axi_sel",
525 0x44, 0x48, 0, 2, 7, 0x004, 0, CLK_IS_CRITICAL),
526 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MM, "mm_sel",
528 0x44, 0x48, 8, 3, 15, 0x004, 1),
529 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_IMG, "img_sel",
531 0x44, 0x48, 16, 3, 23, 0x004, 2),
532 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAM, "cam_sel",
534 0x44, 0x48, 24, 4, 31, 0x004, 3),
536 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP, "dsp_sel",
538 0x54, 0x58, 0, 4, 7, 0x004, 4),
539 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP1, "dsp1_sel",
541 0x54, 0x58, 8, 4, 15, 0x004, 5),
542 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP2, "dsp2_sel",
544 0x54, 0x58, 16, 4, 23, 0x004, 6),
545 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_IPU_IF, "ipu_if_sel",
546 ipu_if_parents, 0x50,
547 0x54, 0x58, 24, 4, 31, 0x004, 7),
549 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MFG, "mfg_sel",
551 0x64, 0x68, 0, 2, 7, 0x004, 8),
552 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_F52M_MFG, "f52m_mfg_sel",
553 f52m_mfg_parents, 0x60,
554 0x64, 0x68, 8, 2, 15, 0x004, 9),
555 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG, "camtg_sel",
557 0x64, 0x68, 16, 3, 23, 0x004, 10),
558 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG2, "camtg2_sel",
559 camtg2_parents, 0x60,
560 0x64, 0x68, 24, 3, 31, 0x004, 11),
562 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG3, "camtg3_sel",
563 camtg3_parents, 0x70,
564 0x74, 0x78, 0, 3, 7, 0x004, 12),
565 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG4, "camtg4_sel",
566 camtg4_parents, 0x70,
567 0x74, 0x78, 8, 3, 15, 0x004, 13),
568 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_UART, "uart_sel",
570 0x74, 0x78, 16, 1, 23, 0x004, 14),
571 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SPI, "spi_sel",
573 0x74, 0x78, 24, 2, 31, 0x004, 15),
575 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC50_0_HCLK, "msdc50_hclk_sel",
576 msdc50_hclk_parents, 0x80,
577 0x84, 0x88, 0, 2, 7, 0x004, 16),
578 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel",
579 msdc50_0_parents, 0x80,
580 0x84, 0x88, 8, 3, 15, 0x004, 17),
581 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC30_1, "msdc30_1_sel",
582 msdc30_1_parents, 0x80,
583 0x84, 0x88, 16, 3, 23, 0x004, 18),
584 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC30_2, "msdc30_2_sel",
585 msdc30_2_parents, 0x80,
586 0x84, 0x88, 24, 3, 31, 0x004, 19),
588 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUDIO, "audio_sel",
590 0x94, 0x98, 0, 2, 7, 0x004, 20),
591 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_INTBUS, "aud_intbus_sel",
592 aud_intbus_parents, 0x90,
593 0x94, 0x98, 8, 2, 15, 0x004, 21),
594 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_PMICSPI, "pmicspi_sel",
595 pmicspi_parents, 0x90,
596 0x94, 0x98, 16, 2, 23, 0x004, 22),
597 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FPWRAP_ULPOSC, "fpwrap_ulposc_sel",
598 fpwrap_ulposc_parents, 0x90,
599 0x94, 0x98, 24, 2, 31, 0x004, 23),
601 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_ATB, "atb_sel",
603 0xa4, 0xa8, 0, 2, 7, 0x004, 24),
604 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DPI0, "dpi0_sel",
606 0xa4, 0xa8, 16, 4, 23, 0x004, 26),
607 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SCAM, "scam_sel",
609 0xa4, 0xa8, 24, 1, 31, 0x004, 27),
611 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DISP_PWM, "disppwm_sel",
612 disppwm_parents, 0xb0,
613 0xb4, 0xb8, 0, 3, 7, 0x004, 28),
614 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_USB_TOP, "usb_top_sel",
615 usb_top_parents, 0xb0,
616 0xb4, 0xb8, 8, 2, 15, 0x004, 29),
617 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SSUSB_TOP_XHCI, "ssusb_top_xhci_sel",
618 ssusb_top_xhci_parents, 0xb0,
619 0xb4, 0xb8, 16, 2, 23, 0x004, 30),
620 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_SPM, "spm_sel",
622 0xb4, 0xb8, 24, 1, 31, 0x008, 0, CLK_IS_CRITICAL),
624 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_I2C, "i2c_sel",
626 0xc4, 0xc8, 0, 2, 7, 0x008, 1),
627 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SCP, "scp_sel",
629 0xc4, 0xc8, 8, 3, 15, 0x008, 2),
630 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SENINF, "seninf_sel",
631 seninf_parents, 0xc0,
632 0xc4, 0xc8, 16, 2, 23, 0x008, 3),
633 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DXCC, "dxcc_sel",
635 0xc4, 0xc8, 24, 2, 31, 0x008, 4),
637 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_ENG1, "aud_eng1_sel",
638 aud_engen1_parents, 0xd0,
639 0xd4, 0xd8, 0, 2, 7, 0x008, 5),
640 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_ENG2, "aud_eng2_sel",
641 aud_engen2_parents, 0xd0,
642 0xd4, 0xd8, 8, 2, 15, 0x008, 6),
643 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FAES_UFSFDE, "faes_ufsfde_sel",
644 faes_ufsfde_parents, 0xd0,
645 0xd4, 0xd8, 16, 3, 23, 0x008, 7),
646 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FUFS, "fufs_sel",
648 0xd4, 0xd8, 24, 2, 31, 0x008, 8),
650 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_1, "aud_1_sel",
652 0xe4, 0xe8, 0, 1, 7, 0x008, 9),
653 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_2, "aud_2_sel",
655 0xe4, 0xe8, 8, 1, 15, 0x008, 10),
658 static const char * const apll_i2s0_parents[] = {
663 static const char * const apll_i2s1_parents[] = {
668 static const char * const apll_i2s2_parents[] = {
673 static const char * const apll_i2s3_parents[] = {
678 static const char * const apll_i2s4_parents[] = {
683 static const char * const apll_i2s5_parents[] = {
688 static struct mtk_composite top_aud_muxes[] = {
689 MUX(CLK_TOP_MUX_APLL_I2S0, "apll_i2s0_sel", apll_i2s0_parents,
691 MUX(CLK_TOP_MUX_APLL_I2S1, "apll_i2s1_sel", apll_i2s1_parents,
693 MUX(CLK_TOP_MUX_APLL_I2S2, "apll_i2s2_sel", apll_i2s2_parents,
695 MUX(CLK_TOP_MUX_APLL_I2S3, "apll_i2s3_sel", apll_i2s3_parents,
697 MUX(CLK_TOP_MUX_APLL_I2S4, "apll_i2s4_sel", apll_i2s4_parents,
699 MUX(CLK_TOP_MUX_APLL_I2S5, "apll_i2s5_sel", apll_i2s5_parents,
703 static const char * const mcu_mp0_parents[] = {
710 static const char * const mcu_mp2_parents[] = {
717 static const char * const mcu_bus_parents[] = {
724 static struct mtk_composite mcu_muxes[] = {
725 /* mp0_pll_divider_cfg */
726 MUX(CLK_MCU_MP0_SEL, "mcu_mp0_sel", mcu_mp0_parents, 0x7A0, 9, 2),
727 /* mp2_pll_divider_cfg */
728 MUX(CLK_MCU_MP2_SEL, "mcu_mp2_sel", mcu_mp2_parents, 0x7A8, 9, 2),
729 /* bus_pll_divider_cfg */
730 MUX(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0, 9, 2),
733 static struct mtk_composite top_aud_divs[] = {
734 DIV_GATE(CLK_TOP_APLL12_DIV0, "apll12_div0", "apll_i2s0_sel",
735 0x320, 2, 0x324, 8, 0),
736 DIV_GATE(CLK_TOP_APLL12_DIV1, "apll12_div1", "apll_i2s1_sel",
737 0x320, 3, 0x324, 8, 8),
738 DIV_GATE(CLK_TOP_APLL12_DIV2, "apll12_div2", "apll_i2s2_sel",
739 0x320, 4, 0x324, 8, 16),
740 DIV_GATE(CLK_TOP_APLL12_DIV3, "apll12_div3", "apll_i2s3_sel",
741 0x320, 5, 0x324, 8, 24),
742 DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll_i2s4_sel",
743 0x320, 6, 0x328, 8, 0),
744 DIV_GATE(CLK_TOP_APLL12_DIVB, "apll12_divb", "apll12_div4",
745 0x320, 7, 0x328, 8, 8),
748 static const struct mtk_gate_regs top_cg_regs = {
754 #define GATE_TOP(_id, _name, _parent, _shift) \
755 GATE_MTK(_id, _name, _parent, &top_cg_regs, _shift, \
756 &mtk_clk_gate_ops_no_setclr_inv)
758 static const struct mtk_gate top_clks[] = {
760 GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL1, "armpll_div_pll1", "mainpll", 4),
761 GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL2, "armpll_div_pll2", "univpll", 5),
764 static const struct mtk_gate_regs infra0_cg_regs = {
770 static const struct mtk_gate_regs infra1_cg_regs = {
776 static const struct mtk_gate_regs infra2_cg_regs = {
782 static const struct mtk_gate_regs infra3_cg_regs = {
788 #define GATE_INFRA0(_id, _name, _parent, _shift) \
789 GATE_MTK(_id, _name, _parent, &infra0_cg_regs, _shift, \
790 &mtk_clk_gate_ops_setclr)
792 #define GATE_INFRA1(_id, _name, _parent, _shift) \
793 GATE_MTK(_id, _name, _parent, &infra1_cg_regs, _shift, \
794 &mtk_clk_gate_ops_setclr)
796 #define GATE_INFRA2(_id, _name, _parent, _shift) \
797 GATE_MTK(_id, _name, _parent, &infra2_cg_regs, _shift, \
798 &mtk_clk_gate_ops_setclr)
800 #define GATE_INFRA3(_id, _name, _parent, _shift) \
801 GATE_MTK(_id, _name, _parent, &infra3_cg_regs, _shift, \
802 &mtk_clk_gate_ops_setclr)
804 static const struct mtk_gate infra_clks[] = {
806 GATE_INFRA0(CLK_INFRA_PMIC_TMR, "infra_pmic_tmr",
808 GATE_INFRA0(CLK_INFRA_PMIC_AP, "infra_pmic_ap",
810 GATE_INFRA0(CLK_INFRA_PMIC_MD, "infra_pmic_md",
812 GATE_INFRA0(CLK_INFRA_PMIC_CONN, "infra_pmic_conn",
814 GATE_INFRA0(CLK_INFRA_SCPSYS, "infra_scp",
816 GATE_INFRA0(CLK_INFRA_SEJ, "infra_sej",
818 GATE_INFRA0(CLK_INFRA_APXGPT, "infra_apxgpt",
820 GATE_INFRA0(CLK_INFRA_ICUSB, "infra_icusb",
822 GATE_INFRA0(CLK_INFRA_GCE, "infra_gce",
824 GATE_INFRA0(CLK_INFRA_THERM, "infra_therm",
826 GATE_INFRA0(CLK_INFRA_I2C0, "infra_i2c0",
828 GATE_INFRA0(CLK_INFRA_I2C1, "infra_i2c1",
830 GATE_INFRA0(CLK_INFRA_I2C2, "infra_i2c2",
832 GATE_INFRA0(CLK_INFRA_I2C3, "infra_i2c3",
834 GATE_INFRA0(CLK_INFRA_PWM_HCLK, "infra_pwm_hclk",
836 GATE_INFRA0(CLK_INFRA_PWM1, "infra_pwm1",
838 GATE_INFRA0(CLK_INFRA_PWM2, "infra_pwm2",
840 GATE_INFRA0(CLK_INFRA_PWM3, "infra_pwm3",
842 GATE_INFRA0(CLK_INFRA_PWM4, "infra_pwm4",
844 GATE_INFRA0(CLK_INFRA_PWM, "infra_pwm",
846 GATE_INFRA0(CLK_INFRA_UART0, "infra_uart0",
848 GATE_INFRA0(CLK_INFRA_UART1, "infra_uart1",
850 GATE_INFRA0(CLK_INFRA_UART2, "infra_uart2",
852 GATE_INFRA0(CLK_INFRA_UART3, "infra_uart3",
854 GATE_INFRA0(CLK_INFRA_GCE_26M, "infra_gce_26m",
856 GATE_INFRA0(CLK_INFRA_CQ_DMA_FPC, "infra_cqdma_fpc",
858 GATE_INFRA0(CLK_INFRA_BTIF, "infra_btif",
861 GATE_INFRA1(CLK_INFRA_SPI0, "infra_spi0",
863 GATE_INFRA1(CLK_INFRA_MSDC0, "infra_msdc0",
864 "msdc50_hclk_sel", 2),
865 GATE_INFRA1(CLK_INFRA_MSDC1, "infra_msdc1",
867 GATE_INFRA1(CLK_INFRA_MSDC2, "infra_msdc2",
869 GATE_INFRA1(CLK_INFRA_MSDC0_SCK, "infra_msdc0_sck",
871 GATE_INFRA1(CLK_INFRA_DVFSRC, "infra_dvfsrc",
873 GATE_INFRA1(CLK_INFRA_GCPU, "infra_gcpu",
875 GATE_INFRA1(CLK_INFRA_TRNG, "infra_trng",
877 GATE_INFRA1(CLK_INFRA_AUXADC, "infra_auxadc",
879 GATE_INFRA1(CLK_INFRA_CPUM, "infra_cpum",
881 GATE_INFRA1(CLK_INFRA_CCIF1_AP, "infra_ccif1_ap",
883 GATE_INFRA1(CLK_INFRA_CCIF1_MD, "infra_ccif1_md",
885 GATE_INFRA1(CLK_INFRA_AUXADC_MD, "infra_auxadc_md",
887 GATE_INFRA1(CLK_INFRA_MSDC1_SCK, "infra_msdc1_sck",
889 GATE_INFRA1(CLK_INFRA_MSDC2_SCK, "infra_msdc2_sck",
891 GATE_INFRA1(CLK_INFRA_AP_DMA, "infra_apdma",
893 GATE_INFRA1(CLK_INFRA_XIU, "infra_xiu",
895 GATE_INFRA1(CLK_INFRA_DEVICE_APC, "infra_device_apc",
897 GATE_INFRA1(CLK_INFRA_CCIF_AP, "infra_ccif_ap",
899 GATE_INFRA1(CLK_INFRA_DEBUGSYS, "infra_debugsys",
901 GATE_INFRA1(CLK_INFRA_AUDIO, "infra_audio",
903 GATE_INFRA1(CLK_INFRA_CCIF_MD, "infra_ccif_md",
905 GATE_INFRA1(CLK_INFRA_DXCC_SEC_CORE, "infra_dxcc_sec_core",
907 GATE_INFRA1(CLK_INFRA_DXCC_AO, "infra_dxcc_ao",
909 GATE_INFRA1(CLK_INFRA_DEVMPU_BCLK, "infra_devmpu_bclk",
911 GATE_INFRA1(CLK_INFRA_DRAMC_F26M, "infra_dramc_f26m",
914 GATE_INFRA2(CLK_INFRA_IRTX, "infra_irtx",
916 GATE_INFRA2(CLK_INFRA_USB, "infra_usb",
918 GATE_INFRA2(CLK_INFRA_DISP_PWM, "infra_disppwm",
920 GATE_INFRA2(CLK_INFRA_CLDMA_BCLK, "infra_cldma_bclk",
922 GATE_INFRA2(CLK_INFRA_AUDIO_26M_BCLK, "infra_audio_26m_bclk",
924 GATE_INFRA2(CLK_INFRA_SPI1, "infra_spi1",
926 GATE_INFRA2(CLK_INFRA_I2C4, "infra_i2c4",
928 GATE_INFRA2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_md_tmp_share",
930 GATE_INFRA2(CLK_INFRA_SPI2, "infra_spi2",
932 GATE_INFRA2(CLK_INFRA_SPI3, "infra_spi3",
934 GATE_INFRA2(CLK_INFRA_UNIPRO_SCK, "infra_unipro_sck",
935 "ssusb_top_xhci_sel", 11),
936 GATE_INFRA2(CLK_INFRA_UNIPRO_TICK, "infra_unipro_tick",
938 GATE_INFRA2(CLK_INFRA_UFS_MP_SAP_BCLK, "infra_ufs_mp_sap_bck",
940 GATE_INFRA2(CLK_INFRA_MD32_BCLK, "infra_md32_bclk",
942 GATE_INFRA2(CLK_INFRA_UNIPRO_MBIST, "infra_unipro_mbist",
944 GATE_INFRA2(CLK_INFRA_I2C5, "infra_i2c5",
946 GATE_INFRA2(CLK_INFRA_I2C5_ARBITER, "infra_i2c5_arbiter",
948 GATE_INFRA2(CLK_INFRA_I2C5_IMM, "infra_i2c5_imm",
950 GATE_INFRA2(CLK_INFRA_I2C1_ARBITER, "infra_i2c1_arbiter",
952 GATE_INFRA2(CLK_INFRA_I2C1_IMM, "infra_i2c1_imm",
954 GATE_INFRA2(CLK_INFRA_I2C2_ARBITER, "infra_i2c2_arbiter",
956 GATE_INFRA2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm",
958 GATE_INFRA2(CLK_INFRA_SPI4, "infra_spi4",
960 GATE_INFRA2(CLK_INFRA_SPI5, "infra_spi5",
962 GATE_INFRA2(CLK_INFRA_CQ_DMA, "infra_cqdma",
964 GATE_INFRA2(CLK_INFRA_UFS, "infra_ufs",
966 GATE_INFRA2(CLK_INFRA_AES_UFSFDE, "infra_aes_ufsfde",
967 "faes_ufsfde_sel", 29),
968 GATE_INFRA2(CLK_INFRA_UFS_TICK, "infra_ufs_tick",
971 GATE_INFRA3(CLK_INFRA_MSDC0_SELF, "infra_msdc0_self",
973 GATE_INFRA3(CLK_INFRA_MSDC1_SELF, "infra_msdc1_self",
975 GATE_INFRA3(CLK_INFRA_MSDC2_SELF, "infra_msdc2_self",
977 GATE_INFRA3(CLK_INFRA_UFS_AXI, "infra_ufs_axi",
979 GATE_INFRA3(CLK_INFRA_I2C6, "infra_i2c6",
981 GATE_INFRA3(CLK_INFRA_AP_MSDC0, "infra_ap_msdc0",
982 "msdc50_hclk_sel", 7),
983 GATE_INFRA3(CLK_INFRA_MD_MSDC0, "infra_md_msdc0",
984 "msdc50_hclk_sel", 8),
985 GATE_INFRA3(CLK_INFRA_CCIF2_AP, "infra_ccif2_ap",
987 GATE_INFRA3(CLK_INFRA_CCIF2_MD, "infra_ccif2_md",
989 GATE_INFRA3(CLK_INFRA_CCIF3_AP, "infra_ccif3_ap",
991 GATE_INFRA3(CLK_INFRA_CCIF3_MD, "infra_ccif3_md",
993 GATE_INFRA3(CLK_INFRA_SEJ_F13M, "infra_sej_f13m",
995 GATE_INFRA3(CLK_INFRA_AES_BCLK, "infra_aes_bclk",
997 GATE_INFRA3(CLK_INFRA_I2C7, "infra_i2c7",
999 GATE_INFRA3(CLK_INFRA_I2C8, "infra_i2c8",
1001 GATE_INFRA3(CLK_INFRA_FBIST2FPC, "infra_fbist2fpc",
1002 "msdc50_0_sel", 24),
1005 static const struct mtk_gate_regs peri_cg_regs = {
1011 #define GATE_PERI(_id, _name, _parent, _shift) \
1012 GATE_MTK(_id, _name, _parent, &peri_cg_regs, _shift, \
1013 &mtk_clk_gate_ops_no_setclr_inv)
1015 static const struct mtk_gate peri_clks[] = {
1016 GATE_PERI(CLK_PERI_AXI, "peri_axi", "axi_sel", 31),
1019 static const struct mtk_gate_regs apmixed_cg_regs = {
1025 #define GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, _flags) \
1026 GATE_MTK_FLAGS(_id, _name, _parent, &apmixed_cg_regs, \
1027 _shift, &mtk_clk_gate_ops_no_setclr_inv, _flags)
1029 #define GATE_APMIXED(_id, _name, _parent, _shift) \
1030 GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, 0)
1034 * apmixed_appll26m is the toppest clock gate of all PLLs.
1036 static const struct mtk_gate apmixed_clks[] = {
1038 GATE_APMIXED(CLK_APMIXED_SSUSB_26M, "apmixed_ssusb26m",
1040 GATE_APMIXED_FLAGS(CLK_APMIXED_APPLL_26M, "apmixed_appll26m",
1041 "f_f26m_ck", 5, CLK_IS_CRITICAL),
1042 GATE_APMIXED(CLK_APMIXED_MIPIC0_26M, "apmixed_mipic026m",
1044 GATE_APMIXED(CLK_APMIXED_MDPLLGP_26M, "apmixed_mdpll26m",
1046 GATE_APMIXED(CLK_APMIXED_MMSYS_26M, "apmixed_mmsys26m",
1048 GATE_APMIXED(CLK_APMIXED_UFS_26M, "apmixed_ufs26m",
1050 GATE_APMIXED(CLK_APMIXED_MIPIC1_26M, "apmixed_mipic126m",
1052 GATE_APMIXED(CLK_APMIXED_MEMPLL_26M, "apmixed_mempll26m",
1054 GATE_APMIXED(CLK_APMIXED_CLKSQ_LVPLL_26M, "apmixed_lvpll26m",
1056 GATE_APMIXED(CLK_APMIXED_MIPID0_26M, "apmixed_mipid026m",
1058 GATE_APMIXED(CLK_APMIXED_MIPID1_26M, "apmixed_mipid126m",
1062 #define MT8183_PLL_FMAX (3800UL * MHZ)
1063 #define MT8183_PLL_FMIN (1500UL * MHZ)
1065 #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1066 _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
1067 _pd_shift, _tuner_reg, _tuner_en_reg, \
1068 _tuner_en_bit, _pcw_reg, _pcw_shift, \
1069 _pcw_chg_reg, _div_table) { \
1073 .pwr_reg = _pwr_reg, \
1074 .en_mask = _en_mask, \
1076 .rst_bar_mask = _rst_bar_mask, \
1077 .fmax = MT8183_PLL_FMAX, \
1078 .fmin = MT8183_PLL_FMIN, \
1079 .pcwbits = _pcwbits, \
1080 .pcwibits = _pcwibits, \
1081 .pd_reg = _pd_reg, \
1082 .pd_shift = _pd_shift, \
1083 .tuner_reg = _tuner_reg, \
1084 .tuner_en_reg = _tuner_en_reg, \
1085 .tuner_en_bit = _tuner_en_bit, \
1086 .pcw_reg = _pcw_reg, \
1087 .pcw_shift = _pcw_shift, \
1088 .pcw_chg_reg = _pcw_chg_reg, \
1089 .div_table = _div_table, \
1092 #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1093 _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
1094 _pd_shift, _tuner_reg, _tuner_en_reg, \
1095 _tuner_en_bit, _pcw_reg, _pcw_shift, \
1097 PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
1098 _rst_bar_mask, _pcwbits, _pcwibits, _pd_reg, \
1099 _pd_shift, _tuner_reg, _tuner_en_reg, \
1100 _tuner_en_bit, _pcw_reg, _pcw_shift, \
1103 static const struct mtk_pll_div_table armpll_div_table[] = {
1104 { .div = 0, .freq = MT8183_PLL_FMAX },
1105 { .div = 1, .freq = 1500 * MHZ },
1106 { .div = 2, .freq = 750 * MHZ },
1107 { .div = 3, .freq = 375 * MHZ },
1108 { .div = 4, .freq = 187500000 },
1112 static const struct mtk_pll_div_table mfgpll_div_table[] = {
1113 { .div = 0, .freq = MT8183_PLL_FMAX },
1114 { .div = 1, .freq = 1600 * MHZ },
1115 { .div = 2, .freq = 800 * MHZ },
1116 { .div = 3, .freq = 400 * MHZ },
1117 { .div = 4, .freq = 200 * MHZ },
1121 static const struct mtk_pll_data plls[] = {
1122 PLL_B(CLK_APMIXED_ARMPLL_LL, "armpll_ll", 0x0200, 0x020C, 0,
1123 HAVE_RST_BAR | PLL_AO, BIT(24), 22, 8, 0x0204, 24, 0x0, 0x0, 0,
1124 0x0204, 0, 0, armpll_div_table),
1125 PLL_B(CLK_APMIXED_ARMPLL_L, "armpll_l", 0x0210, 0x021C, 0,
1126 HAVE_RST_BAR | PLL_AO, BIT(24), 22, 8, 0x0214, 24, 0x0, 0x0, 0,
1127 0x0214, 0, 0, armpll_div_table),
1128 PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x0290, 0x029C, 0,
1129 HAVE_RST_BAR | PLL_AO, BIT(24), 22, 8, 0x0294, 24, 0x0, 0x0, 0,
1131 PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0220, 0x022C, 0,
1132 HAVE_RST_BAR, BIT(24), 22, 8, 0x0224, 24, 0x0, 0x0, 0,
1134 PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0230, 0x023C, 0,
1135 HAVE_RST_BAR, BIT(24), 22, 8, 0x0234, 24, 0x0, 0x0, 0,
1137 PLL_B(CLK_APMIXED_MFGPLL, "mfgpll", 0x0240, 0x024C, 0,
1138 0, 0, 22, 8, 0x0244, 24, 0x0, 0x0, 0, 0x0244, 0, 0,
1140 PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0250, 0x025C, 0,
1141 0, 0, 22, 8, 0x0254, 24, 0x0, 0x0, 0, 0x0254, 0, 0),
1142 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0260, 0x026C, 0,
1143 0, 0, 22, 8, 0x0264, 24, 0x0, 0x0, 0, 0x0264, 0, 0),
1144 PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0270, 0x027C, 0,
1145 HAVE_RST_BAR, BIT(23), 22, 8, 0x0274, 24, 0x0, 0x0, 0,
1147 PLL(CLK_APMIXED_APLL1, "apll1", 0x02A0, 0x02B0, 0,
1148 0, 0, 32, 8, 0x02A0, 1, 0x02A8, 0x0014, 0, 0x02A4, 0, 0x02A0),
1149 PLL(CLK_APMIXED_APLL2, "apll2", 0x02b4, 0x02c4, 0,
1150 0, 0, 32, 8, 0x02B4, 1, 0x02BC, 0x0014, 1, 0x02B8, 0, 0x02B4),
1153 static u16 infra_rst_ofs[] = {
1154 INFRA_RST0_SET_OFFSET,
1155 INFRA_RST1_SET_OFFSET,
1156 INFRA_RST2_SET_OFFSET,
1157 INFRA_RST3_SET_OFFSET,
1160 static const struct mtk_clk_rst_desc clk_rst_desc = {
1161 .version = MTK_RST_SET_CLR,
1162 .rst_bank_ofs = infra_rst_ofs,
1163 .rst_bank_nr = ARRAY_SIZE(infra_rst_ofs),
1166 static int clk_mt8183_apmixed_probe(struct platform_device *pdev)
1168 struct clk_hw_onecell_data *clk_data;
1169 struct device_node *node = pdev->dev.of_node;
1171 clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1173 mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1175 mtk_clk_register_gates(node, apmixed_clks, ARRAY_SIZE(apmixed_clks),
1178 return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
1181 static struct clk_hw_onecell_data *top_clk_data;
1183 static void clk_mt8183_top_init_early(struct device_node *node)
1187 top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1189 for (i = 0; i < CLK_TOP_NR_CLK; i++)
1190 top_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
1192 mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1195 of_clk_add_hw_provider(node, of_clk_hw_onecell_get, top_clk_data);
1198 CLK_OF_DECLARE_DRIVER(mt8183_topckgen, "mediatek,mt8183-topckgen",
1199 clk_mt8183_top_init_early);
1201 /* Register mux notifier for MFG mux */
1202 static int clk_mt8183_reg_mfg_mux_notifier(struct device *dev, struct clk *clk)
1204 struct mtk_mux_nb *mfg_mux_nb;
1207 mfg_mux_nb = devm_kzalloc(dev, sizeof(*mfg_mux_nb), GFP_KERNEL);
1211 for (i = 0; i < ARRAY_SIZE(top_muxes); i++)
1212 if (top_muxes[i].id == CLK_TOP_MUX_MFG)
1214 if (i == ARRAY_SIZE(top_muxes))
1217 mfg_mux_nb->ops = top_muxes[i].ops;
1218 mfg_mux_nb->bypass_index = 0; /* Bypass to 26M crystal */
1220 return devm_mtk_clk_mux_notifier_register(dev, clk, mfg_mux_nb);
1223 static int clk_mt8183_top_probe(struct platform_device *pdev)
1226 struct device_node *node = pdev->dev.of_node;
1229 base = devm_platform_ioremap_resource(pdev, 0);
1231 return PTR_ERR(base);
1233 mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
1236 mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1239 mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), top_clk_data);
1241 mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes),
1242 node, &mt8183_clk_lock, top_clk_data);
1244 mtk_clk_register_composites(top_aud_muxes, ARRAY_SIZE(top_aud_muxes),
1245 base, &mt8183_clk_lock, top_clk_data);
1247 mtk_clk_register_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs),
1248 base, &mt8183_clk_lock, top_clk_data);
1250 mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
1253 ret = clk_mt8183_reg_mfg_mux_notifier(&pdev->dev,
1254 top_clk_data->hws[CLK_TOP_MUX_MFG]->clk);
1258 return of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
1262 static int clk_mt8183_infra_probe(struct platform_device *pdev)
1264 struct clk_hw_onecell_data *clk_data;
1265 struct device_node *node = pdev->dev.of_node;
1268 clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
1270 mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
1273 r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
1276 "%s(): could not register clock provider: %d\n",
1281 mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc);
1286 static int clk_mt8183_peri_probe(struct platform_device *pdev)
1288 struct clk_hw_onecell_data *clk_data;
1289 struct device_node *node = pdev->dev.of_node;
1291 clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
1293 mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
1296 return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
1299 static int clk_mt8183_mcu_probe(struct platform_device *pdev)
1301 struct clk_hw_onecell_data *clk_data;
1302 struct device_node *node = pdev->dev.of_node;
1305 base = devm_platform_ioremap_resource(pdev, 0);
1307 return PTR_ERR(base);
1309 clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
1311 mtk_clk_register_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes), base,
1312 &mt8183_clk_lock, clk_data);
1314 return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
1317 static const struct of_device_id of_match_clk_mt8183[] = {
1319 .compatible = "mediatek,mt8183-apmixedsys",
1320 .data = clk_mt8183_apmixed_probe,
1322 .compatible = "mediatek,mt8183-topckgen",
1323 .data = clk_mt8183_top_probe,
1325 .compatible = "mediatek,mt8183-infracfg",
1326 .data = clk_mt8183_infra_probe,
1328 .compatible = "mediatek,mt8183-pericfg",
1329 .data = clk_mt8183_peri_probe,
1331 .compatible = "mediatek,mt8183-mcucfg",
1332 .data = clk_mt8183_mcu_probe,
1338 static int clk_mt8183_probe(struct platform_device *pdev)
1340 int (*clk_probe)(struct platform_device *pdev);
1343 clk_probe = of_device_get_match_data(&pdev->dev);
1347 r = clk_probe(pdev);
1350 "could not register clock provider: %s: %d\n",
1356 static struct platform_driver clk_mt8183_drv = {
1357 .probe = clk_mt8183_probe,
1359 .name = "clk-mt8183",
1360 .of_match_table = of_match_clk_mt8183,
1364 static int __init clk_mt8183_init(void)
1366 return platform_driver_register(&clk_mt8183_drv);
1369 arch_initcall(clk_mt8183_init);