1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2018 MediaTek Inc.
4 * Author: Owen Chen <owen.chen@mediatek.com>
7 #include <linux/clk-provider.h>
8 #include <linux/platform_device.h>
13 #include <dt-bindings/clock/mt6765-clk.h>
15 static const struct mtk_gate_regs cam_cg_regs = {
21 #define GATE_CAM(_id, _name, _parent, _shift) { \
24 .parent_name = _parent, \
25 .regs = &cam_cg_regs, \
27 .ops = &mtk_clk_gate_ops_setclr, \
30 static const struct mtk_gate cam_clks[] = {
31 GATE_CAM(CLK_CAM_LARB3, "cam_larb3", "mm_ck", 0),
32 GATE_CAM(CLK_CAM_DFP_VAD, "cam_dfp_vad", "mm_ck", 1),
33 GATE_CAM(CLK_CAM, "cam", "mm_ck", 6),
34 GATE_CAM(CLK_CAMTG, "camtg", "mm_ck", 7),
35 GATE_CAM(CLK_CAM_SENINF, "cam_seninf", "mm_ck", 8),
36 GATE_CAM(CLK_CAMSV0, "camsv0", "mm_ck", 9),
37 GATE_CAM(CLK_CAMSV1, "camsv1", "mm_ck", 10),
38 GATE_CAM(CLK_CAMSV2, "camsv2", "mm_ck", 11),
39 GATE_CAM(CLK_CAM_CCU, "cam_ccu", "mm_ck", 12),
42 static int clk_mt6765_cam_probe(struct platform_device *pdev)
44 struct clk_hw_onecell_data *clk_data;
46 struct device_node *node = pdev->dev.of_node;
48 clk_data = mtk_alloc_clk_data(CLK_CAM_NR_CLK);
50 mtk_clk_register_gates(node, cam_clks, ARRAY_SIZE(cam_clks), clk_data);
52 r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
55 pr_err("%s(): could not register clock provider: %d\n",
61 static const struct of_device_id of_match_clk_mt6765_cam[] = {
62 { .compatible = "mediatek,mt6765-camsys", },
66 static struct platform_driver clk_mt6765_cam_drv = {
67 .probe = clk_mt6765_cam_probe,
69 .name = "clk-mt6765-cam",
70 .of_match_table = of_match_clk_mt6765_cam,
74 builtin_platform_driver(clk_mt6765_cam_drv);