1 // SPDX-License-Identifier: GPL-2.0
3 * Driver for Silicon Labs Si5340, Si5341, Si5342, Si5344 and Si5345
4 * Copyright (C) 2019 Topic Embedded Products
5 * Author: Mike Looijmans <mike.looijmans@topic.nl>
7 * The Si5341 has 10 outputs and 5 synthesizers.
8 * The Si5340 is a smaller version of the Si5341 with only 4 outputs.
9 * The Si5345 is similar to the Si5341, with the addition of fractional input
10 * dividers and automatic input selection.
11 * The Si5342 and Si5344 are smaller versions of the Si5345.
14 #include <linux/clk.h>
15 #include <linux/clk-provider.h>
16 #include <linux/delay.h>
17 #include <linux/gcd.h>
18 #include <linux/math64.h>
19 #include <linux/i2c.h>
20 #include <linux/module.h>
21 #include <linux/regmap.h>
22 #include <linux/regulator/consumer.h>
23 #include <linux/slab.h>
24 #include <asm/unaligned.h>
26 #define SI5341_NUM_INPUTS 4
28 #define SI5340_MAX_NUM_OUTPUTS 4
29 #define SI5341_MAX_NUM_OUTPUTS 10
30 #define SI5342_MAX_NUM_OUTPUTS 2
31 #define SI5344_MAX_NUM_OUTPUTS 4
32 #define SI5345_MAX_NUM_OUTPUTS 10
34 #define SI5340_NUM_SYNTH 4
35 #define SI5341_NUM_SYNTH 5
36 #define SI5342_NUM_SYNTH 2
37 #define SI5344_NUM_SYNTH 4
38 #define SI5345_NUM_SYNTH 5
40 /* Range of the synthesizer fractional divider */
41 #define SI5341_SYNTH_N_MIN 10
42 #define SI5341_SYNTH_N_MAX 4095
44 /* The chip can get its input clock from 3 input pins or an XTAL */
46 /* There is one PLL running at 13500–14256 MHz */
47 #define SI5341_PLL_VCO_MIN 13500000000ull
48 #define SI5341_PLL_VCO_MAX 14256000000ull
50 /* The 5 frequency synthesizers obtain their input from the PLL */
51 struct clk_si5341_synth {
53 struct clk_si5341 *data;
56 #define to_clk_si5341_synth(_hw) \
57 container_of(_hw, struct clk_si5341_synth, hw)
59 /* The output stages can be connected to any synth (full mux) */
60 struct clk_si5341_output {
62 struct clk_si5341 *data;
63 struct regulator *vddo_reg;
66 #define to_clk_si5341_output(_hw) \
67 container_of(_hw, struct clk_si5341_output, hw)
71 struct regmap *regmap;
72 struct i2c_client *i2c_client;
73 struct clk_si5341_synth synth[SI5341_NUM_SYNTH];
74 struct clk_si5341_output clk[SI5341_MAX_NUM_OUTPUTS];
75 struct clk *input_clk[SI5341_NUM_INPUTS];
76 const char *input_clk_name[SI5341_NUM_INPUTS];
77 const u16 *reg_output_offset;
78 const u16 *reg_rdiv_offset;
79 u64 freq_vco; /* 13500–14256 MHz */
86 #define to_clk_si5341(_hw) container_of(_hw, struct clk_si5341, hw)
88 struct clk_si5341_output_config {
89 u8 out_format_drv_bits;
96 #define SI5341_PAGE 0x0001
97 #define SI5341_PN_BASE 0x0002
98 #define SI5341_DEVICE_REV 0x0005
99 #define SI5341_STATUS 0x000C
100 #define SI5341_LOS 0x000D
101 #define SI5341_STATUS_STICKY 0x0011
102 #define SI5341_LOS_STICKY 0x0012
103 #define SI5341_SOFT_RST 0x001C
104 #define SI5341_IN_SEL 0x0021
105 #define SI5341_DEVICE_READY 0x00FE
106 #define SI5341_XAXB_CFG 0x090E
107 #define SI5341_IO_VDD_SEL 0x0943
108 #define SI5341_IN_EN 0x0949
109 #define SI5341_INX_TO_PFD_EN 0x094A
112 #define SI5341_STATUS_SYSINCAL BIT(0)
113 #define SI5341_STATUS_LOSXAXB BIT(1)
114 #define SI5341_STATUS_LOSREF BIT(2)
115 #define SI5341_STATUS_LOL BIT(3)
117 /* Input selection */
118 #define SI5341_IN_SEL_MASK 0x06
119 #define SI5341_IN_SEL_SHIFT 1
120 #define SI5341_IN_SEL_REGCTRL 0x01
121 #define SI5341_INX_TO_PFD_SHIFT 4
123 /* XTAL config bits */
124 #define SI5341_XAXB_CFG_EXTCLK_EN BIT(0)
125 #define SI5341_XAXB_CFG_PDNB BIT(1)
127 /* Input dividers (48-bit) */
128 #define SI5341_IN_PDIV(x) (0x0208 + ((x) * 10))
129 #define SI5341_IN_PSET(x) (0x020E + ((x) * 10))
130 #define SI5341_PX_UPD 0x0230
132 /* PLL configuration */
133 #define SI5341_PLL_M_NUM 0x0235
134 #define SI5341_PLL_M_DEN 0x023B
136 /* Output configuration */
137 #define SI5341_OUT_CONFIG(output) \
138 ((output)->data->reg_output_offset[(output)->index])
139 #define SI5341_OUT_FORMAT(output) (SI5341_OUT_CONFIG(output) + 1)
140 #define SI5341_OUT_CM(output) (SI5341_OUT_CONFIG(output) + 2)
141 #define SI5341_OUT_MUX_SEL(output) (SI5341_OUT_CONFIG(output) + 3)
142 #define SI5341_OUT_R_REG(output) \
143 ((output)->data->reg_rdiv_offset[(output)->index])
145 #define SI5341_OUT_MUX_VDD_SEL_MASK 0x38
147 /* Synthesize N divider */
148 #define SI5341_SYNTH_N_NUM(x) (0x0302 + ((x) * 11))
149 #define SI5341_SYNTH_N_DEN(x) (0x0308 + ((x) * 11))
150 #define SI5341_SYNTH_N_UPD(x) (0x030C + ((x) * 11))
152 /* Synthesizer output enable, phase bypass, power mode */
153 #define SI5341_SYNTH_N_CLK_TO_OUTX_EN 0x0A03
154 #define SI5341_SYNTH_N_PIBYP 0x0A04
155 #define SI5341_SYNTH_N_PDNB 0x0A05
156 #define SI5341_SYNTH_N_CLK_DIS 0x0B4A
158 #define SI5341_REGISTER_MAX 0xBFF
160 /* SI5341_OUT_CONFIG bits */
161 #define SI5341_OUT_CFG_PDN BIT(0)
162 #define SI5341_OUT_CFG_OE BIT(1)
163 #define SI5341_OUT_CFG_RDIV_FORCE2 BIT(2)
165 /* Static configuration (to be moved to firmware) */
166 struct si5341_reg_default {
171 static const char * const si5341_input_clock_names[] = {
172 "in0", "in1", "in2", "xtal"
175 /* Output configuration registers 0..9 are not quite logically organized */
176 /* Also for si5345 */
177 static const u16 si5341_reg_output_offset[] = {
190 /* for si5340, si5342 and si5344 */
191 static const u16 si5340_reg_output_offset[] = {
198 /* The location of the R divider registers */
199 static const u16 si5341_reg_rdiv_offset[] = {
211 static const u16 si5340_reg_rdiv_offset[] = {
219 * Programming sequence from ClockBuilder, settings to initialize the system
220 * using only the XTAL input, without pre-divider.
221 * This also contains settings that aren't mentioned anywhere in the datasheet.
222 * The "known" settings like synth and output configuration are done later.
224 static const struct si5341_reg_default si5341_reg_defaults[] = {
225 { 0x0017, 0x3A }, /* INT mask (disable interrupts) */
226 { 0x0018, 0xFF }, /* INT mask */
227 { 0x0021, 0x0F }, /* Select XTAL as input */
228 { 0x0022, 0x00 }, /* Not in datasheet */
229 { 0x002B, 0x02 }, /* SPI config */
230 { 0x002C, 0x20 }, /* LOS enable for XTAL */
231 { 0x002D, 0x00 }, /* LOS timing */
242 { 0x0038, 0x00 }, /* LOS setting (thresholds) */
247 { 0x003D, 0x00 }, /* LOS setting (thresholds) end */
248 { 0x0041, 0x00 }, /* LOS0_DIV_SEL */
249 { 0x0042, 0x00 }, /* LOS1_DIV_SEL */
250 { 0x0043, 0x00 }, /* LOS2_DIV_SEL */
251 { 0x0044, 0x00 }, /* LOS3_DIV_SEL */
252 { 0x009E, 0x00 }, /* Not in datasheet */
253 { 0x0102, 0x01 }, /* Enable outputs */
254 { 0x013F, 0x00 }, /* Not in datasheet */
255 { 0x0140, 0x00 }, /* Not in datasheet */
256 { 0x0141, 0x40 }, /* OUT LOS */
257 { 0x0202, 0x00 }, /* XAXB_FREQ_OFFSET (=0)*/
261 { 0x0206, 0x00 }, /* PXAXB (2^x) */
262 { 0x0208, 0x00 }, /* Px divider setting (usually 0) */
301 { 0x022F, 0x00 }, /* Px divider setting (usually 0) end */
302 { 0x026B, 0x00 }, /* DESIGN_ID (ASCII string) */
309 { 0x0272, 0x00 }, /* DESIGN_ID (ASCII string) end */
310 { 0x0339, 0x1F }, /* N_FSTEP_MSK */
311 { 0x033B, 0x00 }, /* Nx_FSTEPW (Frequency step) */
340 { 0x0358, 0x00 }, /* Nx_FSTEPW (Frequency step) end */
341 { 0x0359, 0x00 }, /* Nx_DELAY */
350 { 0x0362, 0x00 }, /* Nx_DELAY end */
351 { 0x0802, 0x00 }, /* Not in datasheet */
352 { 0x0803, 0x00 }, /* Not in datasheet */
353 { 0x0804, 0x00 }, /* Not in datasheet */
354 { 0x090E, 0x02 }, /* XAXB_EXTCLK_EN=0 XAXB_PDNB=1 (use XTAL) */
355 { 0x091C, 0x04 }, /* ZDM_EN=4 (Normal mode) */
356 { 0x0949, 0x00 }, /* IN_EN (disable input clocks) */
357 { 0x094A, 0x00 }, /* INx_TO_PFD_EN (disabled) */
358 { 0x0A02, 0x00 }, /* Not in datasheet */
359 { 0x0B44, 0x0F }, /* PDIV_ENB (datasheet does not mention what it is) */
360 { 0x0B57, 0x10 }, /* VCO_RESET_CALCODE (not described in datasheet) */
361 { 0x0B58, 0x05 }, /* VCO_RESET_CALCODE (not described in datasheet) */
364 /* Read and interpret a 44-bit followed by a 32-bit value in the regmap */
365 static int si5341_decode_44_32(struct regmap *regmap, unsigned int reg,
366 u64 *val1, u32 *val2)
371 err = regmap_bulk_read(regmap, reg, r, 10);
375 *val1 = ((u64)((r[5] & 0x0f) << 8 | r[4]) << 32) |
376 (get_unaligned_le32(r));
377 *val2 = get_unaligned_le32(&r[6]);
382 static int si5341_encode_44_32(struct regmap *regmap, unsigned int reg,
383 u64 n_num, u32 n_den)
387 /* Shift left as far as possible without overflowing */
388 while (!(n_num & BIT_ULL(43)) && !(n_den & BIT(31))) {
393 /* 44 bits (6 bytes) numerator */
394 put_unaligned_le32(n_num, r);
395 r[4] = (n_num >> 32) & 0xff;
396 r[5] = (n_num >> 40) & 0x0f;
397 /* 32 bits denominator */
398 put_unaligned_le32(n_den, &r[6]);
400 /* Program the fraction */
401 return regmap_bulk_write(regmap, reg, r, sizeof(r));
404 /* VCO, we assume it runs at a constant frequency */
405 static unsigned long si5341_clk_recalc_rate(struct clk_hw *hw,
406 unsigned long parent_rate)
408 struct clk_si5341 *data = to_clk_si5341(hw);
415 /* Assume that PDIV is not being used, just read the PLL setting */
416 err = si5341_decode_44_32(data->regmap, SI5341_PLL_M_NUM,
421 if (!m_num || !m_den)
425 * Though m_num is 64-bit, only the upper bits are actually used. While
426 * calculating m_num and m_den, they are shifted as far as possible to
427 * the left. To avoid 96-bit division here, we just shift them back so
428 * we can do with just 64 bits.
432 while (res & 0xffff00000000ULL) {
437 do_div(res, (m_den >> shift));
439 /* We cannot return the actual frequency in 32 bit, store it locally */
440 data->freq_vco = res;
442 /* Report kHz since the value is out of range */
445 return (unsigned long)res;
448 static int si5341_clk_get_selected_input(struct clk_si5341 *data)
453 err = regmap_read(data->regmap, SI5341_IN_SEL, &val);
457 return (val & SI5341_IN_SEL_MASK) >> SI5341_IN_SEL_SHIFT;
460 static u8 si5341_clk_get_parent(struct clk_hw *hw)
462 struct clk_si5341 *data = to_clk_si5341(hw);
463 int res = si5341_clk_get_selected_input(data);
466 return 0; /* Apparently we cannot report errors */
471 static int si5341_clk_reparent(struct clk_si5341 *data, u8 index)
476 val = (index << SI5341_IN_SEL_SHIFT) & SI5341_IN_SEL_MASK;
477 /* Enable register-based input selection */
478 val |= SI5341_IN_SEL_REGCTRL;
480 err = regmap_update_bits(data->regmap,
481 SI5341_IN_SEL, SI5341_IN_SEL_REGCTRL | SI5341_IN_SEL_MASK, val);
486 /* Enable input buffer for selected input */
487 err = regmap_update_bits(data->regmap,
488 SI5341_IN_EN, 0x07, BIT(index));
492 /* Enables the input to phase detector */
493 err = regmap_update_bits(data->regmap, SI5341_INX_TO_PFD_EN,
494 0x7 << SI5341_INX_TO_PFD_SHIFT,
495 BIT(index + SI5341_INX_TO_PFD_SHIFT));
499 /* Power down XTAL oscillator and buffer */
500 err = regmap_update_bits(data->regmap, SI5341_XAXB_CFG,
501 SI5341_XAXB_CFG_PDNB, 0);
506 * Set the P divider to "1". There's no explanation in the
507 * datasheet of these registers, but the clockbuilder software
508 * programs a "1" when the input is being used.
510 err = regmap_write(data->regmap, SI5341_IN_PDIV(index), 1);
514 err = regmap_write(data->regmap, SI5341_IN_PSET(index), 1);
518 /* Set update PDIV bit */
519 err = regmap_write(data->regmap, SI5341_PX_UPD, BIT(index));
523 /* Disable all input buffers */
524 err = regmap_update_bits(data->regmap, SI5341_IN_EN, 0x07, 0);
528 /* Disable input to phase detector */
529 err = regmap_update_bits(data->regmap, SI5341_INX_TO_PFD_EN,
530 0x7 << SI5341_INX_TO_PFD_SHIFT, 0);
534 /* Power up XTAL oscillator and buffer, select clock mode */
535 err = regmap_update_bits(data->regmap, SI5341_XAXB_CFG,
536 SI5341_XAXB_CFG_PDNB | SI5341_XAXB_CFG_EXTCLK_EN,
537 SI5341_XAXB_CFG_PDNB | (data->xaxb_ext_clk ?
538 SI5341_XAXB_CFG_EXTCLK_EN : 0));
546 static int si5341_clk_set_parent(struct clk_hw *hw, u8 index)
548 struct clk_si5341 *data = to_clk_si5341(hw);
550 return si5341_clk_reparent(data, index);
553 static const struct clk_ops si5341_clk_ops = {
554 .set_parent = si5341_clk_set_parent,
555 .get_parent = si5341_clk_get_parent,
556 .recalc_rate = si5341_clk_recalc_rate,
559 /* Synthesizers, there are 5 synthesizers that connect to any of the outputs */
561 /* The synthesizer is on if all power and enable bits are set */
562 static int si5341_synth_clk_is_on(struct clk_hw *hw)
564 struct clk_si5341_synth *synth = to_clk_si5341_synth(hw);
567 u8 index = synth->index;
569 err = regmap_read(synth->data->regmap,
570 SI5341_SYNTH_N_CLK_TO_OUTX_EN, &val);
574 if (!(val & BIT(index)))
577 err = regmap_read(synth->data->regmap, SI5341_SYNTH_N_PDNB, &val);
581 if (!(val & BIT(index)))
584 /* This bit must be 0 for the synthesizer to receive clock input */
585 err = regmap_read(synth->data->regmap, SI5341_SYNTH_N_CLK_DIS, &val);
589 return !(val & BIT(index));
592 static void si5341_synth_clk_unprepare(struct clk_hw *hw)
594 struct clk_si5341_synth *synth = to_clk_si5341_synth(hw);
595 u8 index = synth->index; /* In range 0..5 */
596 u8 mask = BIT(index);
599 regmap_update_bits(synth->data->regmap,
600 SI5341_SYNTH_N_CLK_TO_OUTX_EN, mask, 0);
602 regmap_update_bits(synth->data->regmap,
603 SI5341_SYNTH_N_PDNB, mask, 0);
604 /* Disable clock input to synth (set to 1 to disable) */
605 regmap_update_bits(synth->data->regmap,
606 SI5341_SYNTH_N_CLK_DIS, mask, mask);
609 static int si5341_synth_clk_prepare(struct clk_hw *hw)
611 struct clk_si5341_synth *synth = to_clk_si5341_synth(hw);
613 u8 index = synth->index;
614 u8 mask = BIT(index);
617 err = regmap_update_bits(synth->data->regmap,
618 SI5341_SYNTH_N_PDNB, mask, mask);
622 /* Enable clock input to synth (set bit to 0 to enable) */
623 err = regmap_update_bits(synth->data->regmap,
624 SI5341_SYNTH_N_CLK_DIS, mask, 0);
629 return regmap_update_bits(synth->data->regmap,
630 SI5341_SYNTH_N_CLK_TO_OUTX_EN, mask, mask);
633 /* Synth clock frequency: Fvco * n_den / n_den, with Fvco in 13500-14256 MHz */
634 static unsigned long si5341_synth_clk_recalc_rate(struct clk_hw *hw,
635 unsigned long parent_rate)
637 struct clk_si5341_synth *synth = to_clk_si5341_synth(hw);
643 err = si5341_decode_44_32(synth->data->regmap,
644 SI5341_SYNTH_N_NUM(synth->index), &n_num, &n_den);
647 /* Check for bogus/uninitialized settings */
648 if (!n_num || !n_den)
652 * n_num and n_den are shifted left as much as possible, so to prevent
653 * overflow in 64-bit math, we shift n_den 4 bits to the right
655 f = synth->data->freq_vco;
658 /* Now we need to do 64-bit division: f/n_num */
659 /* And compensate for the 4 bits we dropped */
660 f = div64_u64(f, (n_num >> 4));
665 static long si5341_synth_clk_round_rate(struct clk_hw *hw, unsigned long rate,
666 unsigned long *parent_rate)
668 struct clk_si5341_synth *synth = to_clk_si5341_synth(hw);
671 /* The synthesizer accuracy is such that anything in range will work */
672 f = synth->data->freq_vco;
673 do_div(f, SI5341_SYNTH_N_MAX);
677 f = synth->data->freq_vco;
678 do_div(f, SI5341_SYNTH_N_MIN);
685 static int si5341_synth_program(struct clk_si5341_synth *synth,
686 u64 n_num, u32 n_den, bool is_integer)
689 u8 index = synth->index;
691 err = si5341_encode_44_32(synth->data->regmap,
692 SI5341_SYNTH_N_NUM(index), n_num, n_den);
694 err = regmap_update_bits(synth->data->regmap,
695 SI5341_SYNTH_N_PIBYP, BIT(index), is_integer ? BIT(index) : 0);
699 return regmap_write(synth->data->regmap,
700 SI5341_SYNTH_N_UPD(index), 0x01);
704 static int si5341_synth_clk_set_rate(struct clk_hw *hw, unsigned long rate,
705 unsigned long parent_rate)
707 struct clk_si5341_synth *synth = to_clk_si5341_synth(hw);
714 n_num = synth->data->freq_vco;
716 /* see if there's an integer solution */
717 r = do_div(n_num, rate);
718 is_integer = (r == 0);
720 /* Integer divider equal to n_num */
723 /* Calculate a fractional solution */
730 dev_dbg(&synth->data->i2c_client->dev,
731 "%s(%u): n=0x%llx d=0x%x %s\n", __func__,
732 synth->index, n_num, n_den,
733 is_integer ? "int" : "frac");
735 return si5341_synth_program(synth, n_num, n_den, is_integer);
738 static const struct clk_ops si5341_synth_clk_ops = {
739 .is_prepared = si5341_synth_clk_is_on,
740 .prepare = si5341_synth_clk_prepare,
741 .unprepare = si5341_synth_clk_unprepare,
742 .recalc_rate = si5341_synth_clk_recalc_rate,
743 .round_rate = si5341_synth_clk_round_rate,
744 .set_rate = si5341_synth_clk_set_rate,
747 static int si5341_output_clk_is_on(struct clk_hw *hw)
749 struct clk_si5341_output *output = to_clk_si5341_output(hw);
753 err = regmap_read(output->data->regmap,
754 SI5341_OUT_CONFIG(output), &val);
758 /* Bit 0=PDN, 1=OE so only a value of 0x2 enables the output */
759 return (val & 0x03) == SI5341_OUT_CFG_OE;
762 /* Disables and then powers down the output */
763 static void si5341_output_clk_unprepare(struct clk_hw *hw)
765 struct clk_si5341_output *output = to_clk_si5341_output(hw);
767 regmap_update_bits(output->data->regmap,
768 SI5341_OUT_CONFIG(output),
769 SI5341_OUT_CFG_OE, 0);
770 regmap_update_bits(output->data->regmap,
771 SI5341_OUT_CONFIG(output),
772 SI5341_OUT_CFG_PDN, SI5341_OUT_CFG_PDN);
775 /* Powers up and then enables the output */
776 static int si5341_output_clk_prepare(struct clk_hw *hw)
778 struct clk_si5341_output *output = to_clk_si5341_output(hw);
781 err = regmap_update_bits(output->data->regmap,
782 SI5341_OUT_CONFIG(output),
783 SI5341_OUT_CFG_PDN, 0);
787 return regmap_update_bits(output->data->regmap,
788 SI5341_OUT_CONFIG(output),
789 SI5341_OUT_CFG_OE, SI5341_OUT_CFG_OE);
792 static unsigned long si5341_output_clk_recalc_rate(struct clk_hw *hw,
793 unsigned long parent_rate)
795 struct clk_si5341_output *output = to_clk_si5341_output(hw);
801 err = regmap_read(output->data->regmap,
802 SI5341_OUT_CONFIG(output), &val);
806 /* If SI5341_OUT_CFG_RDIV_FORCE2 is set, r_divider is 2 */
807 if (val & SI5341_OUT_CFG_RDIV_FORCE2)
808 return parent_rate / 2;
810 err = regmap_bulk_read(output->data->regmap,
811 SI5341_OUT_R_REG(output), r, 3);
815 /* Calculate value as 24-bit integer*/
816 r_divider = r[2] << 16 | r[1] << 8 | r[0];
818 /* If Rx_REG is zero, the divider is disabled, so return a "0" rate */
822 /* Divider is 2*(Rx_REG+1) */
827 return parent_rate / r_divider;
830 static long si5341_output_clk_round_rate(struct clk_hw *hw, unsigned long rate,
831 unsigned long *parent_rate)
838 r = *parent_rate >> 1;
840 /* If rate is an even divisor, no changes to parent required */
841 if (r && !(r % rate))
844 if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
845 if (rate > 200000000) {
846 /* minimum r-divider is 2 */
849 /* Take a parent frequency near 400 MHz */
850 r = (400000000u / rate) & ~1;
852 *parent_rate = r * rate;
854 /* We cannot change our parent's rate, report what we can do */
856 rate = *parent_rate / (r << 1);
862 static int si5341_output_clk_set_rate(struct clk_hw *hw, unsigned long rate,
863 unsigned long parent_rate)
865 struct clk_si5341_output *output = to_clk_si5341_output(hw);
873 /* Frequency divider is (r_div + 1) * 2 */
874 r_div = (parent_rate / rate) >> 1;
878 else if (r_div >= BIT(24))
883 /* For a value of "2", we set the "OUT0_RDIV_FORCE2" bit */
884 err = regmap_update_bits(output->data->regmap,
885 SI5341_OUT_CONFIG(output),
886 SI5341_OUT_CFG_RDIV_FORCE2,
887 (r_div == 0) ? SI5341_OUT_CFG_RDIV_FORCE2 : 0);
891 /* Always write Rx_REG, because a zero value disables the divider */
892 r[0] = r_div ? (r_div & 0xff) : 1;
893 r[1] = (r_div >> 8) & 0xff;
894 r[2] = (r_div >> 16) & 0xff;
895 err = regmap_bulk_write(output->data->regmap,
896 SI5341_OUT_R_REG(output), r, 3);
901 static int si5341_output_reparent(struct clk_si5341_output *output, u8 index)
903 return regmap_update_bits(output->data->regmap,
904 SI5341_OUT_MUX_SEL(output), 0x07, index);
907 static int si5341_output_set_parent(struct clk_hw *hw, u8 index)
909 struct clk_si5341_output *output = to_clk_si5341_output(hw);
911 if (index >= output->data->num_synth)
914 return si5341_output_reparent(output, index);
917 static u8 si5341_output_get_parent(struct clk_hw *hw)
919 struct clk_si5341_output *output = to_clk_si5341_output(hw);
922 regmap_read(output->data->regmap, SI5341_OUT_MUX_SEL(output), &val);
927 static const struct clk_ops si5341_output_clk_ops = {
928 .is_prepared = si5341_output_clk_is_on,
929 .prepare = si5341_output_clk_prepare,
930 .unprepare = si5341_output_clk_unprepare,
931 .recalc_rate = si5341_output_clk_recalc_rate,
932 .round_rate = si5341_output_clk_round_rate,
933 .set_rate = si5341_output_clk_set_rate,
934 .set_parent = si5341_output_set_parent,
935 .get_parent = si5341_output_get_parent,
939 * The chip can be bought in a pre-programmed version, or one can program the
940 * NVM in the chip to boot up in a preset mode. This routine tries to determine
941 * if that's the case, or if we need to reset and program everything from
942 * scratch. Returns negative error, or true/false.
944 static int si5341_is_programmed_already(struct clk_si5341 *data)
949 /* Read the PLL divider value, it must have a non-zero value */
950 err = regmap_bulk_read(data->regmap, SI5341_PLL_M_DEN,
955 return !!get_unaligned_le32(r);
958 static struct clk_hw *
959 of_clk_si5341_get(struct of_phandle_args *clkspec, void *_data)
961 struct clk_si5341 *data = _data;
962 unsigned int idx = clkspec->args[1];
963 unsigned int group = clkspec->args[0];
967 if (idx >= data->num_outputs) {
968 dev_err(&data->i2c_client->dev,
969 "invalid output index %u\n", idx);
970 return ERR_PTR(-EINVAL);
972 return &data->clk[idx].hw;
974 if (idx >= data->num_synth) {
975 dev_err(&data->i2c_client->dev,
976 "invalid synthesizer index %u\n", idx);
977 return ERR_PTR(-EINVAL);
979 return &data->synth[idx].hw;
982 dev_err(&data->i2c_client->dev,
983 "invalid PLL index %u\n", idx);
984 return ERR_PTR(-EINVAL);
988 dev_err(&data->i2c_client->dev, "invalid group %u\n", group);
989 return ERR_PTR(-EINVAL);
993 static int si5341_probe_chip_id(struct clk_si5341 *data)
999 err = regmap_bulk_read(data->regmap, SI5341_PN_BASE, reg,
1002 dev_err(&data->i2c_client->dev, "Failed to read chip ID\n");
1006 model = get_unaligned_le16(reg);
1008 dev_info(&data->i2c_client->dev, "Chip: %x Grade: %u Rev: %u\n",
1009 model, reg[2], reg[3]);
1013 data->num_outputs = SI5340_MAX_NUM_OUTPUTS;
1014 data->num_synth = SI5340_NUM_SYNTH;
1015 data->reg_output_offset = si5340_reg_output_offset;
1016 data->reg_rdiv_offset = si5340_reg_rdiv_offset;
1019 data->num_outputs = SI5341_MAX_NUM_OUTPUTS;
1020 data->num_synth = SI5341_NUM_SYNTH;
1021 data->reg_output_offset = si5341_reg_output_offset;
1022 data->reg_rdiv_offset = si5341_reg_rdiv_offset;
1025 data->num_outputs = SI5342_MAX_NUM_OUTPUTS;
1026 data->num_synth = SI5342_NUM_SYNTH;
1027 data->reg_output_offset = si5340_reg_output_offset;
1028 data->reg_rdiv_offset = si5340_reg_rdiv_offset;
1031 data->num_outputs = SI5344_MAX_NUM_OUTPUTS;
1032 data->num_synth = SI5344_NUM_SYNTH;
1033 data->reg_output_offset = si5340_reg_output_offset;
1034 data->reg_rdiv_offset = si5340_reg_rdiv_offset;
1037 data->num_outputs = SI5345_MAX_NUM_OUTPUTS;
1038 data->num_synth = SI5345_NUM_SYNTH;
1039 data->reg_output_offset = si5341_reg_output_offset;
1040 data->reg_rdiv_offset = si5341_reg_rdiv_offset;
1043 dev_err(&data->i2c_client->dev, "Model '%x' not supported\n",
1048 data->chip_id = model;
1053 /* Read active settings into the regmap cache for later reference */
1054 static int si5341_read_settings(struct clk_si5341 *data)
1060 err = regmap_bulk_read(data->regmap, SI5341_PLL_M_NUM, r, 10);
1064 err = regmap_bulk_read(data->regmap,
1065 SI5341_SYNTH_N_CLK_TO_OUTX_EN, r, 3);
1069 err = regmap_bulk_read(data->regmap,
1070 SI5341_SYNTH_N_CLK_DIS, r, 1);
1074 for (i = 0; i < data->num_synth; ++i) {
1075 err = regmap_bulk_read(data->regmap,
1076 SI5341_SYNTH_N_NUM(i), r, 10);
1081 for (i = 0; i < data->num_outputs; ++i) {
1082 err = regmap_bulk_read(data->regmap,
1083 data->reg_output_offset[i], r, 4);
1087 err = regmap_bulk_read(data->regmap,
1088 data->reg_rdiv_offset[i], r, 3);
1096 static int si5341_write_multiple(struct clk_si5341 *data,
1097 const struct si5341_reg_default *values, unsigned int num_values)
1102 for (i = 0; i < num_values; ++i) {
1103 res = regmap_write(data->regmap,
1104 values[i].address, values[i].value);
1106 dev_err(&data->i2c_client->dev,
1107 "Failed to write %#x:%#x\n",
1108 values[i].address, values[i].value);
1116 static const struct si5341_reg_default si5341_preamble[] = {
1124 static const struct si5341_reg_default si5345_preamble[] = {
1129 static int si5341_send_preamble(struct clk_si5341 *data)
1134 /* For revision 2 and up, the values are slightly different */
1135 res = regmap_read(data->regmap, SI5341_DEVICE_REV, &revision);
1139 /* Write "preamble" as specified by datasheet */
1140 res = regmap_write(data->regmap, 0xB24, revision < 2 ? 0xD8 : 0xC0);
1144 /* The si5342..si5345 require a different preamble */
1145 if (data->chip_id > 0x5341)
1146 res = si5341_write_multiple(data,
1147 si5345_preamble, ARRAY_SIZE(si5345_preamble));
1149 res = si5341_write_multiple(data,
1150 si5341_preamble, ARRAY_SIZE(si5341_preamble));
1154 /* Datasheet specifies a 300ms wait after sending the preamble */
1160 /* Perform a soft reset and write post-amble */
1161 static int si5341_finalize_defaults(struct clk_si5341 *data)
1166 res = regmap_write(data->regmap, SI5341_IO_VDD_SEL,
1167 data->iovdd_33 ? 1 : 0);
1171 res = regmap_read(data->regmap, SI5341_DEVICE_REV, &revision);
1175 dev_dbg(&data->i2c_client->dev, "%s rev=%u\n", __func__, revision);
1177 res = regmap_write(data->regmap, SI5341_SOFT_RST, 0x01);
1181 /* The si5342..si5345 have an additional post-amble */
1182 if (data->chip_id > 0x5341) {
1183 res = regmap_write(data->regmap, 0x540, 0x0);
1188 /* Datasheet does not explain these nameless registers */
1189 res = regmap_write(data->regmap, 0xB24, revision < 2 ? 0xDB : 0xC3);
1192 res = regmap_write(data->regmap, 0x0B25, 0x02);
1200 static const struct regmap_range si5341_regmap_volatile_range[] = {
1201 regmap_reg_range(0x000C, 0x0012), /* Status */
1202 regmap_reg_range(0x001C, 0x001E), /* reset, finc/fdec */
1203 regmap_reg_range(0x00E2, 0x00FE), /* NVM, interrupts, device ready */
1204 /* Update bits for P divider and synth config */
1205 regmap_reg_range(SI5341_PX_UPD, SI5341_PX_UPD),
1206 regmap_reg_range(SI5341_SYNTH_N_UPD(0), SI5341_SYNTH_N_UPD(0)),
1207 regmap_reg_range(SI5341_SYNTH_N_UPD(1), SI5341_SYNTH_N_UPD(1)),
1208 regmap_reg_range(SI5341_SYNTH_N_UPD(2), SI5341_SYNTH_N_UPD(2)),
1209 regmap_reg_range(SI5341_SYNTH_N_UPD(3), SI5341_SYNTH_N_UPD(3)),
1210 regmap_reg_range(SI5341_SYNTH_N_UPD(4), SI5341_SYNTH_N_UPD(4)),
1213 static const struct regmap_access_table si5341_regmap_volatile = {
1214 .yes_ranges = si5341_regmap_volatile_range,
1215 .n_yes_ranges = ARRAY_SIZE(si5341_regmap_volatile_range),
1218 /* Pages 0, 1, 2, 3, 9, A, B are valid, so there are 12 pages */
1219 static const struct regmap_range_cfg si5341_regmap_ranges[] = {
1222 .range_max = SI5341_REGISTER_MAX,
1223 .selector_reg = SI5341_PAGE,
1224 .selector_mask = 0xff,
1225 .selector_shift = 0,
1231 static int si5341_wait_device_ready(struct i2c_client *client)
1235 /* Datasheet warns: Any attempt to read or write any register other
1236 * than DEVICE_READY before DEVICE_READY reads as 0x0F may corrupt the
1237 * NVM programming and may corrupt the register contents, as they are
1238 * read from NVM. Note that this includes accesses to the PAGE register.
1239 * Also: DEVICE_READY is available on every register page, so no page
1240 * change is needed to read it.
1241 * Do this outside regmap to avoid automatic PAGE register access.
1242 * May take up to 300ms to complete.
1244 for (count = 0; count < 15; ++count) {
1245 s32 result = i2c_smbus_read_byte_data(client,
1246 SI5341_DEVICE_READY);
1253 dev_err(&client->dev, "timeout waiting for DEVICE_READY\n");
1257 static const struct regmap_config si5341_regmap_config = {
1260 .cache_type = REGCACHE_RBTREE,
1261 .ranges = si5341_regmap_ranges,
1262 .num_ranges = ARRAY_SIZE(si5341_regmap_ranges),
1263 .max_register = SI5341_REGISTER_MAX,
1264 .volatile_table = &si5341_regmap_volatile,
1267 static int si5341_dt_parse_dt(struct clk_si5341 *data,
1268 struct clk_si5341_output_config *config)
1270 struct device_node *child;
1271 struct device_node *np = data->i2c_client->dev.of_node;
1275 memset(config, 0, sizeof(struct clk_si5341_output_config) *
1276 SI5341_MAX_NUM_OUTPUTS);
1278 for_each_child_of_node(np, child) {
1279 if (of_property_read_u32(child, "reg", &num)) {
1280 dev_err(&data->i2c_client->dev, "missing reg property of %s\n",
1285 if (num >= SI5341_MAX_NUM_OUTPUTS) {
1286 dev_err(&data->i2c_client->dev, "invalid clkout %d\n", num);
1290 if (!of_property_read_u32(child, "silabs,format", &val)) {
1291 /* Set cm and ampl conservatively to 3v3 settings */
1293 case 1: /* normal differential */
1294 config[num].out_cm_ampl_bits = 0x33;
1296 case 2: /* low-power differential */
1297 config[num].out_cm_ampl_bits = 0x13;
1299 case 4: /* LVCMOS */
1300 config[num].out_cm_ampl_bits = 0x33;
1301 /* Set SI recommended impedance for LVCMOS */
1302 config[num].out_format_drv_bits |= 0xc0;
1305 dev_err(&data->i2c_client->dev,
1306 "invalid silabs,format %u for %u\n",
1310 config[num].out_format_drv_bits &= ~0x07;
1311 config[num].out_format_drv_bits |= val & 0x07;
1312 /* Always enable the SYNC feature */
1313 config[num].out_format_drv_bits |= 0x08;
1316 if (!of_property_read_u32(child, "silabs,common-mode", &val)) {
1318 dev_err(&data->i2c_client->dev,
1319 "invalid silabs,common-mode %u\n",
1323 config[num].out_cm_ampl_bits &= 0xf0;
1324 config[num].out_cm_ampl_bits |= val & 0x0f;
1327 if (!of_property_read_u32(child, "silabs,amplitude", &val)) {
1329 dev_err(&data->i2c_client->dev,
1330 "invalid silabs,amplitude %u\n",
1334 config[num].out_cm_ampl_bits &= 0x0f;
1335 config[num].out_cm_ampl_bits |= (val << 4) & 0xf0;
1338 if (of_property_read_bool(child, "silabs,disable-high"))
1339 config[num].out_format_drv_bits |= 0x10;
1341 config[num].synth_master =
1342 of_property_read_bool(child, "silabs,synth-master");
1344 config[num].always_on =
1345 of_property_read_bool(child, "always-on");
1347 config[num].vdd_sel_bits = 0x08;
1348 if (data->clk[num].vddo_reg) {
1349 int vdd = regulator_get_voltage(data->clk[num].vddo_reg);
1353 config[num].vdd_sel_bits |= 0 << 4;
1356 config[num].vdd_sel_bits |= 1 << 4;
1359 config[num].vdd_sel_bits |= 2 << 4;
1362 dev_err(&data->i2c_client->dev,
1363 "unsupported vddo voltage %d for %s\n",
1368 /* chip seems to default to 2.5V when not set */
1369 dev_warn(&data->i2c_client->dev,
1370 "no regulator set, defaulting vdd_sel to 2.5V for %s\n",
1372 config[num].vdd_sel_bits |= 2 << 4;
1384 * If not pre-configured, calculate and set the PLL configuration manually.
1385 * For low-jitter performance, the PLL should be set such that the synthesizers
1386 * only need integer division.
1387 * Without any user guidance, we'll set the PLL to 14GHz, which still allows
1388 * the chip to generate any frequency on its outputs, but jitter performance
1389 * may be sub-optimal.
1391 static int si5341_initialize_pll(struct clk_si5341 *data)
1393 struct device_node *np = data->i2c_client->dev.of_node;
1398 if (of_property_read_u32(np, "silabs,pll-m-num", &m_num)) {
1399 dev_err(&data->i2c_client->dev,
1400 "PLL configuration requires silabs,pll-m-num\n");
1402 if (of_property_read_u32(np, "silabs,pll-m-den", &m_den)) {
1403 dev_err(&data->i2c_client->dev,
1404 "PLL configuration requires silabs,pll-m-den\n");
1407 if (!m_num || !m_den) {
1408 dev_err(&data->i2c_client->dev,
1409 "PLL configuration invalid, assume 14GHz\n");
1410 sel = si5341_clk_get_selected_input(data);
1414 m_den = clk_get_rate(data->input_clk[sel]) / 10;
1418 return si5341_encode_44_32(data->regmap,
1419 SI5341_PLL_M_NUM, m_num, m_den);
1422 static int si5341_clk_select_active_input(struct clk_si5341 *data)
1428 res = si5341_clk_get_selected_input(data);
1432 /* If the current register setting is invalid, pick the first input */
1433 if (!data->input_clk[res]) {
1434 dev_dbg(&data->i2c_client->dev,
1435 "Input %d not connected, rerouting\n", res);
1437 for (i = 0; i < SI5341_NUM_INPUTS; ++i) {
1438 if (data->input_clk[i]) {
1444 dev_err(&data->i2c_client->dev,
1445 "No clock input available\n");
1450 /* Make sure the selected clock is also enabled and routed */
1451 err = si5341_clk_reparent(data, res);
1455 err = clk_prepare_enable(data->input_clk[res]);
1462 static ssize_t input_present_show(struct device *dev,
1463 struct device_attribute *attr,
1466 struct clk_si5341 *data = dev_get_drvdata(dev);
1468 int res = regmap_read(data->regmap, SI5341_STATUS, &status);
1472 res = !(status & SI5341_STATUS_LOSREF);
1473 return sysfs_emit(buf, "%d\n", res);
1475 static DEVICE_ATTR_RO(input_present);
1477 static ssize_t input_present_sticky_show(struct device *dev,
1478 struct device_attribute *attr,
1481 struct clk_si5341 *data = dev_get_drvdata(dev);
1483 int res = regmap_read(data->regmap, SI5341_STATUS_STICKY, &status);
1487 res = !(status & SI5341_STATUS_LOSREF);
1488 return sysfs_emit(buf, "%d\n", res);
1490 static DEVICE_ATTR_RO(input_present_sticky);
1492 static ssize_t pll_locked_show(struct device *dev,
1493 struct device_attribute *attr,
1496 struct clk_si5341 *data = dev_get_drvdata(dev);
1498 int res = regmap_read(data->regmap, SI5341_STATUS, &status);
1502 res = !(status & SI5341_STATUS_LOL);
1503 return sysfs_emit(buf, "%d\n", res);
1505 static DEVICE_ATTR_RO(pll_locked);
1507 static ssize_t pll_locked_sticky_show(struct device *dev,
1508 struct device_attribute *attr,
1511 struct clk_si5341 *data = dev_get_drvdata(dev);
1513 int res = regmap_read(data->regmap, SI5341_STATUS_STICKY, &status);
1517 res = !(status & SI5341_STATUS_LOL);
1518 return sysfs_emit(buf, "%d\n", res);
1520 static DEVICE_ATTR_RO(pll_locked_sticky);
1522 static ssize_t clear_sticky_store(struct device *dev,
1523 struct device_attribute *attr,
1524 const char *buf, size_t count)
1526 struct clk_si5341 *data = dev_get_drvdata(dev);
1529 if (kstrtol(buf, 10, &val))
1532 int res = regmap_write(data->regmap, SI5341_STATUS_STICKY, 0);
1539 static DEVICE_ATTR_WO(clear_sticky);
1541 static const struct attribute *si5341_attributes[] = {
1542 &dev_attr_input_present.attr,
1543 &dev_attr_input_present_sticky.attr,
1544 &dev_attr_pll_locked.attr,
1545 &dev_attr_pll_locked_sticky.attr,
1546 &dev_attr_clear_sticky.attr,
1550 static int si5341_probe(struct i2c_client *client)
1552 struct clk_si5341 *data;
1553 struct clk_init_data init;
1555 const char *root_clock_name;
1556 const char *synth_clock_names[SI5341_NUM_SYNTH];
1559 struct clk_si5341_output_config config[SI5341_MAX_NUM_OUTPUTS];
1560 bool initialization_required;
1563 data = devm_kzalloc(&client->dev, sizeof(*data), GFP_KERNEL);
1567 data->i2c_client = client;
1569 /* Must be done before otherwise touching hardware */
1570 err = si5341_wait_device_ready(client);
1574 for (i = 0; i < SI5341_NUM_INPUTS; ++i) {
1575 input = devm_clk_get(&client->dev, si5341_input_clock_names[i]);
1576 if (IS_ERR(input)) {
1577 if (PTR_ERR(input) == -EPROBE_DEFER)
1578 return -EPROBE_DEFER;
1579 data->input_clk_name[i] = si5341_input_clock_names[i];
1581 data->input_clk[i] = input;
1582 data->input_clk_name[i] = __clk_get_name(input);
1586 for (i = 0; i < SI5341_MAX_NUM_OUTPUTS; ++i) {
1589 snprintf(reg_name, sizeof(reg_name), "vddo%d", i);
1590 data->clk[i].vddo_reg = devm_regulator_get_optional(
1591 &client->dev, reg_name);
1592 if (IS_ERR(data->clk[i].vddo_reg)) {
1593 err = PTR_ERR(data->clk[i].vddo_reg);
1594 data->clk[i].vddo_reg = NULL;
1599 err = regulator_enable(data->clk[i].vddo_reg);
1601 dev_err(&client->dev,
1602 "failed to enable %s regulator: %d\n",
1604 data->clk[i].vddo_reg = NULL;
1610 err = si5341_dt_parse_dt(data, config);
1614 if (of_property_read_string(client->dev.of_node, "clock-output-names",
1616 init.name = client->dev.of_node->name;
1617 root_clock_name = init.name;
1619 data->regmap = devm_regmap_init_i2c(client, &si5341_regmap_config);
1620 if (IS_ERR(data->regmap)) {
1621 err = PTR_ERR(data->regmap);
1625 i2c_set_clientdata(client, data);
1627 err = si5341_probe_chip_id(data);
1631 if (of_property_read_bool(client->dev.of_node, "silabs,reprogram")) {
1632 initialization_required = true;
1634 err = si5341_is_programmed_already(data);
1638 initialization_required = !err;
1640 data->xaxb_ext_clk = of_property_read_bool(client->dev.of_node,
1641 "silabs,xaxb-ext-clk");
1642 data->iovdd_33 = of_property_read_bool(client->dev.of_node,
1645 if (initialization_required) {
1646 /* Populate the regmap cache in preparation for "cache only" */
1647 err = si5341_read_settings(data);
1651 err = si5341_send_preamble(data);
1656 * We intend to send all 'final' register values in a single
1657 * transaction. So cache all register writes until we're done
1660 regcache_cache_only(data->regmap, true);
1662 /* Write the configuration pairs from the firmware blob */
1663 err = si5341_write_multiple(data, si5341_reg_defaults,
1664 ARRAY_SIZE(si5341_reg_defaults));
1669 /* Input must be up and running at this point */
1670 err = si5341_clk_select_active_input(data);
1674 if (initialization_required) {
1675 /* PLL configuration is required */
1676 err = si5341_initialize_pll(data);
1681 /* Register the PLL */
1682 init.parent_names = data->input_clk_name;
1683 init.num_parents = SI5341_NUM_INPUTS;
1684 init.ops = &si5341_clk_ops;
1686 data->hw.init = &init;
1688 err = devm_clk_hw_register(&client->dev, &data->hw);
1690 dev_err(&client->dev, "clock registration failed\n");
1694 init.num_parents = 1;
1695 init.parent_names = &root_clock_name;
1696 init.ops = &si5341_synth_clk_ops;
1697 for (i = 0; i < data->num_synth; ++i) {
1698 synth_clock_names[i] = devm_kasprintf(&client->dev, GFP_KERNEL,
1699 "%s.N%u", client->dev.of_node->name, i);
1700 init.name = synth_clock_names[i];
1701 data->synth[i].index = i;
1702 data->synth[i].data = data;
1703 data->synth[i].hw.init = &init;
1704 err = devm_clk_hw_register(&client->dev, &data->synth[i].hw);
1706 dev_err(&client->dev,
1707 "synth N%u registration failed\n", i);
1711 init.num_parents = data->num_synth;
1712 init.parent_names = synth_clock_names;
1713 init.ops = &si5341_output_clk_ops;
1714 for (i = 0; i < data->num_outputs; ++i) {
1715 init.name = kasprintf(GFP_KERNEL, "%s.%d",
1716 client->dev.of_node->name, i);
1717 init.flags = config[i].synth_master ? CLK_SET_RATE_PARENT : 0;
1718 data->clk[i].index = i;
1719 data->clk[i].data = data;
1720 data->clk[i].hw.init = &init;
1721 if (config[i].out_format_drv_bits & 0x07) {
1722 regmap_write(data->regmap,
1723 SI5341_OUT_FORMAT(&data->clk[i]),
1724 config[i].out_format_drv_bits);
1725 regmap_write(data->regmap,
1726 SI5341_OUT_CM(&data->clk[i]),
1727 config[i].out_cm_ampl_bits);
1728 regmap_update_bits(data->regmap,
1729 SI5341_OUT_MUX_SEL(&data->clk[i]),
1730 SI5341_OUT_MUX_VDD_SEL_MASK,
1731 config[i].vdd_sel_bits);
1733 err = devm_clk_hw_register(&client->dev, &data->clk[i].hw);
1734 kfree(init.name); /* clock framework made a copy of the name */
1736 dev_err(&client->dev,
1737 "output %u registration failed\n", i);
1740 if (config[i].always_on)
1741 clk_prepare(data->clk[i].hw.clk);
1744 err = devm_of_clk_add_hw_provider(&client->dev, of_clk_si5341_get,
1747 dev_err(&client->dev, "unable to add clk provider\n");
1751 if (initialization_required) {
1753 regcache_cache_only(data->regmap, false);
1754 err = regcache_sync(data->regmap);
1758 err = si5341_finalize_defaults(data);
1763 /* wait for device to report input clock present and PLL lock */
1764 err = regmap_read_poll_timeout(data->regmap, SI5341_STATUS, status,
1765 !(status & (SI5341_STATUS_LOSREF | SI5341_STATUS_LOL)),
1768 dev_err(&client->dev, "Error waiting for input clock or PLL lock\n");
1772 /* clear sticky alarm bits from initialization */
1773 err = regmap_write(data->regmap, SI5341_STATUS_STICKY, 0);
1775 dev_err(&client->dev, "unable to clear sticky status\n");
1779 err = sysfs_create_files(&client->dev.kobj, si5341_attributes);
1781 dev_err(&client->dev, "unable to create sysfs files\n");
1785 /* Free the names, clk framework makes copies */
1786 for (i = 0; i < data->num_synth; ++i)
1787 devm_kfree(&client->dev, (void *)synth_clock_names[i]);
1792 for (i = 0; i < SI5341_MAX_NUM_OUTPUTS; ++i) {
1793 if (data->clk[i].vddo_reg)
1794 regulator_disable(data->clk[i].vddo_reg);
1799 static int si5341_remove(struct i2c_client *client)
1801 struct clk_si5341 *data = i2c_get_clientdata(client);
1804 sysfs_remove_files(&client->dev.kobj, si5341_attributes);
1806 for (i = 0; i < SI5341_MAX_NUM_OUTPUTS; ++i) {
1807 if (data->clk[i].vddo_reg)
1808 regulator_disable(data->clk[i].vddo_reg);
1814 static const struct i2c_device_id si5341_id[] = {
1822 MODULE_DEVICE_TABLE(i2c, si5341_id);
1824 static const struct of_device_id clk_si5341_of_match[] = {
1825 { .compatible = "silabs,si5340" },
1826 { .compatible = "silabs,si5341" },
1827 { .compatible = "silabs,si5342" },
1828 { .compatible = "silabs,si5344" },
1829 { .compatible = "silabs,si5345" },
1832 MODULE_DEVICE_TABLE(of, clk_si5341_of_match);
1834 static struct i2c_driver si5341_driver = {
1837 .of_match_table = clk_si5341_of_match,
1839 .probe_new = si5341_probe,
1840 .remove = si5341_remove,
1841 .id_table = si5341_id,
1843 module_i2c_driver(si5341_driver);
1845 MODULE_AUTHOR("Mike Looijmans <mike.looijmans@topic.nl>");
1846 MODULE_DESCRIPTION("Si5341 driver");
1847 MODULE_LICENSE("GPL");